1d2f18c27SAneesh V /* 2d2f18c27SAneesh V * (C) Copyright 2010 3d2f18c27SAneesh V * Texas Instruments, <www.ti.com> 4d2f18c27SAneesh V * 5d2f18c27SAneesh V * Aneesh V <aneesh@ti.com> 6d2f18c27SAneesh V * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 8d2f18c27SAneesh V */ 9d2f18c27SAneesh V #ifndef _OMAP_COMMON_H_ 10d2f18c27SAneesh V #define _OMAP_COMMON_H_ 11d2f18c27SAneesh V 124a0eb757SSRICHARAN R #ifndef __ASSEMBLY__ 134a0eb757SSRICHARAN R 1401b753ffSSRICHARAN R #include <common.h> 1501b753ffSSRICHARAN R 1697405d84SLokesh Vutla #define NUM_SYS_CLKS 7 17ee9447bfSSRICHARAN R 1801b753ffSSRICHARAN R struct prcm_regs { 1901b753ffSSRICHARAN R /* cm1.ckgen */ 2001b753ffSSRICHARAN R u32 cm_clksel_core; 2101b753ffSSRICHARAN R u32 cm_clksel_abe; 2201b753ffSSRICHARAN R u32 cm_dll_ctrl; 2301b753ffSSRICHARAN R u32 cm_clkmode_dpll_core; 2401b753ffSSRICHARAN R u32 cm_idlest_dpll_core; 2501b753ffSSRICHARAN R u32 cm_autoidle_dpll_core; 2601b753ffSSRICHARAN R u32 cm_clksel_dpll_core; 2701b753ffSSRICHARAN R u32 cm_div_m2_dpll_core; 2801b753ffSSRICHARAN R u32 cm_div_m3_dpll_core; 2901b753ffSSRICHARAN R u32 cm_div_h11_dpll_core; 3001b753ffSSRICHARAN R u32 cm_div_h12_dpll_core; 3101b753ffSSRICHARAN R u32 cm_div_h13_dpll_core; 3201b753ffSSRICHARAN R u32 cm_div_h14_dpll_core; 33afc2f9dcSSRICHARAN R u32 cm_div_h21_dpll_core; 34afc2f9dcSSRICHARAN R u32 cm_div_h24_dpll_core; 3501b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_core; 3601b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_core; 3701b753ffSSRICHARAN R u32 cm_emu_override_dpll_core; 3801b753ffSSRICHARAN R u32 cm_div_h22_dpllcore; 3901b753ffSSRICHARAN R u32 cm_div_h23_dpll_core; 4001b753ffSSRICHARAN R u32 cm_clkmode_dpll_mpu; 4101b753ffSSRICHARAN R u32 cm_idlest_dpll_mpu; 4201b753ffSSRICHARAN R u32 cm_autoidle_dpll_mpu; 4301b753ffSSRICHARAN R u32 cm_clksel_dpll_mpu; 4401b753ffSSRICHARAN R u32 cm_div_m2_dpll_mpu; 4501b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_mpu; 4601b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_mpu; 4701b753ffSSRICHARAN R u32 cm_bypclk_dpll_mpu; 4801b753ffSSRICHARAN R u32 cm_clkmode_dpll_iva; 4901b753ffSSRICHARAN R u32 cm_idlest_dpll_iva; 5001b753ffSSRICHARAN R u32 cm_autoidle_dpll_iva; 5101b753ffSSRICHARAN R u32 cm_clksel_dpll_iva; 5201b753ffSSRICHARAN R u32 cm_div_h11_dpll_iva; 5301b753ffSSRICHARAN R u32 cm_div_h12_dpll_iva; 5401b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_iva; 5501b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_iva; 5601b753ffSSRICHARAN R u32 cm_bypclk_dpll_iva; 5701b753ffSSRICHARAN R u32 cm_clkmode_dpll_abe; 5801b753ffSSRICHARAN R u32 cm_idlest_dpll_abe; 5901b753ffSSRICHARAN R u32 cm_autoidle_dpll_abe; 6001b753ffSSRICHARAN R u32 cm_clksel_dpll_abe; 6101b753ffSSRICHARAN R u32 cm_div_m2_dpll_abe; 6201b753ffSSRICHARAN R u32 cm_div_m3_dpll_abe; 6301b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_abe; 6401b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_abe; 6501b753ffSSRICHARAN R u32 cm_clkmode_dpll_ddrphy; 6601b753ffSSRICHARAN R u32 cm_idlest_dpll_ddrphy; 6701b753ffSSRICHARAN R u32 cm_autoidle_dpll_ddrphy; 6801b753ffSSRICHARAN R u32 cm_clksel_dpll_ddrphy; 6901b753ffSSRICHARAN R u32 cm_div_m2_dpll_ddrphy; 7001b753ffSSRICHARAN R u32 cm_div_h11_dpll_ddrphy; 7101b753ffSSRICHARAN R u32 cm_div_h12_dpll_ddrphy; 7201b753ffSSRICHARAN R u32 cm_div_h13_dpll_ddrphy; 7301b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_ddrphy; 74d4e4129cSLokesh Vutla u32 cm_clkmode_dpll_dsp; 7501b753ffSSRICHARAN R u32 cm_shadow_freq_config1; 76*65e9d56fSLokesh Vutla u32 cm_clkmode_dpll_gmac; 7701b753ffSSRICHARAN R u32 cm_mpu_mpu_clkctrl; 7801b753ffSSRICHARAN R 7901b753ffSSRICHARAN R /* cm1.dsp */ 8001b753ffSSRICHARAN R u32 cm_dsp_clkstctrl; 8101b753ffSSRICHARAN R u32 cm_dsp_dsp_clkctrl; 8201b753ffSSRICHARAN R 8301b753ffSSRICHARAN R /* cm1.abe */ 8401b753ffSSRICHARAN R u32 cm1_abe_clkstctrl; 8501b753ffSSRICHARAN R u32 cm1_abe_l4abe_clkctrl; 8601b753ffSSRICHARAN R u32 cm1_abe_aess_clkctrl; 8701b753ffSSRICHARAN R u32 cm1_abe_pdm_clkctrl; 8801b753ffSSRICHARAN R u32 cm1_abe_dmic_clkctrl; 8901b753ffSSRICHARAN R u32 cm1_abe_mcasp_clkctrl; 9001b753ffSSRICHARAN R u32 cm1_abe_mcbsp1_clkctrl; 9101b753ffSSRICHARAN R u32 cm1_abe_mcbsp2_clkctrl; 9201b753ffSSRICHARAN R u32 cm1_abe_mcbsp3_clkctrl; 9301b753ffSSRICHARAN R u32 cm1_abe_slimbus_clkctrl; 9401b753ffSSRICHARAN R u32 cm1_abe_timer5_clkctrl; 9501b753ffSSRICHARAN R u32 cm1_abe_timer6_clkctrl; 9601b753ffSSRICHARAN R u32 cm1_abe_timer7_clkctrl; 9701b753ffSSRICHARAN R u32 cm1_abe_timer8_clkctrl; 9801b753ffSSRICHARAN R u32 cm1_abe_wdt3_clkctrl; 9901b753ffSSRICHARAN R 10001b753ffSSRICHARAN R /* cm2.ckgen */ 10101b753ffSSRICHARAN R u32 cm_clksel_mpu_m3_iss_root; 10201b753ffSSRICHARAN R u32 cm_clksel_usb_60mhz; 10301b753ffSSRICHARAN R u32 cm_scale_fclk; 10401b753ffSSRICHARAN R u32 cm_core_dvfs_perf1; 10501b753ffSSRICHARAN R u32 cm_core_dvfs_perf2; 10601b753ffSSRICHARAN R u32 cm_core_dvfs_perf3; 10701b753ffSSRICHARAN R u32 cm_core_dvfs_perf4; 10801b753ffSSRICHARAN R u32 cm_core_dvfs_current; 10901b753ffSSRICHARAN R u32 cm_iva_dvfs_perf_tesla; 11001b753ffSSRICHARAN R u32 cm_iva_dvfs_perf_ivahd; 11101b753ffSSRICHARAN R u32 cm_iva_dvfs_perf_abe; 11201b753ffSSRICHARAN R u32 cm_iva_dvfs_current; 11301b753ffSSRICHARAN R u32 cm_clkmode_dpll_per; 11401b753ffSSRICHARAN R u32 cm_idlest_dpll_per; 11501b753ffSSRICHARAN R u32 cm_autoidle_dpll_per; 11601b753ffSSRICHARAN R u32 cm_clksel_dpll_per; 11701b753ffSSRICHARAN R u32 cm_div_m2_dpll_per; 11801b753ffSSRICHARAN R u32 cm_div_m3_dpll_per; 11901b753ffSSRICHARAN R u32 cm_div_h11_dpll_per; 12001b753ffSSRICHARAN R u32 cm_div_h12_dpll_per; 121afc2f9dcSSRICHARAN R u32 cm_div_h13_dpll_per; 12201b753ffSSRICHARAN R u32 cm_div_h14_dpll_per; 12301b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_per; 12401b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_per; 12501b753ffSSRICHARAN R u32 cm_emu_override_dpll_per; 12601b753ffSSRICHARAN R u32 cm_clkmode_dpll_usb; 12701b753ffSSRICHARAN R u32 cm_idlest_dpll_usb; 12801b753ffSSRICHARAN R u32 cm_autoidle_dpll_usb; 12901b753ffSSRICHARAN R u32 cm_clksel_dpll_usb; 13001b753ffSSRICHARAN R u32 cm_div_m2_dpll_usb; 13101b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_usb; 13201b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_usb; 13301b753ffSSRICHARAN R u32 cm_clkdcoldo_dpll_usb; 134d4e4129cSLokesh Vutla u32 cm_clkmode_dpll_pcie_ref; 135d4e4129cSLokesh Vutla u32 cm_clkmode_apll_pcie; 136d4e4129cSLokesh Vutla u32 cm_idlest_apll_pcie; 137d4e4129cSLokesh Vutla u32 cm_div_m2_apll_pcie; 138d4e4129cSLokesh Vutla u32 cm_clkvcoldo_apll_pcie; 13901b753ffSSRICHARAN R u32 cm_clkmode_dpll_unipro; 14001b753ffSSRICHARAN R u32 cm_idlest_dpll_unipro; 14101b753ffSSRICHARAN R u32 cm_autoidle_dpll_unipro; 14201b753ffSSRICHARAN R u32 cm_clksel_dpll_unipro; 14301b753ffSSRICHARAN R u32 cm_div_m2_dpll_unipro; 14401b753ffSSRICHARAN R u32 cm_ssc_deltamstep_dpll_unipro; 14501b753ffSSRICHARAN R u32 cm_ssc_modfreqdiv_dpll_unipro; 14601b753ffSSRICHARAN R 14701b753ffSSRICHARAN R /* cm2.core */ 14801b753ffSSRICHARAN R u32 cm_coreaon_bandgap_clkctrl; 149d4d986eeSLokesh Vutla u32 cm_coreaon_io_srcomp_clkctrl; 15001b753ffSSRICHARAN R u32 cm_l3_1_clkstctrl; 15101b753ffSSRICHARAN R u32 cm_l3_1_dynamicdep; 15201b753ffSSRICHARAN R u32 cm_l3_1_l3_1_clkctrl; 15301b753ffSSRICHARAN R u32 cm_l3_2_clkstctrl; 15401b753ffSSRICHARAN R u32 cm_l3_2_dynamicdep; 15501b753ffSSRICHARAN R u32 cm_l3_2_l3_2_clkctrl; 156d4e4129cSLokesh Vutla u32 cm_l3_gpmc_clkctrl; 15701b753ffSSRICHARAN R u32 cm_l3_2_ocmc_ram_clkctrl; 15801b753ffSSRICHARAN R u32 cm_mpu_m3_clkstctrl; 15901b753ffSSRICHARAN R u32 cm_mpu_m3_staticdep; 16001b753ffSSRICHARAN R u32 cm_mpu_m3_dynamicdep; 16101b753ffSSRICHARAN R u32 cm_mpu_m3_mpu_m3_clkctrl; 16201b753ffSSRICHARAN R u32 cm_sdma_clkstctrl; 16301b753ffSSRICHARAN R u32 cm_sdma_staticdep; 16401b753ffSSRICHARAN R u32 cm_sdma_dynamicdep; 16501b753ffSSRICHARAN R u32 cm_sdma_sdma_clkctrl; 16601b753ffSSRICHARAN R u32 cm_memif_clkstctrl; 16701b753ffSSRICHARAN R u32 cm_memif_dmm_clkctrl; 16801b753ffSSRICHARAN R u32 cm_memif_emif_fw_clkctrl; 16901b753ffSSRICHARAN R u32 cm_memif_emif_1_clkctrl; 17001b753ffSSRICHARAN R u32 cm_memif_emif_2_clkctrl; 17101b753ffSSRICHARAN R u32 cm_memif_dll_clkctrl; 17201b753ffSSRICHARAN R u32 cm_memif_emif_h1_clkctrl; 17301b753ffSSRICHARAN R u32 cm_memif_emif_h2_clkctrl; 17401b753ffSSRICHARAN R u32 cm_memif_dll_h_clkctrl; 17501b753ffSSRICHARAN R u32 cm_c2c_clkstctrl; 17601b753ffSSRICHARAN R u32 cm_c2c_staticdep; 17701b753ffSSRICHARAN R u32 cm_c2c_dynamicdep; 17801b753ffSSRICHARAN R u32 cm_c2c_sad2d_clkctrl; 17901b753ffSSRICHARAN R u32 cm_c2c_modem_icr_clkctrl; 18001b753ffSSRICHARAN R u32 cm_c2c_sad2d_fw_clkctrl; 18101b753ffSSRICHARAN R u32 cm_l4cfg_clkstctrl; 18201b753ffSSRICHARAN R u32 cm_l4cfg_dynamicdep; 18301b753ffSSRICHARAN R u32 cm_l4cfg_l4_cfg_clkctrl; 18401b753ffSSRICHARAN R u32 cm_l4cfg_hw_sem_clkctrl; 18501b753ffSSRICHARAN R u32 cm_l4cfg_mailbox_clkctrl; 18601b753ffSSRICHARAN R u32 cm_l4cfg_sar_rom_clkctrl; 18701b753ffSSRICHARAN R u32 cm_l3instr_clkstctrl; 18801b753ffSSRICHARAN R u32 cm_l3instr_l3_3_clkctrl; 18901b753ffSSRICHARAN R u32 cm_l3instr_l3_instr_clkctrl; 19001b753ffSSRICHARAN R u32 cm_l3instr_intrconn_wp1_clkctrl; 19101b753ffSSRICHARAN R 19201b753ffSSRICHARAN R /* cm2.ivahd */ 19301b753ffSSRICHARAN R u32 cm_ivahd_clkstctrl; 19401b753ffSSRICHARAN R u32 cm_ivahd_ivahd_clkctrl; 19501b753ffSSRICHARAN R u32 cm_ivahd_sl2_clkctrl; 19601b753ffSSRICHARAN R 19701b753ffSSRICHARAN R /* cm2.cam */ 19801b753ffSSRICHARAN R u32 cm_cam_clkstctrl; 19901b753ffSSRICHARAN R u32 cm_cam_iss_clkctrl; 20001b753ffSSRICHARAN R u32 cm_cam_fdif_clkctrl; 201d4e4129cSLokesh Vutla u32 cm_cam_vip1_clkctrl; 202d4e4129cSLokesh Vutla u32 cm_cam_vip2_clkctrl; 203d4e4129cSLokesh Vutla u32 cm_cam_vip3_clkctrl; 204d4e4129cSLokesh Vutla u32 cm_cam_lvdsrx_clkctrl; 205d4e4129cSLokesh Vutla u32 cm_cam_csi1_clkctrl; 206d4e4129cSLokesh Vutla u32 cm_cam_csi2_clkctrl; 20701b753ffSSRICHARAN R 20801b753ffSSRICHARAN R /* cm2.dss */ 20901b753ffSSRICHARAN R u32 cm_dss_clkstctrl; 21001b753ffSSRICHARAN R u32 cm_dss_dss_clkctrl; 21101b753ffSSRICHARAN R 21201b753ffSSRICHARAN R /* cm2.sgx */ 21301b753ffSSRICHARAN R u32 cm_sgx_clkstctrl; 21401b753ffSSRICHARAN R u32 cm_sgx_sgx_clkctrl; 21501b753ffSSRICHARAN R 21601b753ffSSRICHARAN R /* cm2.l3init */ 21701b753ffSSRICHARAN R u32 cm_l3init_clkstctrl; 21801b753ffSSRICHARAN R 21901b753ffSSRICHARAN R /* cm2.l3init */ 22001b753ffSSRICHARAN R u32 cm_l3init_hsmmc1_clkctrl; 22101b753ffSSRICHARAN R u32 cm_l3init_hsmmc2_clkctrl; 22201b753ffSSRICHARAN R u32 cm_l3init_hsi_clkctrl; 22301b753ffSSRICHARAN R u32 cm_l3init_hsusbhost_clkctrl; 22401b753ffSSRICHARAN R u32 cm_l3init_hsusbotg_clkctrl; 22501b753ffSSRICHARAN R u32 cm_l3init_hsusbtll_clkctrl; 22601b753ffSSRICHARAN R u32 cm_l3init_p1500_clkctrl; 22701b753ffSSRICHARAN R u32 cm_l3init_fsusb_clkctrl; 22801b753ffSSRICHARAN R u32 cm_l3init_ocp2scp1_clkctrl; 22901b753ffSSRICHARAN R 2304d0df9c1SAndrii Tseglytskyi u32 prm_irqstatus_mpu_2; 2314d0df9c1SAndrii Tseglytskyi 23201b753ffSSRICHARAN R /* cm2.l4per */ 23301b753ffSSRICHARAN R u32 cm_l4per_clkstctrl; 23401b753ffSSRICHARAN R u32 cm_l4per_dynamicdep; 23501b753ffSSRICHARAN R u32 cm_l4per_adc_clkctrl; 23601b753ffSSRICHARAN R u32 cm_l4per_gptimer10_clkctrl; 23701b753ffSSRICHARAN R u32 cm_l4per_gptimer11_clkctrl; 23801b753ffSSRICHARAN R u32 cm_l4per_gptimer2_clkctrl; 23901b753ffSSRICHARAN R u32 cm_l4per_gptimer3_clkctrl; 24001b753ffSSRICHARAN R u32 cm_l4per_gptimer4_clkctrl; 24101b753ffSSRICHARAN R u32 cm_l4per_gptimer9_clkctrl; 24201b753ffSSRICHARAN R u32 cm_l4per_elm_clkctrl; 24301b753ffSSRICHARAN R u32 cm_l4per_gpio2_clkctrl; 24401b753ffSSRICHARAN R u32 cm_l4per_gpio3_clkctrl; 24501b753ffSSRICHARAN R u32 cm_l4per_gpio4_clkctrl; 24601b753ffSSRICHARAN R u32 cm_l4per_gpio5_clkctrl; 24701b753ffSSRICHARAN R u32 cm_l4per_gpio6_clkctrl; 24801b753ffSSRICHARAN R u32 cm_l4per_hdq1w_clkctrl; 24901b753ffSSRICHARAN R u32 cm_l4per_hecc1_clkctrl; 25001b753ffSSRICHARAN R u32 cm_l4per_hecc2_clkctrl; 25101b753ffSSRICHARAN R u32 cm_l4per_i2c1_clkctrl; 25201b753ffSSRICHARAN R u32 cm_l4per_i2c2_clkctrl; 25301b753ffSSRICHARAN R u32 cm_l4per_i2c3_clkctrl; 25401b753ffSSRICHARAN R u32 cm_l4per_i2c4_clkctrl; 25501b753ffSSRICHARAN R u32 cm_l4per_l4per_clkctrl; 25601b753ffSSRICHARAN R u32 cm_l4per_mcasp2_clkctrl; 25701b753ffSSRICHARAN R u32 cm_l4per_mcasp3_clkctrl; 25801b753ffSSRICHARAN R u32 cm_l4per_mgate_clkctrl; 25901b753ffSSRICHARAN R u32 cm_l4per_mcspi1_clkctrl; 26001b753ffSSRICHARAN R u32 cm_l4per_mcspi2_clkctrl; 26101b753ffSSRICHARAN R u32 cm_l4per_mcspi3_clkctrl; 26201b753ffSSRICHARAN R u32 cm_l4per_mcspi4_clkctrl; 26301b753ffSSRICHARAN R u32 cm_l4per_gpio7_clkctrl; 26401b753ffSSRICHARAN R u32 cm_l4per_gpio8_clkctrl; 26501b753ffSSRICHARAN R u32 cm_l4per_mmcsd3_clkctrl; 26601b753ffSSRICHARAN R u32 cm_l4per_mmcsd4_clkctrl; 26701b753ffSSRICHARAN R u32 cm_l4per_msprohg_clkctrl; 26801b753ffSSRICHARAN R u32 cm_l4per_slimbus2_clkctrl; 26901b753ffSSRICHARAN R u32 cm_l4per_uart1_clkctrl; 27001b753ffSSRICHARAN R u32 cm_l4per_uart2_clkctrl; 27101b753ffSSRICHARAN R u32 cm_l4per_uart3_clkctrl; 27201b753ffSSRICHARAN R u32 cm_l4per_uart4_clkctrl; 27301b753ffSSRICHARAN R u32 cm_l4per_mmcsd5_clkctrl; 27401b753ffSSRICHARAN R u32 cm_l4per_i2c5_clkctrl; 27501b753ffSSRICHARAN R u32 cm_l4per_uart5_clkctrl; 27601b753ffSSRICHARAN R u32 cm_l4per_uart6_clkctrl; 27701b753ffSSRICHARAN R u32 cm_l4sec_clkstctrl; 27801b753ffSSRICHARAN R u32 cm_l4sec_staticdep; 27901b753ffSSRICHARAN R u32 cm_l4sec_dynamicdep; 28001b753ffSSRICHARAN R u32 cm_l4sec_aes1_clkctrl; 28101b753ffSSRICHARAN R u32 cm_l4sec_aes2_clkctrl; 28201b753ffSSRICHARAN R u32 cm_l4sec_des3des_clkctrl; 28301b753ffSSRICHARAN R u32 cm_l4sec_pkaeip29_clkctrl; 28401b753ffSSRICHARAN R u32 cm_l4sec_rng_clkctrl; 28501b753ffSSRICHARAN R u32 cm_l4sec_sha2md51_clkctrl; 28601b753ffSSRICHARAN R u32 cm_l4sec_cryptodma_clkctrl; 28701b753ffSSRICHARAN R 28801b753ffSSRICHARAN R /* l4 wkup regs */ 28901b753ffSSRICHARAN R u32 cm_abe_pll_ref_clksel; 29001b753ffSSRICHARAN R u32 cm_sys_clksel; 29197405d84SLokesh Vutla u32 cm_abe_pll_sys_clksel; 29201b753ffSSRICHARAN R u32 cm_wkup_clkstctrl; 29301b753ffSSRICHARAN R u32 cm_wkup_l4wkup_clkctrl; 29401b753ffSSRICHARAN R u32 cm_wkup_wdtimer1_clkctrl; 29501b753ffSSRICHARAN R u32 cm_wkup_wdtimer2_clkctrl; 29601b753ffSSRICHARAN R u32 cm_wkup_gpio1_clkctrl; 29701b753ffSSRICHARAN R u32 cm_wkup_gptimer1_clkctrl; 29801b753ffSSRICHARAN R u32 cm_wkup_gptimer12_clkctrl; 29901b753ffSSRICHARAN R u32 cm_wkup_synctimer_clkctrl; 30001b753ffSSRICHARAN R u32 cm_wkup_usim_clkctrl; 30101b753ffSSRICHARAN R u32 cm_wkup_sarram_clkctrl; 30201b753ffSSRICHARAN R u32 cm_wkup_keyboard_clkctrl; 30301b753ffSSRICHARAN R u32 cm_wkup_rtc_clkctrl; 30401b753ffSSRICHARAN R u32 cm_wkup_bandgap_clkctrl; 30501b753ffSSRICHARAN R u32 cm_wkupaon_scrm_clkctrl; 306d4d986eeSLokesh Vutla u32 cm_wkupaon_io_srcomp_clkctrl; 307d4e4129cSLokesh Vutla u32 prm_rstctrl; 308d4e4129cSLokesh Vutla u32 prm_rstst; 3090b1b60c7SLokesh Vutla u32 prm_rsttime; 31001b753ffSSRICHARAN R u32 prm_vc_val_bypass; 31101b753ffSSRICHARAN R u32 prm_vc_cfg_i2c_mode; 31201b753ffSSRICHARAN R u32 prm_vc_cfg_i2c_clk; 31301b753ffSSRICHARAN R u32 prm_sldo_core_setup; 31401b753ffSSRICHARAN R u32 prm_sldo_core_ctrl; 31501b753ffSSRICHARAN R u32 prm_sldo_mpu_setup; 31601b753ffSSRICHARAN R u32 prm_sldo_mpu_ctrl; 31701b753ffSSRICHARAN R u32 prm_sldo_mm_setup; 31801b753ffSSRICHARAN R u32 prm_sldo_mm_ctrl; 3194d0df9c1SAndrii Tseglytskyi u32 prm_abbldo_mpu_setup; 3204d0df9c1SAndrii Tseglytskyi u32 prm_abbldo_mpu_ctrl; 32101b753ffSSRICHARAN R 32201b753ffSSRICHARAN R u32 cm_div_m4_dpll_core; 32301b753ffSSRICHARAN R u32 cm_div_m5_dpll_core; 32401b753ffSSRICHARAN R u32 cm_div_m6_dpll_core; 32501b753ffSSRICHARAN R u32 cm_div_m7_dpll_core; 32601b753ffSSRICHARAN R u32 cm_div_m4_dpll_iva; 32701b753ffSSRICHARAN R u32 cm_div_m5_dpll_iva; 32801b753ffSSRICHARAN R u32 cm_div_m4_dpll_ddrphy; 32901b753ffSSRICHARAN R u32 cm_div_m5_dpll_ddrphy; 33001b753ffSSRICHARAN R u32 cm_div_m6_dpll_ddrphy; 33101b753ffSSRICHARAN R u32 cm_div_m4_dpll_per; 33201b753ffSSRICHARAN R u32 cm_div_m5_dpll_per; 33301b753ffSSRICHARAN R u32 cm_div_m6_dpll_per; 33401b753ffSSRICHARAN R u32 cm_div_m7_dpll_per; 33501b753ffSSRICHARAN R u32 cm_l3instr_intrconn_wp1_clkct; 33601b753ffSSRICHARAN R u32 cm_l3init_usbphy_clkctrl; 33701b753ffSSRICHARAN R u32 cm_l4per_mcbsp4_clkctrl; 33801b753ffSSRICHARAN R u32 prm_vc_cfg_channel; 339ee28edacSLubomir Popov 340ee28edacSLubomir Popov /* SCRM stuff, used by some boards */ 341ee28edacSLubomir Popov u32 scrm_auxclk0; 342ee28edacSLubomir Popov u32 scrm_auxclk1; 34301b753ffSSRICHARAN R }; 34401b753ffSSRICHARAN R 345c43c8339SLokesh Vutla struct omap_sys_ctrl_regs { 346c43c8339SLokesh Vutla u32 control_status; 3474d0df9c1SAndrii Tseglytskyi u32 control_std_fuse_opp_vdd_mpu_2; 3488b12f177SLokesh Vutla u32 control_core_mmr_lock1; 3498b12f177SLokesh Vutla u32 control_core_mmr_lock2; 3508b12f177SLokesh Vutla u32 control_core_mmr_lock3; 3518b12f177SLokesh Vutla u32 control_core_mmr_lock4; 3528b12f177SLokesh Vutla u32 control_core_mmr_lock5; 3538b12f177SLokesh Vutla u32 control_core_control_io1; 3548b12f177SLokesh Vutla u32 control_core_control_io2; 355c43c8339SLokesh Vutla u32 control_id_code; 356c43c8339SLokesh Vutla u32 control_std_fuse_opp_bgap; 357c43c8339SLokesh Vutla u32 control_ldosram_iva_voltage_ctrl; 358c43c8339SLokesh Vutla u32 control_ldosram_mpu_voltage_ctrl; 359c43c8339SLokesh Vutla u32 control_ldosram_core_voltage_ctrl; 3609239f5b6SLokesh Vutla u32 control_usbotghs_ctrl; 3618b12f177SLokesh Vutla u32 control_padconf_core_base; 362c43c8339SLokesh Vutla u32 control_paconf_global; 363c43c8339SLokesh Vutla u32 control_paconf_mode; 364c43c8339SLokesh Vutla u32 control_smart1io_padconf_0; 365c43c8339SLokesh Vutla u32 control_smart1io_padconf_1; 366c43c8339SLokesh Vutla u32 control_smart1io_padconf_2; 367c43c8339SLokesh Vutla u32 control_smart2io_padconf_0; 368c43c8339SLokesh Vutla u32 control_smart2io_padconf_1; 369c43c8339SLokesh Vutla u32 control_smart2io_padconf_2; 370c43c8339SLokesh Vutla u32 control_smart3io_padconf_0; 371c43c8339SLokesh Vutla u32 control_smart3io_padconf_1; 372c43c8339SLokesh Vutla u32 control_pbias; 373c43c8339SLokesh Vutla u32 control_i2c_0; 374c43c8339SLokesh Vutla u32 control_camera_rx; 375c43c8339SLokesh Vutla u32 control_hdmi_tx_phy; 376c43c8339SLokesh Vutla u32 control_uniportm; 377c43c8339SLokesh Vutla u32 control_dsiphy; 378c43c8339SLokesh Vutla u32 control_mcbsplp; 379c43c8339SLokesh Vutla u32 control_usb2phycore; 380c43c8339SLokesh Vutla u32 control_hdmi_1; 381c43c8339SLokesh Vutla u32 control_hsi; 382c43c8339SLokesh Vutla u32 control_ddr3ch1_0; 383c43c8339SLokesh Vutla u32 control_ddr3ch2_0; 384c43c8339SLokesh Vutla u32 control_ddrch1_0; 385c43c8339SLokesh Vutla u32 control_ddrch1_1; 386c43c8339SLokesh Vutla u32 control_ddrch2_0; 387c43c8339SLokesh Vutla u32 control_ddrch2_1; 388c43c8339SLokesh Vutla u32 control_lpddr2ch1_0; 389c43c8339SLokesh Vutla u32 control_lpddr2ch1_1; 390c43c8339SLokesh Vutla u32 control_ddrio_0; 391c43c8339SLokesh Vutla u32 control_ddrio_1; 392c43c8339SLokesh Vutla u32 control_ddrio_2; 39392b0482cSSricharan R u32 control_ddr_control_ext_0; 394c43c8339SLokesh Vutla u32 control_lpddr2io1_0; 395c43c8339SLokesh Vutla u32 control_lpddr2io1_1; 396c43c8339SLokesh Vutla u32 control_lpddr2io1_2; 397c43c8339SLokesh Vutla u32 control_lpddr2io1_3; 398c43c8339SLokesh Vutla u32 control_lpddr2io2_0; 399c43c8339SLokesh Vutla u32 control_lpddr2io2_1; 400c43c8339SLokesh Vutla u32 control_lpddr2io2_2; 401c43c8339SLokesh Vutla u32 control_lpddr2io2_3; 402c43c8339SLokesh Vutla u32 control_hyst_1; 403c43c8339SLokesh Vutla u32 control_usbb_hsic_control; 404c43c8339SLokesh Vutla u32 control_c2c; 405c43c8339SLokesh Vutla u32 control_core_control_spare_rw; 406c43c8339SLokesh Vutla u32 control_core_control_spare_r; 407c43c8339SLokesh Vutla u32 control_core_control_spare_r_c0; 408c43c8339SLokesh Vutla u32 control_srcomp_north_side; 409c43c8339SLokesh Vutla u32 control_srcomp_south_side; 410c43c8339SLokesh Vutla u32 control_srcomp_east_side; 411c43c8339SLokesh Vutla u32 control_srcomp_west_side; 412c43c8339SLokesh Vutla u32 control_srcomp_code_latch; 413c43c8339SLokesh Vutla u32 control_pbiaslite; 414c43c8339SLokesh Vutla u32 control_port_emif1_sdram_config; 415c43c8339SLokesh Vutla u32 control_port_emif1_lpddr2_nvm_config; 416c43c8339SLokesh Vutla u32 control_port_emif2_sdram_config; 417c43c8339SLokesh Vutla u32 control_emif1_sdram_config_ext; 418c43c8339SLokesh Vutla u32 control_emif2_sdram_config_ext; 4194d0df9c1SAndrii Tseglytskyi u32 control_wkup_ldovbb_mpu_voltage_ctrl; 420c43c8339SLokesh Vutla u32 control_smart1nopmio_padconf_0; 421c43c8339SLokesh Vutla u32 control_smart1nopmio_padconf_1; 422c43c8339SLokesh Vutla u32 control_padconf_mode; 423c43c8339SLokesh Vutla u32 control_xtal_oscillator; 424c43c8339SLokesh Vutla u32 control_i2c_2; 425c43c8339SLokesh Vutla u32 control_ckobuffer; 426c43c8339SLokesh Vutla u32 control_wkup_control_spare_rw; 427c43c8339SLokesh Vutla u32 control_wkup_control_spare_r; 428c43c8339SLokesh Vutla u32 control_wkup_control_spare_r_c0; 429c43c8339SLokesh Vutla u32 control_srcomp_east_side_wkup; 430c43c8339SLokesh Vutla u32 control_efuse_1; 431c43c8339SLokesh Vutla u32 control_efuse_2; 432c43c8339SLokesh Vutla u32 control_efuse_3; 433c43c8339SLokesh Vutla u32 control_efuse_4; 434c43c8339SLokesh Vutla u32 control_efuse_5; 435c43c8339SLokesh Vutla u32 control_efuse_6; 436c43c8339SLokesh Vutla u32 control_efuse_7; 437c43c8339SLokesh Vutla u32 control_efuse_8; 438c43c8339SLokesh Vutla u32 control_efuse_9; 439c43c8339SLokesh Vutla u32 control_efuse_10; 440c43c8339SLokesh Vutla u32 control_efuse_11; 441c43c8339SLokesh Vutla u32 control_efuse_12; 442c43c8339SLokesh Vutla u32 control_efuse_13; 4438b12f177SLokesh Vutla u32 control_padconf_wkup_base; 444c43c8339SLokesh Vutla }; 445c43c8339SLokesh Vutla 446ee9447bfSSRICHARAN R struct dpll_params { 447ee9447bfSSRICHARAN R u32 m; 448ee9447bfSSRICHARAN R u32 n; 449ee9447bfSSRICHARAN R s8 m2; 450ee9447bfSSRICHARAN R s8 m3; 451ee9447bfSSRICHARAN R s8 m4_h11; 452ee9447bfSSRICHARAN R s8 m5_h12; 453ee9447bfSSRICHARAN R s8 m6_h13; 454ee9447bfSSRICHARAN R s8 m7_h14; 45547abc3dfSSRICHARAN R s8 h21; 456ee9447bfSSRICHARAN R s8 h22; 457ee9447bfSSRICHARAN R s8 h23; 45847abc3dfSSRICHARAN R s8 h24; 459ee9447bfSSRICHARAN R }; 460ee9447bfSSRICHARAN R 461ee9447bfSSRICHARAN R struct dpll_regs { 462ee9447bfSSRICHARAN R u32 cm_clkmode_dpll; 463ee9447bfSSRICHARAN R u32 cm_idlest_dpll; 464ee9447bfSSRICHARAN R u32 cm_autoidle_dpll; 465ee9447bfSSRICHARAN R u32 cm_clksel_dpll; 466ee9447bfSSRICHARAN R u32 cm_div_m2_dpll; 467ee9447bfSSRICHARAN R u32 cm_div_m3_dpll; 468ee9447bfSSRICHARAN R u32 cm_div_m4_h11_dpll; 469ee9447bfSSRICHARAN R u32 cm_div_m5_h12_dpll; 470ee9447bfSSRICHARAN R u32 cm_div_m6_h13_dpll; 471ee9447bfSSRICHARAN R u32 cm_div_m7_h14_dpll; 47247abc3dfSSRICHARAN R u32 reserved[2]; 47347abc3dfSSRICHARAN R u32 cm_div_h21_dpll; 474ee9447bfSSRICHARAN R u32 cm_div_h22_dpll; 475ee9447bfSSRICHARAN R u32 cm_div_h23_dpll; 47647abc3dfSSRICHARAN R u32 cm_div_h24_dpll; 477ee9447bfSSRICHARAN R }; 478ee9447bfSSRICHARAN R 479ee9447bfSSRICHARAN R struct dplls { 480ee9447bfSSRICHARAN R const struct dpll_params *mpu; 481ee9447bfSSRICHARAN R const struct dpll_params *core; 482ee9447bfSSRICHARAN R const struct dpll_params *per; 483ee9447bfSSRICHARAN R const struct dpll_params *abe; 484ee9447bfSSRICHARAN R const struct dpll_params *iva; 485ee9447bfSSRICHARAN R const struct dpll_params *usb; 486ea8eff1fSLokesh Vutla const struct dpll_params *ddr; 487*65e9d56fSLokesh Vutla const struct dpll_params *gmac; 488ee9447bfSSRICHARAN R }; 489ee9447bfSSRICHARAN R 4903fcdd4a5SSRICHARAN R struct pmic_data { 4913fcdd4a5SSRICHARAN R u32 base_offset; 4923fcdd4a5SSRICHARAN R u32 step; 4933fcdd4a5SSRICHARAN R u32 start_code; 4943fcdd4a5SSRICHARAN R unsigned gpio; 4953fcdd4a5SSRICHARAN R int gpio_en; 4964ca94d81SLokesh Vutla u32 i2c_slave_addr; 4974ca94d81SLokesh Vutla void (*pmic_bus_init)(void); 4984ca94d81SLokesh Vutla int (*pmic_write)(u8 sa, u8 reg_addr, u8 reg_data); 4993fcdd4a5SSRICHARAN R }; 5003fcdd4a5SSRICHARAN R 50118c9d55aSNishanth Menon /** 50218c9d55aSNishanth Menon * struct volts_efuse_data - efuse definition for voltage 50318c9d55aSNishanth Menon * @reg: register address for efuse 50418c9d55aSNishanth Menon * @reg_bits: Number of bits in a register address, mandatory. 50518c9d55aSNishanth Menon */ 50618c9d55aSNishanth Menon struct volts_efuse_data { 50718c9d55aSNishanth Menon u32 reg; 50818c9d55aSNishanth Menon u8 reg_bits; 5093fcdd4a5SSRICHARAN R }; 5103fcdd4a5SSRICHARAN R 5113fcdd4a5SSRICHARAN R struct volts { 5123fcdd4a5SSRICHARAN R u32 value; 5133fcdd4a5SSRICHARAN R u32 addr; 51418c9d55aSNishanth Menon struct volts_efuse_data efuse; 5153fcdd4a5SSRICHARAN R struct pmic_data *pmic; 5163fcdd4a5SSRICHARAN R }; 5173fcdd4a5SSRICHARAN R 5183fcdd4a5SSRICHARAN R struct vcores_data { 5193fcdd4a5SSRICHARAN R struct volts mpu; 5203fcdd4a5SSRICHARAN R struct volts core; 5213fcdd4a5SSRICHARAN R struct volts mm; 52263fc0c77SLokesh Vutla struct volts gpu; 52363fc0c77SLokesh Vutla struct volts eve; 52463fc0c77SLokesh Vutla struct volts iva; 5253fcdd4a5SSRICHARAN R }; 5263fcdd4a5SSRICHARAN R 52701b753ffSSRICHARAN R extern struct prcm_regs const **prcm; 52801b753ffSSRICHARAN R extern struct prcm_regs const omap5_es1_prcm; 529afc2f9dcSSRICHARAN R extern struct prcm_regs const omap5_es2_prcm; 53001b753ffSSRICHARAN R extern struct prcm_regs const omap4_prcm; 531d4e4129cSLokesh Vutla extern struct prcm_regs const dra7xx_prcm; 532ee9447bfSSRICHARAN R extern struct dplls const **dplls_data; 5333fcdd4a5SSRICHARAN R extern struct vcores_data const **omap_vcores; 534ee9447bfSSRICHARAN R extern const u32 sys_clk_array[8]; 535c43c8339SLokesh Vutla extern struct omap_sys_ctrl_regs const **ctrl; 536c43c8339SLokesh Vutla extern struct omap_sys_ctrl_regs const omap4_ctrl; 537c43c8339SLokesh Vutla extern struct omap_sys_ctrl_regs const omap5_ctrl; 5388b12f177SLokesh Vutla extern struct omap_sys_ctrl_regs const dra7xx_ctrl; 53901b753ffSSRICHARAN R 54001b753ffSSRICHARAN R void hw_data_init(void); 541ee9447bfSSRICHARAN R 542ee9447bfSSRICHARAN R const struct dpll_params *get_mpu_dpll_params(struct dplls const *); 543ee9447bfSSRICHARAN R const struct dpll_params *get_core_dpll_params(struct dplls const *); 544ee9447bfSSRICHARAN R const struct dpll_params *get_per_dpll_params(struct dplls const *); 545ee9447bfSSRICHARAN R const struct dpll_params *get_iva_dpll_params(struct dplls const *); 546ee9447bfSSRICHARAN R const struct dpll_params *get_usb_dpll_params(struct dplls const *); 547ee9447bfSSRICHARAN R const struct dpll_params *get_abe_dpll_params(struct dplls const *); 548ee9447bfSSRICHARAN R 549ee9447bfSSRICHARAN R void do_enable_clocks(u32 const *clk_domains, 550ee9447bfSSRICHARAN R u32 const *clk_modules_hw_auto, 551ee9447bfSSRICHARAN R u32 const *clk_modules_explicit_en, 552ee9447bfSSRICHARAN R u8 wait_for_enable); 553ee9447bfSSRICHARAN R 554ee9447bfSSRICHARAN R void setup_post_dividers(u32 const base, 555ee9447bfSSRICHARAN R const struct dpll_params *params); 556ee9447bfSSRICHARAN R u32 omap_ddr_clk(void); 557ee9447bfSSRICHARAN R u32 get_sys_clk_index(void); 558ee9447bfSSRICHARAN R void enable_basic_clocks(void); 559ee9447bfSSRICHARAN R void enable_basic_uboot_clocks(void); 560ee9447bfSSRICHARAN R void enable_non_essential_clocks(void); 5613fcdd4a5SSRICHARAN R void scale_vcores(struct vcores_data const *); 5623fcdd4a5SSRICHARAN R u32 get_offset_code(u32 volt_offset, struct pmic_data *pmic); 5633fcdd4a5SSRICHARAN R void do_scale_vcore(u32 vcore_reg, u32 volt_mv, struct pmic_data *pmic); 5644d0df9c1SAndrii Tseglytskyi void abb_setup(u32 fuse, u32 ldovbb, u32 setup, u32 control, 5654d0df9c1SAndrii Tseglytskyi u32 txdone, u32 txdone_mask, u32 opp); 5664d0df9c1SAndrii Tseglytskyi s8 abb_setup_ldovbb(u32 fuse, u32 ldovbb); 5673776801dSAneesh V 568d2f18c27SAneesh V /* HW Init Context */ 569d2f18c27SAneesh V #define OMAP_INIT_CONTEXT_SPL 0 570d2f18c27SAneesh V #define OMAP_INIT_CONTEXT_UBOOT_FROM_NOR 1 571d2f18c27SAneesh V #define OMAP_INIT_CONTEXT_UBOOT_AFTER_SPL 2 572d2f18c27SAneesh V #define OMAP_INIT_CONTEXT_UBOOT_AFTER_CH 3 573d2f18c27SAneesh V 5744d0df9c1SAndrii Tseglytskyi /* ABB */ 5754d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_NOMINAL_OPP 0 5764d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_FAST_OPP 1 5774d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_SLOW_OPP 3 5784d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_CONTROL_FAST_OPP_SEL_MASK (0x1 << 0) 5794d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_CONTROL_SLOW_OPP_SEL_MASK (0x1 << 1) 5804d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_CONTROL_OPP_CHANGE_MASK (0x1 << 2) 5814d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_CONTROL_SR2_IN_TRANSITION_MASK (0x1 << 6) 5824d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_SETUP_SR2EN_MASK (0x1 << 0) 5834d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_SETUP_ACTIVE_FBB_SEL_MASK (0x1 << 2) 5844d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_SETUP_ACTIVE_RBB_SEL_MASK (0x1 << 1) 5854d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_SETUP_SR2_WTCNT_VALUE_MASK (0xff << 8) 5864d0df9c1SAndrii Tseglytskyi 587087189fbSSRICHARAN R static inline u32 omap_revision(void) 588087189fbSSRICHARAN R { 589087189fbSSRICHARAN R extern u32 *const omap_si_rev; 590087189fbSSRICHARAN R return *omap_si_rev; 591087189fbSSRICHARAN R } 592e9d6cd04SLokesh Vutla 593e9d6cd04SLokesh Vutla #define OMAP54xx 0x54000000 594e9d6cd04SLokesh Vutla 595e9d6cd04SLokesh Vutla static inline u8 is_omap54xx(void) 596e9d6cd04SLokesh Vutla { 597e9d6cd04SLokesh Vutla extern u32 *const omap_si_rev; 598e9d6cd04SLokesh Vutla return ((*omap_si_rev & 0xFF000000) == OMAP54xx); 599e9d6cd04SLokesh Vutla } 6004a0eb757SSRICHARAN R #endif 601087189fbSSRICHARAN R 602508a58faSSricharan /* 603508a58faSSricharan * silicon revisions. 604508a58faSSricharan * Moving this to common, so that most of code can be moved to common, 605508a58faSSricharan * directories. 606508a58faSSricharan */ 607508a58faSSricharan 608508a58faSSricharan /* omap4 */ 609508a58faSSricharan #define OMAP4430_SILICON_ID_INVALID 0xFFFFFFFF 610508a58faSSricharan #define OMAP4430_ES1_0 0x44300100 611508a58faSSricharan #define OMAP4430_ES2_0 0x44300200 612508a58faSSricharan #define OMAP4430_ES2_1 0x44300210 613508a58faSSricharan #define OMAP4430_ES2_2 0x44300220 614508a58faSSricharan #define OMAP4430_ES2_3 0x44300230 615508a58faSSricharan #define OMAP4460_ES1_0 0x44600100 6169404758eSAneesh V #define OMAP4460_ES1_1 0x44600110 617508a58faSSricharan 618508a58faSSricharan /* omap5 */ 619508a58faSSricharan #define OMAP5430_SILICON_ID_INVALID 0 620508a58faSSricharan #define OMAP5430_ES1_0 0x54300100 6210a0bf7b2SLokesh Vutla #define OMAP5432_ES1_0 0x54320100 622eed7c0f7SSRICHARAN R #define OMAP5430_ES2_0 0x54300200 623eed7c0f7SSRICHARAN R #define OMAP5432_ES2_0 0x54320200 624de62688bSLokesh Vutla 625de62688bSLokesh Vutla /* DRA7XX */ 626de62688bSLokesh Vutla #define DRA752_ES1_0 0x07520100 627f92f2277SSRICHARAN R 628f92f2277SSRICHARAN R /* 629f92f2277SSRICHARAN R * SRAM scratch space entries 630f92f2277SSRICHARAN R */ 631f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_OMAP_REV SRAM_SCRATCH_SPACE_ADDR 632f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_EMIF_SIZE (SRAM_SCRATCH_SPACE_ADDR + 0x4) 633f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_EMIF_T_NUM (SRAM_SCRATCH_SPACE_ADDR + 0xC) 634f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_EMIF_T_DEN (SRAM_SCRATCH_SPACE_ADDR + 0x10) 635f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_PRCM_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x14) 636f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_DPLLS_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x18) 637f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_VCORES_PTR (SRAM_SCRATCH_SPACE_ADDR + 0x1C) 638f92f2277SSRICHARAN R #define OMAP_SRAM_SCRATCH_SYS_CTRL (SRAM_SCRATCH_SPACE_ADDR + 0x20) 639fda06812SSRICHARAN R #define OMAP_SRAM_SCRATCH_BOOT_PARAMS (SRAM_SCRATCH_SPACE_ADDR + 0x24) 640fda06812SSRICHARAN R #define OMAP5_SRAM_SCRATCH_SPACE_END (SRAM_SCRATCH_SPACE_ADDR + 0x28) 641fda06812SSRICHARAN R 642d2f18c27SAneesh V #endif /* _OMAP_COMMON_H_ */ 643