xref: /rk3399_rockchip-uboot/arch/arm/include/asm/mach-imx/regs-bch.h (revision 39632b4a01210e329333d787d828157dcd2c7328)
1*552a848eSStefano Babic /*
2*552a848eSStefano Babic  * Freescale i.MX28 BCH Register Definitions
3*552a848eSStefano Babic  *
4*552a848eSStefano Babic  * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
5*552a848eSStefano Babic  * on behalf of DENX Software Engineering GmbH
6*552a848eSStefano Babic  *
7*552a848eSStefano Babic  * Based on code from LTIB:
8*552a848eSStefano Babic  * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
9*552a848eSStefano Babic  *
10*552a848eSStefano Babic  * SPDX-License-Identifier:	GPL-2.0+
11*552a848eSStefano Babic  */
12*552a848eSStefano Babic 
13*552a848eSStefano Babic #ifndef __MX28_REGS_BCH_H__
14*552a848eSStefano Babic #define __MX28_REGS_BCH_H__
15*552a848eSStefano Babic 
16*552a848eSStefano Babic #include <asm/mach-imx/regs-common.h>
17*552a848eSStefano Babic 
18*552a848eSStefano Babic #ifndef	__ASSEMBLY__
19*552a848eSStefano Babic struct mxs_bch_regs {
20*552a848eSStefano Babic 	mxs_reg_32(hw_bch_ctrl)
21*552a848eSStefano Babic 	mxs_reg_32(hw_bch_status0)
22*552a848eSStefano Babic 	mxs_reg_32(hw_bch_mode)
23*552a848eSStefano Babic 	mxs_reg_32(hw_bch_encodeptr)
24*552a848eSStefano Babic 	mxs_reg_32(hw_bch_dataptr)
25*552a848eSStefano Babic 	mxs_reg_32(hw_bch_metaptr)
26*552a848eSStefano Babic 
27*552a848eSStefano Babic 	uint32_t	reserved[4];
28*552a848eSStefano Babic 
29*552a848eSStefano Babic 	mxs_reg_32(hw_bch_layoutselect)
30*552a848eSStefano Babic 	mxs_reg_32(hw_bch_flash0layout0)
31*552a848eSStefano Babic 	mxs_reg_32(hw_bch_flash0layout1)
32*552a848eSStefano Babic 	mxs_reg_32(hw_bch_flash1layout0)
33*552a848eSStefano Babic 	mxs_reg_32(hw_bch_flash1layout1)
34*552a848eSStefano Babic 	mxs_reg_32(hw_bch_flash2layout0)
35*552a848eSStefano Babic 	mxs_reg_32(hw_bch_flash2layout1)
36*552a848eSStefano Babic 	mxs_reg_32(hw_bch_flash3layout0)
37*552a848eSStefano Babic 	mxs_reg_32(hw_bch_flash3layout1)
38*552a848eSStefano Babic 	mxs_reg_32(hw_bch_dbgkesread)
39*552a848eSStefano Babic 	mxs_reg_32(hw_bch_dbgcsferead)
40*552a848eSStefano Babic 	mxs_reg_32(hw_bch_dbgsyndegread)
41*552a848eSStefano Babic 	mxs_reg_32(hw_bch_dbgahbmread)
42*552a848eSStefano Babic 	mxs_reg_32(hw_bch_blockname)
43*552a848eSStefano Babic 	mxs_reg_32(hw_bch_version)
44*552a848eSStefano Babic };
45*552a848eSStefano Babic #endif
46*552a848eSStefano Babic 
47*552a848eSStefano Babic #define	BCH_CTRL_SFTRST					(1 << 31)
48*552a848eSStefano Babic #define	BCH_CTRL_CLKGATE				(1 << 30)
49*552a848eSStefano Babic #define	BCH_CTRL_DEBUGSYNDROME				(1 << 22)
50*552a848eSStefano Babic #define	BCH_CTRL_M2M_LAYOUT_MASK			(0x3 << 18)
51*552a848eSStefano Babic #define	BCH_CTRL_M2M_LAYOUT_OFFSET			18
52*552a848eSStefano Babic #define	BCH_CTRL_M2M_ENCODE				(1 << 17)
53*552a848eSStefano Babic #define	BCH_CTRL_M2M_ENABLE				(1 << 16)
54*552a848eSStefano Babic #define	BCH_CTRL_DEBUG_STALL_IRQ_EN			(1 << 10)
55*552a848eSStefano Babic #define	BCH_CTRL_COMPLETE_IRQ_EN			(1 << 8)
56*552a848eSStefano Babic #define	BCH_CTRL_BM_ERROR_IRQ				(1 << 3)
57*552a848eSStefano Babic #define	BCH_CTRL_DEBUG_STALL_IRQ			(1 << 2)
58*552a848eSStefano Babic #define	BCH_CTRL_COMPLETE_IRQ				(1 << 0)
59*552a848eSStefano Babic 
60*552a848eSStefano Babic #define	BCH_STATUS0_HANDLE_MASK				(0xfff << 20)
61*552a848eSStefano Babic #define	BCH_STATUS0_HANDLE_OFFSET			20
62*552a848eSStefano Babic #define	BCH_STATUS0_COMPLETED_CE_MASK			(0xf << 16)
63*552a848eSStefano Babic #define	BCH_STATUS0_COMPLETED_CE_OFFSET			16
64*552a848eSStefano Babic #define	BCH_STATUS0_STATUS_BLK0_MASK			(0xff << 8)
65*552a848eSStefano Babic #define	BCH_STATUS0_STATUS_BLK0_OFFSET			8
66*552a848eSStefano Babic #define	BCH_STATUS0_STATUS_BLK0_ZERO			(0x00 << 8)
67*552a848eSStefano Babic #define	BCH_STATUS0_STATUS_BLK0_ERROR1			(0x01 << 8)
68*552a848eSStefano Babic #define	BCH_STATUS0_STATUS_BLK0_ERROR2			(0x02 << 8)
69*552a848eSStefano Babic #define	BCH_STATUS0_STATUS_BLK0_ERROR3			(0x03 << 8)
70*552a848eSStefano Babic #define	BCH_STATUS0_STATUS_BLK0_ERROR4			(0x04 << 8)
71*552a848eSStefano Babic #define	BCH_STATUS0_STATUS_BLK0_UNCORRECTABLE		(0xfe << 8)
72*552a848eSStefano Babic #define	BCH_STATUS0_STATUS_BLK0_ERASED			(0xff << 8)
73*552a848eSStefano Babic #define	BCH_STATUS0_ALLONES				(1 << 4)
74*552a848eSStefano Babic #define	BCH_STATUS0_CORRECTED				(1 << 3)
75*552a848eSStefano Babic #define	BCH_STATUS0_UNCORRECTABLE			(1 << 2)
76*552a848eSStefano Babic 
77*552a848eSStefano Babic #define	BCH_MODE_ERASE_THRESHOLD_MASK			0xff
78*552a848eSStefano Babic #define	BCH_MODE_ERASE_THRESHOLD_OFFSET			0
79*552a848eSStefano Babic 
80*552a848eSStefano Babic #define	BCH_ENCODEPTR_ADDR_MASK				0xffffffff
81*552a848eSStefano Babic #define	BCH_ENCODEPTR_ADDR_OFFSET			0
82*552a848eSStefano Babic 
83*552a848eSStefano Babic #define	BCH_DATAPTR_ADDR_MASK				0xffffffff
84*552a848eSStefano Babic #define	BCH_DATAPTR_ADDR_OFFSET				0
85*552a848eSStefano Babic 
86*552a848eSStefano Babic #define	BCH_METAPTR_ADDR_MASK				0xffffffff
87*552a848eSStefano Babic #define	BCH_METAPTR_ADDR_OFFSET				0
88*552a848eSStefano Babic 
89*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS15_SELECT_MASK		(0x3 << 30)
90*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS15_SELECT_OFFSET		30
91*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS14_SELECT_MASK		(0x3 << 28)
92*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS14_SELECT_OFFSET		28
93*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS13_SELECT_MASK		(0x3 << 26)
94*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS13_SELECT_OFFSET		26
95*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS12_SELECT_MASK		(0x3 << 24)
96*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS12_SELECT_OFFSET		24
97*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS11_SELECT_MASK		(0x3 << 22)
98*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS11_SELECT_OFFSET		22
99*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS10_SELECT_MASK		(0x3 << 20)
100*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS10_SELECT_OFFSET		20
101*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS9_SELECT_MASK		(0x3 << 18)
102*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS9_SELECT_OFFSET		18
103*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS8_SELECT_MASK		(0x3 << 16)
104*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS8_SELECT_OFFSET		16
105*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS7_SELECT_MASK		(0x3 << 14)
106*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS7_SELECT_OFFSET		14
107*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS6_SELECT_MASK		(0x3 << 12)
108*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS6_SELECT_OFFSET		12
109*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS5_SELECT_MASK		(0x3 << 10)
110*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS5_SELECT_OFFSET		10
111*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS4_SELECT_MASK		(0x3 << 8)
112*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS4_SELECT_OFFSET		8
113*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS3_SELECT_MASK		(0x3 << 6)
114*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS3_SELECT_OFFSET		6
115*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS2_SELECT_MASK		(0x3 << 4)
116*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS2_SELECT_OFFSET		4
117*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS1_SELECT_MASK		(0x3 << 2)
118*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS1_SELECT_OFFSET		2
119*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS0_SELECT_MASK		(0x3 << 0)
120*552a848eSStefano Babic #define	BCH_LAYOUTSELECT_CS0_SELECT_OFFSET		0
121*552a848eSStefano Babic 
122*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_NBLOCKS_MASK			(0xff << 24)
123*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_NBLOCKS_OFFSET			24
124*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_META_SIZE_MASK			(0xff << 16)
125*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_META_SIZE_OFFSET		16
126*552a848eSStefano Babic #if (defined(CONFIG_MX6) || defined(CONFIG_MX7))
127*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_MASK			(0x1f << 11)
128*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_OFFSET			11
129*552a848eSStefano Babic #else
130*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_MASK			(0xf << 12)
131*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_OFFSET			12
132*552a848eSStefano Babic #endif
133*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_NONE			(0x0 << 12)
134*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_ECC2			(0x1 << 12)
135*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_ECC4			(0x2 << 12)
136*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_ECC6			(0x3 << 12)
137*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_ECC8			(0x4 << 12)
138*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_ECC10			(0x5 << 12)
139*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_ECC12			(0x6 << 12)
140*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_ECC14			(0x7 << 12)
141*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_ECC16			(0x8 << 12)
142*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_ECC18			(0x9 << 12)
143*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_ECC20			(0xa << 12)
144*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_ECC22			(0xb << 12)
145*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_ECC24			(0xc << 12)
146*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_ECC26			(0xd << 12)
147*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_ECC28			(0xe << 12)
148*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_ECC30			(0xf << 12)
149*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_ECC0_ECC32			(0x10 << 12)
150*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_GF13_0_GF14_1			(1 << 10)
151*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_GF13_0_GF14_1_OFFSET		10
152*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_DATA0_SIZE_MASK		0xfff
153*552a848eSStefano Babic #define	BCH_FLASHLAYOUT0_DATA0_SIZE_OFFSET		0
154*552a848eSStefano Babic 
155*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_PAGE_SIZE_MASK			(0xffff << 16)
156*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_PAGE_SIZE_OFFSET		16
157*552a848eSStefano Babic #if (defined(CONFIG_MX6) || defined(CONFIG_MX7))
158*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_MASK			(0x1f << 11)
159*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_OFFSET			11
160*552a848eSStefano Babic #else
161*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_MASK			(0xf << 12)
162*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_OFFSET			12
163*552a848eSStefano Babic #endif
164*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_NONE			(0x0 << 12)
165*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_ECC2			(0x1 << 12)
166*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_ECC4			(0x2 << 12)
167*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_ECC6			(0x3 << 12)
168*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_ECC8			(0x4 << 12)
169*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_ECC10			(0x5 << 12)
170*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_ECC12			(0x6 << 12)
171*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_ECC14			(0x7 << 12)
172*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_ECC16			(0x8 << 12)
173*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_ECC18			(0x9 << 12)
174*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_ECC20			(0xa << 12)
175*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_ECC22			(0xb << 12)
176*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_ECC24			(0xc << 12)
177*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_ECC26			(0xd << 12)
178*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_ECC28			(0xe << 12)
179*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_ECC30			(0xf << 12)
180*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_ECCN_ECC32			(0x10 << 12)
181*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_GF13_0_GF14_1			(1 << 10)
182*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_GF13_0_GF14_1_OFFSET		10
183*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_DATAN_SIZE_MASK		0xfff
184*552a848eSStefano Babic #define	BCH_FLASHLAYOUT1_DATAN_SIZE_OFFSET		0
185*552a848eSStefano Babic 
186*552a848eSStefano Babic #define	BCH_DEBUG0_RSVD1_MASK				(0x1f << 27)
187*552a848eSStefano Babic #define	BCH_DEBUG0_RSVD1_OFFSET				27
188*552a848eSStefano Babic #define	BCH_DEBUG0_ROM_BIST_ENABLE			(1 << 26)
189*552a848eSStefano Babic #define	BCH_DEBUG0_ROM_BIST_COMPLETE			(1 << 25)
190*552a848eSStefano Babic #define	BCH_DEBUG0_KES_DEBUG_SYNDROME_SYMBOL_MASK	(0x1ff << 16)
191*552a848eSStefano Babic #define	BCH_DEBUG0_KES_DEBUG_SYNDROME_SYMBOL_OFFSET	16
192*552a848eSStefano Babic #define	BCH_DEBUG0_KES_DEBUG_SYNDROME_SYMBOL_NORMAL	(0x0 << 16)
193*552a848eSStefano Babic #define	BCH_DEBUG0_KES_DEBUG_SYNDROME_SYMBOL_TEST_MODE	(0x1 << 16)
194*552a848eSStefano Babic #define	BCH_DEBUG0_KES_DEBUG_SHIFT_SYND			(1 << 15)
195*552a848eSStefano Babic #define	BCH_DEBUG0_KES_DEBUG_PAYLOAD_FLAG		(1 << 14)
196*552a848eSStefano Babic #define	BCH_DEBUG0_KES_DEBUG_MODE4K			(1 << 13)
197*552a848eSStefano Babic #define	BCH_DEBUG0_KES_DEBUG_KICK			(1 << 12)
198*552a848eSStefano Babic #define	BCH_DEBUG0_KES_STANDALONE			(1 << 11)
199*552a848eSStefano Babic #define	BCH_DEBUG0_KES_DEBUG_STEP			(1 << 10)
200*552a848eSStefano Babic #define	BCH_DEBUG0_KES_DEBUG_STALL			(1 << 9)
201*552a848eSStefano Babic #define	BCH_DEBUG0_BM_KES_TEST_BYPASS			(1 << 8)
202*552a848eSStefano Babic #define	BCH_DEBUG0_RSVD0_MASK				(0x3 << 6)
203*552a848eSStefano Babic #define	BCH_DEBUG0_RSVD0_OFFSET				6
204*552a848eSStefano Babic #define	BCH_DEBUG0_DEBUG_REG_SELECT_MASK		0x3f
205*552a848eSStefano Babic #define	BCH_DEBUG0_DEBUG_REG_SELECT_OFFSET		0
206*552a848eSStefano Babic 
207*552a848eSStefano Babic #define	BCH_DBGKESREAD_VALUES_MASK			0xffffffff
208*552a848eSStefano Babic #define	BCH_DBGKESREAD_VALUES_OFFSET			0
209*552a848eSStefano Babic 
210*552a848eSStefano Babic #define	BCH_DBGCSFEREAD_VALUES_MASK			0xffffffff
211*552a848eSStefano Babic #define	BCH_DBGCSFEREAD_VALUES_OFFSET			0
212*552a848eSStefano Babic 
213*552a848eSStefano Babic #define	BCH_DBGSYNDGENREAD_VALUES_MASK			0xffffffff
214*552a848eSStefano Babic #define	BCH_DBGSYNDGENREAD_VALUES_OFFSET		0
215*552a848eSStefano Babic 
216*552a848eSStefano Babic #define	BCH_DBGAHBMREAD_VALUES_MASK			0xffffffff
217*552a848eSStefano Babic #define	BCH_DBGAHBMREAD_VALUES_OFFSET			0
218*552a848eSStefano Babic 
219*552a848eSStefano Babic #define	BCH_BLOCKNAME_NAME_MASK				0xffffffff
220*552a848eSStefano Babic #define	BCH_BLOCKNAME_NAME_OFFSET			0
221*552a848eSStefano Babic 
222*552a848eSStefano Babic #define	BCH_VERSION_MAJOR_MASK				(0xff << 24)
223*552a848eSStefano Babic #define	BCH_VERSION_MAJOR_OFFSET			24
224*552a848eSStefano Babic #define	BCH_VERSION_MINOR_MASK				(0xff << 16)
225*552a848eSStefano Babic #define	BCH_VERSION_MINOR_OFFSET			16
226*552a848eSStefano Babic #define	BCH_VERSION_STEP_MASK				0xffff
227*552a848eSStefano Babic #define	BCH_VERSION_STEP_OFFSET				0
228*552a848eSStefano Babic 
229*552a848eSStefano Babic #endif	/* __MX28_REGS_BCH_H__ */
230