xref: /rk3399_rockchip-uboot/arch/arm/include/asm/mach-imx/regs-apbh.h (revision 39632b4a01210e329333d787d828157dcd2c7328)
1*552a848eSStefano Babic /*
2*552a848eSStefano Babic  * Freescale i.MX28 APBH Register Definitions
3*552a848eSStefano Babic  *
4*552a848eSStefano Babic  * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
5*552a848eSStefano Babic  * on behalf of DENX Software Engineering GmbH
6*552a848eSStefano Babic  *
7*552a848eSStefano Babic  * Based on code from LTIB:
8*552a848eSStefano Babic  * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
9*552a848eSStefano Babic  *
10*552a848eSStefano Babic  * SPDX-License-Identifier:	GPL-2.0+
11*552a848eSStefano Babic  */
12*552a848eSStefano Babic 
13*552a848eSStefano Babic #ifndef __REGS_APBH_H__
14*552a848eSStefano Babic #define __REGS_APBH_H__
15*552a848eSStefano Babic 
16*552a848eSStefano Babic #include <asm/mach-imx/regs-common.h>
17*552a848eSStefano Babic 
18*552a848eSStefano Babic #ifndef	__ASSEMBLY__
19*552a848eSStefano Babic 
20*552a848eSStefano Babic #if defined(CONFIG_MX23)
21*552a848eSStefano Babic struct mxs_apbh_regs {
22*552a848eSStefano Babic 	mxs_reg_32(hw_apbh_ctrl0)
23*552a848eSStefano Babic 	mxs_reg_32(hw_apbh_ctrl1)
24*552a848eSStefano Babic 	mxs_reg_32(hw_apbh_ctrl2)
25*552a848eSStefano Babic 	mxs_reg_32(hw_apbh_channel_ctrl)
26*552a848eSStefano Babic 
27*552a848eSStefano Babic 	union {
28*552a848eSStefano Babic 	struct {
29*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch_curcmdar)
30*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch_nxtcmdar)
31*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch_cmd)
32*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch_bar)
33*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch_sema)
34*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch_debug1)
35*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch_debug2)
36*552a848eSStefano Babic 	} ch[8];
37*552a848eSStefano Babic 	struct {
38*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch0_curcmdar)
39*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch0_nxtcmdar)
40*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch0_cmd)
41*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch0_bar)
42*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch0_sema)
43*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch0_debug1)
44*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch0_debug2)
45*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch1_curcmdar)
46*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch1_nxtcmdar)
47*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch1_cmd)
48*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch1_bar)
49*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch1_sema)
50*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch1_debug1)
51*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch1_debug2)
52*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch2_curcmdar)
53*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch2_nxtcmdar)
54*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch2_cmd)
55*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch2_bar)
56*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch2_sema)
57*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch2_debug1)
58*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch2_debug2)
59*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch3_curcmdar)
60*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch3_nxtcmdar)
61*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch3_cmd)
62*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch3_bar)
63*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch3_sema)
64*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch3_debug1)
65*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch3_debug2)
66*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch4_curcmdar)
67*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch4_nxtcmdar)
68*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch4_cmd)
69*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch4_bar)
70*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch4_sema)
71*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch4_debug1)
72*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch4_debug2)
73*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch5_curcmdar)
74*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch5_nxtcmdar)
75*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch5_cmd)
76*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch5_bar)
77*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch5_sema)
78*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch5_debug1)
79*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch5_debug2)
80*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch6_curcmdar)
81*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch6_nxtcmdar)
82*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch6_cmd)
83*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch6_bar)
84*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch6_sema)
85*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch6_debug1)
86*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch6_debug2)
87*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch7_curcmdar)
88*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch7_nxtcmdar)
89*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch7_cmd)
90*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch7_bar)
91*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch7_sema)
92*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch7_debug1)
93*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch7_debug2)
94*552a848eSStefano Babic 	};
95*552a848eSStefano Babic 	};
96*552a848eSStefano Babic 	mxs_reg_32(hw_apbh_version)
97*552a848eSStefano Babic };
98*552a848eSStefano Babic 
99*552a848eSStefano Babic #elif (defined(CONFIG_MX28) || defined(CONFIG_MX6) || defined(CONFIG_MX7))
100*552a848eSStefano Babic struct mxs_apbh_regs {
101*552a848eSStefano Babic 	mxs_reg_32(hw_apbh_ctrl0)
102*552a848eSStefano Babic 	mxs_reg_32(hw_apbh_ctrl1)
103*552a848eSStefano Babic 	mxs_reg_32(hw_apbh_ctrl2)
104*552a848eSStefano Babic 	mxs_reg_32(hw_apbh_channel_ctrl)
105*552a848eSStefano Babic 	mxs_reg_32(hw_apbh_devsel)
106*552a848eSStefano Babic 	mxs_reg_32(hw_apbh_dma_burst_size)
107*552a848eSStefano Babic 	mxs_reg_32(hw_apbh_debug)
108*552a848eSStefano Babic 
109*552a848eSStefano Babic 	uint32_t	reserved[36];
110*552a848eSStefano Babic 
111*552a848eSStefano Babic 	union {
112*552a848eSStefano Babic 	struct {
113*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch_curcmdar)
114*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch_nxtcmdar)
115*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch_cmd)
116*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch_bar)
117*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch_sema)
118*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch_debug1)
119*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch_debug2)
120*552a848eSStefano Babic 	} ch[16];
121*552a848eSStefano Babic 	struct {
122*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch0_curcmdar)
123*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch0_nxtcmdar)
124*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch0_cmd)
125*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch0_bar)
126*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch0_sema)
127*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch0_debug1)
128*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch0_debug2)
129*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch1_curcmdar)
130*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch1_nxtcmdar)
131*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch1_cmd)
132*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch1_bar)
133*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch1_sema)
134*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch1_debug1)
135*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch1_debug2)
136*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch2_curcmdar)
137*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch2_nxtcmdar)
138*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch2_cmd)
139*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch2_bar)
140*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch2_sema)
141*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch2_debug1)
142*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch2_debug2)
143*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch3_curcmdar)
144*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch3_nxtcmdar)
145*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch3_cmd)
146*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch3_bar)
147*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch3_sema)
148*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch3_debug1)
149*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch3_debug2)
150*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch4_curcmdar)
151*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch4_nxtcmdar)
152*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch4_cmd)
153*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch4_bar)
154*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch4_sema)
155*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch4_debug1)
156*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch4_debug2)
157*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch5_curcmdar)
158*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch5_nxtcmdar)
159*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch5_cmd)
160*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch5_bar)
161*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch5_sema)
162*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch5_debug1)
163*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch5_debug2)
164*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch6_curcmdar)
165*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch6_nxtcmdar)
166*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch6_cmd)
167*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch6_bar)
168*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch6_sema)
169*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch6_debug1)
170*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch6_debug2)
171*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch7_curcmdar)
172*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch7_nxtcmdar)
173*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch7_cmd)
174*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch7_bar)
175*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch7_sema)
176*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch7_debug1)
177*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch7_debug2)
178*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch8_curcmdar)
179*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch8_nxtcmdar)
180*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch8_cmd)
181*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch8_bar)
182*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch8_sema)
183*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch8_debug1)
184*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch8_debug2)
185*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch9_curcmdar)
186*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch9_nxtcmdar)
187*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch9_cmd)
188*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch9_bar)
189*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch9_sema)
190*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch9_debug1)
191*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch9_debug2)
192*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch10_curcmdar)
193*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch10_nxtcmdar)
194*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch10_cmd)
195*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch10_bar)
196*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch10_sema)
197*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch10_debug1)
198*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch10_debug2)
199*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch11_curcmdar)
200*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch11_nxtcmdar)
201*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch11_cmd)
202*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch11_bar)
203*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch11_sema)
204*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch11_debug1)
205*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch11_debug2)
206*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch12_curcmdar)
207*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch12_nxtcmdar)
208*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch12_cmd)
209*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch12_bar)
210*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch12_sema)
211*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch12_debug1)
212*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch12_debug2)
213*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch13_curcmdar)
214*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch13_nxtcmdar)
215*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch13_cmd)
216*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch13_bar)
217*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch13_sema)
218*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch13_debug1)
219*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch13_debug2)
220*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch14_curcmdar)
221*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch14_nxtcmdar)
222*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch14_cmd)
223*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch14_bar)
224*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch14_sema)
225*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch14_debug1)
226*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch14_debug2)
227*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch15_curcmdar)
228*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch15_nxtcmdar)
229*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch15_cmd)
230*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch15_bar)
231*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch15_sema)
232*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch15_debug1)
233*552a848eSStefano Babic 		mxs_reg_32(hw_apbh_ch15_debug2)
234*552a848eSStefano Babic 	};
235*552a848eSStefano Babic 	};
236*552a848eSStefano Babic 	mxs_reg_32(hw_apbh_version)
237*552a848eSStefano Babic };
238*552a848eSStefano Babic #endif
239*552a848eSStefano Babic 
240*552a848eSStefano Babic #endif
241*552a848eSStefano Babic 
242*552a848eSStefano Babic #define	APBH_CTRL0_SFTRST				(1 << 31)
243*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE				(1 << 30)
244*552a848eSStefano Babic #define	APBH_CTRL0_AHB_BURST8_EN			(1 << 29)
245*552a848eSStefano Babic #define	APBH_CTRL0_APB_BURST_EN				(1 << 28)
246*552a848eSStefano Babic #if defined(CONFIG_MX23)
247*552a848eSStefano Babic #define	APBH_CTRL0_RSVD0_MASK				(0xf << 24)
248*552a848eSStefano Babic #define	APBH_CTRL0_RSVD0_OFFSET				24
249*552a848eSStefano Babic #define	APBH_CTRL0_RESET_CHANNEL_MASK			(0xff << 16)
250*552a848eSStefano Babic #define	APBH_CTRL0_RESET_CHANNEL_OFFSET			16
251*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_MASK			(0xff << 8)
252*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_OFFSET		8
253*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_SSP0			0x02
254*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_SSP1			0x04
255*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND0		0x10
256*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND1		0x20
257*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND2		0x40
258*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND3		0x80
259*552a848eSStefano Babic #elif defined(CONFIG_MX28)
260*552a848eSStefano Babic #define	APBH_CTRL0_RSVD0_MASK				(0xfff << 16)
261*552a848eSStefano Babic #define	APBH_CTRL0_RSVD0_OFFSET				16
262*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_MASK			0xffff
263*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_OFFSET		0
264*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_SSP0			0x0001
265*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_SSP1			0x0002
266*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_SSP2			0x0004
267*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_SSP3			0x0008
268*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND0		0x0010
269*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND1		0x0020
270*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND2		0x0040
271*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND3		0x0080
272*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND4		0x0100
273*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND5		0x0200
274*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND6		0x0400
275*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND7		0x0800
276*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_HSADC		0x1000
277*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_LCDIF		0x2000
278*552a848eSStefano Babic #elif (defined(CONFIG_MX6) || defined(CONFIG_MX7))
279*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_OFFSET		0
280*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND0		0x0001
281*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND1		0x0002
282*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND2		0x0004
283*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND3		0x0008
284*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND4		0x0010
285*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND5		0x0020
286*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND6		0x0040
287*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_NAND7		0x0080
288*552a848eSStefano Babic #define	APBH_CTRL0_CLKGATE_CHANNEL_SSP			0x0100
289*552a848eSStefano Babic #endif
290*552a848eSStefano Babic 
291*552a848eSStefano Babic #define	APBH_CTRL1_CH15_CMDCMPLT_IRQ_EN			(1 << 31)
292*552a848eSStefano Babic #define	APBH_CTRL1_CH14_CMDCMPLT_IRQ_EN			(1 << 30)
293*552a848eSStefano Babic #define	APBH_CTRL1_CH13_CMDCMPLT_IRQ_EN			(1 << 29)
294*552a848eSStefano Babic #define	APBH_CTRL1_CH12_CMDCMPLT_IRQ_EN			(1 << 28)
295*552a848eSStefano Babic #define	APBH_CTRL1_CH11_CMDCMPLT_IRQ_EN			(1 << 27)
296*552a848eSStefano Babic #define	APBH_CTRL1_CH10_CMDCMPLT_IRQ_EN			(1 << 26)
297*552a848eSStefano Babic #define	APBH_CTRL1_CH9_CMDCMPLT_IRQ_EN			(1 << 25)
298*552a848eSStefano Babic #define	APBH_CTRL1_CH8_CMDCMPLT_IRQ_EN			(1 << 24)
299*552a848eSStefano Babic #define	APBH_CTRL1_CH7_CMDCMPLT_IRQ_EN			(1 << 23)
300*552a848eSStefano Babic #define	APBH_CTRL1_CH6_CMDCMPLT_IRQ_EN			(1 << 22)
301*552a848eSStefano Babic #define	APBH_CTRL1_CH5_CMDCMPLT_IRQ_EN			(1 << 21)
302*552a848eSStefano Babic #define	APBH_CTRL1_CH4_CMDCMPLT_IRQ_EN			(1 << 20)
303*552a848eSStefano Babic #define	APBH_CTRL1_CH3_CMDCMPLT_IRQ_EN			(1 << 19)
304*552a848eSStefano Babic #define	APBH_CTRL1_CH2_CMDCMPLT_IRQ_EN			(1 << 18)
305*552a848eSStefano Babic #define	APBH_CTRL1_CH1_CMDCMPLT_IRQ_EN			(1 << 17)
306*552a848eSStefano Babic #define	APBH_CTRL1_CH0_CMDCMPLT_IRQ_EN			(1 << 16)
307*552a848eSStefano Babic #define	APBH_CTRL1_CH_CMDCMPLT_IRQ_EN_OFFSET		16
308*552a848eSStefano Babic #define	APBH_CTRL1_CH_CMDCMPLT_IRQ_EN_MASK		(0xffff << 16)
309*552a848eSStefano Babic #define	APBH_CTRL1_CH15_CMDCMPLT_IRQ			(1 << 15)
310*552a848eSStefano Babic #define	APBH_CTRL1_CH14_CMDCMPLT_IRQ			(1 << 14)
311*552a848eSStefano Babic #define	APBH_CTRL1_CH13_CMDCMPLT_IRQ			(1 << 13)
312*552a848eSStefano Babic #define	APBH_CTRL1_CH12_CMDCMPLT_IRQ			(1 << 12)
313*552a848eSStefano Babic #define	APBH_CTRL1_CH11_CMDCMPLT_IRQ			(1 << 11)
314*552a848eSStefano Babic #define	APBH_CTRL1_CH10_CMDCMPLT_IRQ			(1 << 10)
315*552a848eSStefano Babic #define	APBH_CTRL1_CH9_CMDCMPLT_IRQ			(1 << 9)
316*552a848eSStefano Babic #define	APBH_CTRL1_CH8_CMDCMPLT_IRQ			(1 << 8)
317*552a848eSStefano Babic #define	APBH_CTRL1_CH7_CMDCMPLT_IRQ			(1 << 7)
318*552a848eSStefano Babic #define	APBH_CTRL1_CH6_CMDCMPLT_IRQ			(1 << 6)
319*552a848eSStefano Babic #define	APBH_CTRL1_CH5_CMDCMPLT_IRQ			(1 << 5)
320*552a848eSStefano Babic #define	APBH_CTRL1_CH4_CMDCMPLT_IRQ			(1 << 4)
321*552a848eSStefano Babic #define	APBH_CTRL1_CH3_CMDCMPLT_IRQ			(1 << 3)
322*552a848eSStefano Babic #define	APBH_CTRL1_CH2_CMDCMPLT_IRQ			(1 << 2)
323*552a848eSStefano Babic #define	APBH_CTRL1_CH1_CMDCMPLT_IRQ			(1 << 1)
324*552a848eSStefano Babic #define	APBH_CTRL1_CH0_CMDCMPLT_IRQ			(1 << 0)
325*552a848eSStefano Babic 
326*552a848eSStefano Babic #define	APBH_CTRL2_CH15_ERROR_STATUS			(1 << 31)
327*552a848eSStefano Babic #define	APBH_CTRL2_CH14_ERROR_STATUS			(1 << 30)
328*552a848eSStefano Babic #define	APBH_CTRL2_CH13_ERROR_STATUS			(1 << 29)
329*552a848eSStefano Babic #define	APBH_CTRL2_CH12_ERROR_STATUS			(1 << 28)
330*552a848eSStefano Babic #define	APBH_CTRL2_CH11_ERROR_STATUS			(1 << 27)
331*552a848eSStefano Babic #define	APBH_CTRL2_CH10_ERROR_STATUS			(1 << 26)
332*552a848eSStefano Babic #define	APBH_CTRL2_CH9_ERROR_STATUS			(1 << 25)
333*552a848eSStefano Babic #define	APBH_CTRL2_CH8_ERROR_STATUS			(1 << 24)
334*552a848eSStefano Babic #define	APBH_CTRL2_CH7_ERROR_STATUS			(1 << 23)
335*552a848eSStefano Babic #define	APBH_CTRL2_CH6_ERROR_STATUS			(1 << 22)
336*552a848eSStefano Babic #define	APBH_CTRL2_CH5_ERROR_STATUS			(1 << 21)
337*552a848eSStefano Babic #define	APBH_CTRL2_CH4_ERROR_STATUS			(1 << 20)
338*552a848eSStefano Babic #define	APBH_CTRL2_CH3_ERROR_STATUS			(1 << 19)
339*552a848eSStefano Babic #define	APBH_CTRL2_CH2_ERROR_STATUS			(1 << 18)
340*552a848eSStefano Babic #define	APBH_CTRL2_CH1_ERROR_STATUS			(1 << 17)
341*552a848eSStefano Babic #define	APBH_CTRL2_CH0_ERROR_STATUS			(1 << 16)
342*552a848eSStefano Babic #define	APBH_CTRL2_CH15_ERROR_IRQ			(1 << 15)
343*552a848eSStefano Babic #define	APBH_CTRL2_CH14_ERROR_IRQ			(1 << 14)
344*552a848eSStefano Babic #define	APBH_CTRL2_CH13_ERROR_IRQ			(1 << 13)
345*552a848eSStefano Babic #define	APBH_CTRL2_CH12_ERROR_IRQ			(1 << 12)
346*552a848eSStefano Babic #define	APBH_CTRL2_CH11_ERROR_IRQ			(1 << 11)
347*552a848eSStefano Babic #define	APBH_CTRL2_CH10_ERROR_IRQ			(1 << 10)
348*552a848eSStefano Babic #define	APBH_CTRL2_CH9_ERROR_IRQ			(1 << 9)
349*552a848eSStefano Babic #define	APBH_CTRL2_CH8_ERROR_IRQ			(1 << 8)
350*552a848eSStefano Babic #define	APBH_CTRL2_CH7_ERROR_IRQ			(1 << 7)
351*552a848eSStefano Babic #define	APBH_CTRL2_CH6_ERROR_IRQ			(1 << 6)
352*552a848eSStefano Babic #define	APBH_CTRL2_CH5_ERROR_IRQ			(1 << 5)
353*552a848eSStefano Babic #define	APBH_CTRL2_CH4_ERROR_IRQ			(1 << 4)
354*552a848eSStefano Babic #define	APBH_CTRL2_CH3_ERROR_IRQ			(1 << 3)
355*552a848eSStefano Babic #define	APBH_CTRL2_CH2_ERROR_IRQ			(1 << 2)
356*552a848eSStefano Babic #define	APBH_CTRL2_CH1_ERROR_IRQ			(1 << 1)
357*552a848eSStefano Babic #define	APBH_CTRL2_CH0_ERROR_IRQ			(1 << 0)
358*552a848eSStefano Babic 
359*552a848eSStefano Babic #if defined(CONFIG_MX28)
360*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_MASK		(0xffff << 16)
361*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_OFFSET		16
362*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_SSP0		(0x0001 << 16)
363*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_SSP1		(0x0002 << 16)
364*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_SSP2		(0x0004 << 16)
365*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_SSP3		(0x0008 << 16)
366*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_NAND0		(0x0010 << 16)
367*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_NAND1		(0x0020 << 16)
368*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_NAND2		(0x0040 << 16)
369*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_NAND3		(0x0080 << 16)
370*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_NAND4		(0x0100 << 16)
371*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_NAND5		(0x0200 << 16)
372*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_NAND6		(0x0400 << 16)
373*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_NAND7		(0x0800 << 16)
374*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_HSADC		(0x1000 << 16)
375*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_LCDIF		(0x2000 << 16)
376*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_FREEZE_CHANNEL_MASK		0xffff
377*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_FREEZE_CHANNEL_OFFSET		0
378*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_FREEZE_CHANNEL_SSP0		0x0001
379*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_FREEZE_CHANNEL_SSP1		0x0002
380*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_FREEZE_CHANNEL_SSP2		0x0004
381*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_FREEZE_CHANNEL_SSP3		0x0008
382*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_FREEZE_CHANNEL_NAND0		0x0010
383*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_FREEZE_CHANNEL_NAND1		0x0020
384*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_FREEZE_CHANNEL_NAND2		0x0040
385*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_FREEZE_CHANNEL_NAND3		0x0080
386*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_FREEZE_CHANNEL_NAND4		0x0100
387*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_FREEZE_CHANNEL_NAND5		0x0200
388*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_FREEZE_CHANNEL_NAND6		0x0400
389*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_FREEZE_CHANNEL_NAND7		0x0800
390*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_FREEZE_CHANNEL_HSADC		0x1000
391*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_FREEZE_CHANNEL_LCDIF		0x2000
392*552a848eSStefano Babic #endif
393*552a848eSStefano Babic 
394*552a848eSStefano Babic #if (defined(CONFIG_MX6) || defined(CONFIG_MX7))
395*552a848eSStefano Babic #define	APBH_CHANNEL_CTRL_RESET_CHANNEL_OFFSET		16
396*552a848eSStefano Babic #endif
397*552a848eSStefano Babic 
398*552a848eSStefano Babic #if defined(CONFIG_MX23)
399*552a848eSStefano Babic #define	APBH_DEVSEL_CH7_MASK				(0xf << 28)
400*552a848eSStefano Babic #define	APBH_DEVSEL_CH7_OFFSET				28
401*552a848eSStefano Babic #define	APBH_DEVSEL_CH6_MASK				(0xf << 24)
402*552a848eSStefano Babic #define	APBH_DEVSEL_CH6_OFFSET				24
403*552a848eSStefano Babic #define	APBH_DEVSEL_CH5_MASK				(0xf << 20)
404*552a848eSStefano Babic #define	APBH_DEVSEL_CH5_OFFSET				20
405*552a848eSStefano Babic #define	APBH_DEVSEL_CH4_MASK				(0xf << 16)
406*552a848eSStefano Babic #define	APBH_DEVSEL_CH4_OFFSET				16
407*552a848eSStefano Babic #define	APBH_DEVSEL_CH3_MASK				(0xf << 12)
408*552a848eSStefano Babic #define	APBH_DEVSEL_CH3_OFFSET				12
409*552a848eSStefano Babic #define	APBH_DEVSEL_CH2_MASK				(0xf << 8)
410*552a848eSStefano Babic #define	APBH_DEVSEL_CH2_OFFSET				8
411*552a848eSStefano Babic #define	APBH_DEVSEL_CH1_MASK				(0xf << 4)
412*552a848eSStefano Babic #define	APBH_DEVSEL_CH1_OFFSET				4
413*552a848eSStefano Babic #define	APBH_DEVSEL_CH0_MASK				(0xf << 0)
414*552a848eSStefano Babic #define	APBH_DEVSEL_CH0_OFFSET				0
415*552a848eSStefano Babic #elif defined(CONFIG_MX28)
416*552a848eSStefano Babic #define	APBH_DEVSEL_CH15_MASK				(0x3 << 30)
417*552a848eSStefano Babic #define	APBH_DEVSEL_CH15_OFFSET				30
418*552a848eSStefano Babic #define	APBH_DEVSEL_CH14_MASK				(0x3 << 28)
419*552a848eSStefano Babic #define	APBH_DEVSEL_CH14_OFFSET				28
420*552a848eSStefano Babic #define	APBH_DEVSEL_CH13_MASK				(0x3 << 26)
421*552a848eSStefano Babic #define	APBH_DEVSEL_CH13_OFFSET				26
422*552a848eSStefano Babic #define	APBH_DEVSEL_CH12_MASK				(0x3 << 24)
423*552a848eSStefano Babic #define	APBH_DEVSEL_CH12_OFFSET				24
424*552a848eSStefano Babic #define	APBH_DEVSEL_CH11_MASK				(0x3 << 22)
425*552a848eSStefano Babic #define	APBH_DEVSEL_CH11_OFFSET				22
426*552a848eSStefano Babic #define	APBH_DEVSEL_CH10_MASK				(0x3 << 20)
427*552a848eSStefano Babic #define	APBH_DEVSEL_CH10_OFFSET				20
428*552a848eSStefano Babic #define	APBH_DEVSEL_CH9_MASK				(0x3 << 18)
429*552a848eSStefano Babic #define	APBH_DEVSEL_CH9_OFFSET				18
430*552a848eSStefano Babic #define	APBH_DEVSEL_CH8_MASK				(0x3 << 16)
431*552a848eSStefano Babic #define	APBH_DEVSEL_CH8_OFFSET				16
432*552a848eSStefano Babic #define	APBH_DEVSEL_CH7_MASK				(0x3 << 14)
433*552a848eSStefano Babic #define	APBH_DEVSEL_CH7_OFFSET				14
434*552a848eSStefano Babic #define	APBH_DEVSEL_CH6_MASK				(0x3 << 12)
435*552a848eSStefano Babic #define	APBH_DEVSEL_CH6_OFFSET				12
436*552a848eSStefano Babic #define	APBH_DEVSEL_CH5_MASK				(0x3 << 10)
437*552a848eSStefano Babic #define	APBH_DEVSEL_CH5_OFFSET				10
438*552a848eSStefano Babic #define	APBH_DEVSEL_CH4_MASK				(0x3 << 8)
439*552a848eSStefano Babic #define	APBH_DEVSEL_CH4_OFFSET				8
440*552a848eSStefano Babic #define	APBH_DEVSEL_CH3_MASK				(0x3 << 6)
441*552a848eSStefano Babic #define	APBH_DEVSEL_CH3_OFFSET				6
442*552a848eSStefano Babic #define	APBH_DEVSEL_CH2_MASK				(0x3 << 4)
443*552a848eSStefano Babic #define	APBH_DEVSEL_CH2_OFFSET				4
444*552a848eSStefano Babic #define	APBH_DEVSEL_CH1_MASK				(0x3 << 2)
445*552a848eSStefano Babic #define	APBH_DEVSEL_CH1_OFFSET				2
446*552a848eSStefano Babic #define	APBH_DEVSEL_CH0_MASK				(0x3 << 0)
447*552a848eSStefano Babic #define	APBH_DEVSEL_CH0_OFFSET				0
448*552a848eSStefano Babic #endif
449*552a848eSStefano Babic 
450*552a848eSStefano Babic #if defined(CONFIG_MX28)
451*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH15_MASK			(0x3 << 30)
452*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH15_OFFSET			30
453*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH14_MASK			(0x3 << 28)
454*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH14_OFFSET			28
455*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH13_MASK			(0x3 << 26)
456*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH13_OFFSET			26
457*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH12_MASK			(0x3 << 24)
458*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH12_OFFSET			24
459*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH11_MASK			(0x3 << 22)
460*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH11_OFFSET			22
461*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH10_MASK			(0x3 << 20)
462*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH10_OFFSET			20
463*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH9_MASK			(0x3 << 18)
464*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH9_OFFSET			18
465*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH8_MASK			(0x3 << 16)
466*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH8_OFFSET			16
467*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH8_BURST0			(0x0 << 16)
468*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH8_BURST4			(0x1 << 16)
469*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH8_BURST8			(0x2 << 16)
470*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH7_MASK			(0x3 << 14)
471*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH7_OFFSET			14
472*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH6_MASK			(0x3 << 12)
473*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH6_OFFSET			12
474*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH5_MASK			(0x3 << 10)
475*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH5_OFFSET			10
476*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH4_MASK			(0x3 << 8)
477*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH4_OFFSET			8
478*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH3_MASK			(0x3 << 6)
479*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH3_OFFSET			6
480*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH3_BURST0			(0x0 << 6)
481*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH3_BURST4			(0x1 << 6)
482*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH3_BURST8			(0x2 << 6)
483*552a848eSStefano Babic 
484*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH2_MASK			(0x3 << 4)
485*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH2_OFFSET			4
486*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH2_BURST0			(0x0 << 4)
487*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH2_BURST4			(0x1 << 4)
488*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH2_BURST8			(0x2 << 4)
489*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH1_MASK			(0x3 << 2)
490*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH1_OFFSET			2
491*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH1_BURST0			(0x0 << 2)
492*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH1_BURST4			(0x1 << 2)
493*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH1_BURST8			(0x2 << 2)
494*552a848eSStefano Babic 
495*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH0_MASK			0x3
496*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH0_OFFSET			0
497*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH0_BURST0			0x0
498*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH0_BURST4			0x1
499*552a848eSStefano Babic #define	APBH_DMA_BURST_SIZE_CH0_BURST8			0x2
500*552a848eSStefano Babic 
501*552a848eSStefano Babic #define	APBH_DEBUG_GPMI_ONE_FIFO			(1 << 0)
502*552a848eSStefano Babic #endif
503*552a848eSStefano Babic 
504*552a848eSStefano Babic #define	APBH_CHn_CURCMDAR_CMD_ADDR_MASK			0xffffffff
505*552a848eSStefano Babic #define	APBH_CHn_CURCMDAR_CMD_ADDR_OFFSET		0
506*552a848eSStefano Babic 
507*552a848eSStefano Babic #define	APBH_CHn_NXTCMDAR_CMD_ADDR_MASK			0xffffffff
508*552a848eSStefano Babic #define	APBH_CHn_NXTCMDAR_CMD_ADDR_OFFSET		0
509*552a848eSStefano Babic 
510*552a848eSStefano Babic #define	APBH_CHn_CMD_XFER_COUNT_MASK			(0xffff << 16)
511*552a848eSStefano Babic #define	APBH_CHn_CMD_XFER_COUNT_OFFSET			16
512*552a848eSStefano Babic #define	APBH_CHn_CMD_CMDWORDS_MASK			(0xf << 12)
513*552a848eSStefano Babic #define	APBH_CHn_CMD_CMDWORDS_OFFSET			12
514*552a848eSStefano Babic #define	APBH_CHn_CMD_HALTONTERMINATE			(1 << 8)
515*552a848eSStefano Babic #define	APBH_CHn_CMD_WAIT4ENDCMD			(1 << 7)
516*552a848eSStefano Babic #define	APBH_CHn_CMD_SEMAPHORE				(1 << 6)
517*552a848eSStefano Babic #define	APBH_CHn_CMD_NANDWAIT4READY			(1 << 5)
518*552a848eSStefano Babic #define	APBH_CHn_CMD_NANDLOCK				(1 << 4)
519*552a848eSStefano Babic #define	APBH_CHn_CMD_IRQONCMPLT				(1 << 3)
520*552a848eSStefano Babic #define	APBH_CHn_CMD_CHAIN				(1 << 2)
521*552a848eSStefano Babic #define	APBH_CHn_CMD_COMMAND_MASK			0x3
522*552a848eSStefano Babic #define	APBH_CHn_CMD_COMMAND_OFFSET			0
523*552a848eSStefano Babic #define	APBH_CHn_CMD_COMMAND_NO_DMA_XFER		0x0
524*552a848eSStefano Babic #define	APBH_CHn_CMD_COMMAND_DMA_WRITE			0x1
525*552a848eSStefano Babic #define	APBH_CHn_CMD_COMMAND_DMA_READ			0x2
526*552a848eSStefano Babic #define	APBH_CHn_CMD_COMMAND_DMA_SENSE			0x3
527*552a848eSStefano Babic 
528*552a848eSStefano Babic #define	APBH_CHn_BAR_ADDRESS_MASK			0xffffffff
529*552a848eSStefano Babic #define	APBH_CHn_BAR_ADDRESS_OFFSET			0
530*552a848eSStefano Babic 
531*552a848eSStefano Babic #define	APBH_CHn_SEMA_RSVD2_MASK			(0xff << 24)
532*552a848eSStefano Babic #define	APBH_CHn_SEMA_RSVD2_OFFSET			24
533*552a848eSStefano Babic #define	APBH_CHn_SEMA_PHORE_MASK			(0xff << 16)
534*552a848eSStefano Babic #define	APBH_CHn_SEMA_PHORE_OFFSET			16
535*552a848eSStefano Babic #define	APBH_CHn_SEMA_RSVD1_MASK			(0xff << 8)
536*552a848eSStefano Babic #define	APBH_CHn_SEMA_RSVD1_OFFSET			8
537*552a848eSStefano Babic #define	APBH_CHn_SEMA_INCREMENT_SEMA_MASK		(0xff << 0)
538*552a848eSStefano Babic #define	APBH_CHn_SEMA_INCREMENT_SEMA_OFFSET		0
539*552a848eSStefano Babic 
540*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_REQ				(1 << 31)
541*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_BURST				(1 << 30)
542*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_KICK				(1 << 29)
543*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_END				(1 << 28)
544*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_SENSE				(1 << 27)
545*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_READY				(1 << 26)
546*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_LOCK				(1 << 25)
547*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_NEXTCMDADDRVALID		(1 << 24)
548*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_RD_FIFO_EMPTY			(1 << 23)
549*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_RD_FIFO_FULL			(1 << 22)
550*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_WR_FIFO_EMPTY			(1 << 21)
551*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_WR_FIFO_FULL			(1 << 20)
552*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_RSVD1_MASK			(0x7fff << 5)
553*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_RSVD1_OFFSET			5
554*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_MASK		0x1f
555*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_OFFSET		0
556*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_IDLE		0x00
557*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_REQ_CMD1		0x01
558*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_REQ_CMD3		0x02
559*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_REQ_CMD2		0x03
560*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_XFER_DECODE	0x04
561*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_REQ_WAIT		0x05
562*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_REQ_CMD4		0x06
563*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_PIO_REQ		0x07
564*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_READ_FLUSH		0x08
565*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_READ_WAIT		0x09
566*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_WRITE		0x0c
567*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_READ_REQ		0x0d
568*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_CHECK_CHAIN	0x0e
569*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_XFER_COMPLETE	0x0f
570*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_TERMINATE		0x14
571*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_WAIT_END		0x15
572*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_WRITE_WAIT		0x1c
573*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_HALT_AFTER_TERM	0x1d
574*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_CHECK_WAIT		0x1e
575*552a848eSStefano Babic #define	APBH_CHn_DEBUG1_STATEMACHINE_WAIT_READY		0x1f
576*552a848eSStefano Babic 
577*552a848eSStefano Babic #define	APBH_CHn_DEBUG2_APB_BYTES_MASK			(0xffff << 16)
578*552a848eSStefano Babic #define	APBH_CHn_DEBUG2_APB_BYTES_OFFSET		16
579*552a848eSStefano Babic #define	APBH_CHn_DEBUG2_AHB_BYTES_MASK			0xffff
580*552a848eSStefano Babic #define	APBH_CHn_DEBUG2_AHB_BYTES_OFFSET		0
581*552a848eSStefano Babic 
582*552a848eSStefano Babic #define	APBH_VERSION_MAJOR_MASK				(0xff << 24)
583*552a848eSStefano Babic #define	APBH_VERSION_MAJOR_OFFSET			24
584*552a848eSStefano Babic #define	APBH_VERSION_MINOR_MASK				(0xff << 16)
585*552a848eSStefano Babic #define	APBH_VERSION_MINOR_OFFSET			16
586*552a848eSStefano Babic #define	APBH_VERSION_STEP_MASK				0xffff
587*552a848eSStefano Babic #define	APBH_VERSION_STEP_OFFSET			0
588*552a848eSStefano Babic 
589*552a848eSStefano Babic #endif	/* __REGS_APBH_H__ */
590