184c7204bSMichal Simek /* 284c7204bSMichal Simek * (C) Copyright 2014 - 2015 Xilinx, Inc. 384c7204bSMichal Simek * Michal Simek <michal.simek@xilinx.com> 484c7204bSMichal Simek * 584c7204bSMichal Simek * SPDX-License-Identifier: GPL-2.0+ 684c7204bSMichal Simek */ 784c7204bSMichal Simek 884c7204bSMichal Simek #ifndef _ASM_ARCH_HARDWARE_H 984c7204bSMichal Simek #define _ASM_ARCH_HARDWARE_H 1084c7204bSMichal Simek 11cb7ea820SMichal Simek #define ZYNQ_GEM_BASEADDR0 0xFF0B0000 12cb7ea820SMichal Simek #define ZYNQ_GEM_BASEADDR1 0xFF0C0000 13cb7ea820SMichal Simek #define ZYNQ_GEM_BASEADDR2 0xFF0D0000 14cb7ea820SMichal Simek #define ZYNQ_GEM_BASEADDR3 0xFF0E0000 15cb7ea820SMichal Simek 162594e03cSSiva Durga Prasad Paladugu #define ZYNQ_I2C_BASEADDR0 0xFF020000 172594e03cSSiva Durga Prasad Paladugu #define ZYNQ_I2C_BASEADDR1 0xFF030000 182594e03cSSiva Durga Prasad Paladugu 1978cb965aSSiva Durga Prasad Paladugu #define ARASAN_NAND_BASEADDR 0xFF100000 2078cb965aSSiva Durga Prasad Paladugu 2116fa00a7SSiva Durga Prasad Paladugu #define ZYNQMP_USB0_XHCI_BASEADDR 0xFE200000 2216fa00a7SSiva Durga Prasad Paladugu #define ZYNQMP_USB1_XHCI_BASEADDR 0xFE300000 2316fa00a7SSiva Durga Prasad Paladugu 2484c7204bSMichal Simek #define ZYNQMP_CRL_APB_BASEADDR 0xFF5E0000 2584c7204bSMichal Simek #define ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT 0x1000000 2648255f52SMichal Simek #define ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_EN_SHIFT 0 2748255f52SMichal Simek #define ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_VAL_SHIFT 8 2848255f52SMichal Simek 2948255f52SMichal Simek #define PS_MODE0 BIT(0) 3048255f52SMichal Simek #define PS_MODE1 BIT(1) 3148255f52SMichal Simek #define PS_MODE2 BIT(2) 3248255f52SMichal Simek #define PS_MODE3 BIT(3) 3384c7204bSMichal Simek 3484c7204bSMichal Simek struct crlapb_regs { 355cb24200SMichal Simek u32 reserved0[36]; 365cb24200SMichal Simek u32 cpu_r5_ctrl; /* 0x90 */ 375cb24200SMichal Simek u32 reserved1[37]; 3884c7204bSMichal Simek u32 timestamp_ref_ctrl; /* 0x128 */ 395cb24200SMichal Simek u32 reserved2[53]; 4084c7204bSMichal Simek u32 boot_mode; /* 0x200 */ 415cb24200SMichal Simek u32 reserved3[14]; 425cb24200SMichal Simek u32 rst_lpd_top; /* 0x23C */ 4348255f52SMichal Simek u32 reserved4[4]; 4448255f52SMichal Simek u32 boot_pin_ctrl; /* 0x250 */ 4548255f52SMichal Simek u32 reserved5[21]; 4684c7204bSMichal Simek }; 4784c7204bSMichal Simek 4884c7204bSMichal Simek #define crlapb_base ((struct crlapb_regs *)ZYNQMP_CRL_APB_BASEADDR) 4984c7204bSMichal Simek 500785dfd8SMichal Simek #define ZYNQMP_IOU_SCNTR_SECURE 0xFF260000 5184c7204bSMichal Simek #define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN 0x1 5284c7204bSMichal Simek #define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG 0x2 5384c7204bSMichal Simek 540785dfd8SMichal Simek struct iou_scntr_secure { 550785dfd8SMichal Simek u32 counter_control_register; 560785dfd8SMichal Simek u32 reserved0[7]; 570785dfd8SMichal Simek u32 base_frequency_id_register; 580785dfd8SMichal Simek }; 590785dfd8SMichal Simek 600785dfd8SMichal Simek #define iou_scntr_secure ((struct iou_scntr_secure *)ZYNQMP_IOU_SCNTR_SECURE) 610785dfd8SMichal Simek 6284c7204bSMichal Simek /* Bootmode setting values */ 6384c7204bSMichal Simek #define BOOT_MODES_MASK 0x0000000F 640a5bcc8cSSiva Durga Prasad Paladugu #define QSPI_MODE_24BIT 0x00000001 650a5bcc8cSSiva Durga Prasad Paladugu #define QSPI_MODE_32BIT 0x00000002 66af813acdSMichal Simek #define SD_MODE 0x00000003 /* sd 0 */ 67af813acdSMichal Simek #define SD_MODE1 0x00000005 /* sd 1 */ 680a5bcc8cSSiva Durga Prasad Paladugu #define NAND_MODE 0x00000004 6939c56f55SMichal Simek #define EMMC_MODE 0x00000006 703373a522SMichal Simek #define USB_MODE 0x00000007 71e1992276SSiva Durga Prasad Paladugu #define SD1_LSHFT_MODE 0x0000000E /* SD1 Level shifter */ 7284c7204bSMichal Simek #define JTAG_MODE 0x00000000 737f491d7bSMichal Simek #define BOOT_MODE_USE_ALT 0x100 747f491d7bSMichal Simek #define BOOT_MODE_ALT_SHIFT 12 752661081cSMichal Simek /* SW secondary boot modes 0xa - 0xd */ 762661081cSMichal Simek #define SW_USBHOST_MODE 0x0000000A 772661081cSMichal Simek #define SW_SATA_MODE 0x0000000B 7884c7204bSMichal Simek 79225bf9aaSMichal Simek #define ZYNQMP_IOU_SLCR_BASEADDR 0xFF180000 80225bf9aaSMichal Simek 81225bf9aaSMichal Simek struct iou_slcr_regs { 82225bf9aaSMichal Simek u32 mio_pin[78]; 83225bf9aaSMichal Simek u32 reserved[442]; 84225bf9aaSMichal Simek }; 85225bf9aaSMichal Simek 86225bf9aaSMichal Simek #define slcr_base ((struct iou_slcr_regs *)ZYNQMP_IOU_SLCR_BASEADDR) 87225bf9aaSMichal Simek 885cb24200SMichal Simek #define ZYNQMP_RPU_BASEADDR 0xFF9A0000 895cb24200SMichal Simek 905cb24200SMichal Simek struct rpu_regs { 915cb24200SMichal Simek u32 rpu_glbl_ctrl; 925cb24200SMichal Simek u32 reserved0[63]; 935cb24200SMichal Simek u32 rpu0_cfg; /* 0x100 */ 945cb24200SMichal Simek u32 reserved1[63]; 955cb24200SMichal Simek u32 rpu1_cfg; /* 0x200 */ 965cb24200SMichal Simek }; 975cb24200SMichal Simek 985cb24200SMichal Simek #define rpu_base ((struct rpu_regs *)ZYNQMP_RPU_BASEADDR) 995cb24200SMichal Simek 1005cb24200SMichal Simek #define ZYNQMP_CRF_APB_BASEADDR 0xFD1A0000 1015cb24200SMichal Simek 1025cb24200SMichal Simek struct crfapb_regs { 1035cb24200SMichal Simek u32 reserved0[65]; 1045cb24200SMichal Simek u32 rst_fpd_apu; /* 0x104 */ 1055cb24200SMichal Simek u32 reserved1; 1065cb24200SMichal Simek }; 1075cb24200SMichal Simek 1085cb24200SMichal Simek #define crfapb_base ((struct crfapb_regs *)ZYNQMP_CRF_APB_BASEADDR) 1095cb24200SMichal Simek 1105cb24200SMichal Simek #define ZYNQMP_APU_BASEADDR 0xFD5C0000 1115cb24200SMichal Simek 1125cb24200SMichal Simek struct apu_regs { 1135cb24200SMichal Simek u32 reserved0[16]; 1145cb24200SMichal Simek u32 rvbar_addr0_l; /* 0x40 */ 1155cb24200SMichal Simek u32 rvbar_addr0_h; /* 0x44 */ 1165cb24200SMichal Simek u32 reserved1[20]; 1175cb24200SMichal Simek }; 1185cb24200SMichal Simek 1195cb24200SMichal Simek #define apu_base ((struct apu_regs *)ZYNQMP_APU_BASEADDR) 1205cb24200SMichal Simek 12184c7204bSMichal Simek /* Board version value */ 1220785dfd8SMichal Simek #define ZYNQMP_CSU_BASEADDR 0xFFCA0000 12384c7204bSMichal Simek #define ZYNQMP_CSU_VERSION_SILICON 0x0 12484c7204bSMichal Simek #define ZYNQMP_CSU_VERSION_EP108 0x1 12516247d28SMichal Simek #define ZYNQMP_CSU_VERSION_VELOCE 0x2 12684c7204bSMichal Simek #define ZYNQMP_CSU_VERSION_QEMU 0x3 12784c7204bSMichal Simek 1280785dfd8SMichal Simek #define ZYNQMP_SILICON_VER_MASK 0xF000 1290785dfd8SMichal Simek #define ZYNQMP_SILICON_VER_SHIFT 12 1300785dfd8SMichal Simek 1310785dfd8SMichal Simek struct csu_regs { 1320785dfd8SMichal Simek u32 reserved0[17]; 1330785dfd8SMichal Simek u32 version; 1340785dfd8SMichal Simek }; 1350785dfd8SMichal Simek 1360785dfd8SMichal Simek #define csu_base ((struct csu_regs *)ZYNQMP_CSU_BASEADDR) 1370785dfd8SMichal Simek 138509d4b95SMichal Simek #define ZYNQMP_PMU_BASEADDR 0xFFD80000 139509d4b95SMichal Simek 140509d4b95SMichal Simek struct pmu_regs { 141509d4b95SMichal Simek u32 reserved[18]; 142509d4b95SMichal Simek u32 gen_storage6; /* 0x48 */ 143509d4b95SMichal Simek }; 144509d4b95SMichal Simek 145509d4b95SMichal Simek #define pmu_base ((struct pmu_regs *)ZYNQMP_PMU_BASEADDR) 146509d4b95SMichal Simek 147*74ba69dbSSiva Durga Prasad Paladugu #define ZYNQMP_CSU_IDCODE_ADDR 0xFFCA0040 148*74ba69dbSSiva Durga Prasad Paladugu #define ZYNQMP_CSU_VER_ADDR 0xFFCA0044 149*74ba69dbSSiva Durga Prasad Paladugu 15084c7204bSMichal Simek #endif /* _ASM_ARCH_HARDWARE_H */ 151