1150c2493STom Warren /* 2150c2493STom Warren * (C) Copyright 2010,2011 3150c2493STom Warren * NVIDIA Corporation <www.nvidia.com> 4150c2493STom Warren * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6150c2493STom Warren */ 7150c2493STom Warren 8150c2493STom Warren #ifndef _TEGRA20_H_ 9150c2493STom Warren #define _TEGRA20_H_ 10150c2493STom Warren 11150c2493STom Warren #define NV_PA_SDRAM_BASE 0x00000000 12*8c33ba7bSMarcel Ziswiler #define NV_PA_MC_BASE 0x7000F000 13150c2493STom Warren 14150c2493STom Warren #include <asm/arch-tegra/tegra.h> 15150c2493STom Warren 16150c2493STom Warren #define TEGRA_USB1_BASE 0xC5000000 17150c2493STom Warren 18150c2493STom Warren #define BCT_ODMDATA_OFFSET 4068 /* 12 bytes from end of BCT */ 19150c2493STom Warren 20f29f086aSTom Warren #define MAX_NUM_CPU 2 21f29f086aSTom Warren 22150c2493STom Warren #endif /* TEGRA20_H */ 23