1150c2493STom Warren /* 2150c2493STom Warren * Copyright (c) 2011 The Chromium OS Authors. 3150c2493STom Warren * Copyright (c) 2010-2012 NVIDIA Corporation <www.nvidia.com> 4150c2493STom Warren * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6150c2493STom Warren */ 7150c2493STom Warren 8150c2493STom Warren /* Tegra20 clock PLL tables */ 9150c2493STom Warren 10150c2493STom Warren #ifndef _CLOCK_TABLES_H_ 11150c2493STom Warren #define _CLOCK_TABLES_H_ 12150c2493STom Warren 13150c2493STom Warren /* The PLLs supported by the hardware */ 14150c2493STom Warren enum clock_id { 15150c2493STom Warren CLOCK_ID_FIRST, 16150c2493STom Warren CLOCK_ID_CGENERAL = CLOCK_ID_FIRST, 17150c2493STom Warren CLOCK_ID_MEMORY, 18150c2493STom Warren CLOCK_ID_PERIPH, 19150c2493STom Warren CLOCK_ID_AUDIO, 20150c2493STom Warren CLOCK_ID_USB, 21150c2493STom Warren CLOCK_ID_DISPLAY, 22150c2493STom Warren 23150c2493STom Warren /* now the simple ones */ 24150c2493STom Warren CLOCK_ID_FIRST_SIMPLE, 25150c2493STom Warren CLOCK_ID_XCPU = CLOCK_ID_FIRST_SIMPLE, 26150c2493STom Warren CLOCK_ID_EPCI, 27150c2493STom Warren CLOCK_ID_SFROM32KHZ, 28150c2493STom Warren 29150c2493STom Warren /* These are the base clocks (inputs to the Tegra SOC) */ 30150c2493STom Warren CLOCK_ID_32KHZ, 31150c2493STom Warren CLOCK_ID_OSC, 32*c043c025SThierry Reding CLOCK_ID_CLK_M, 33150c2493STom Warren 34150c2493STom Warren CLOCK_ID_COUNT, /* number of clocks */ 35150c2493STom Warren CLOCK_ID_NONE = -1, 36150c2493STom Warren }; 37150c2493STom Warren 38150c2493STom Warren /* The clocks supported by the hardware */ 39150c2493STom Warren enum periph_id { 40150c2493STom Warren PERIPH_ID_FIRST, 41150c2493STom Warren 42150c2493STom Warren /* Low word: 31:0 */ 43150c2493STom Warren PERIPH_ID_CPU = PERIPH_ID_FIRST, 44150c2493STom Warren PERIPH_ID_RESERVED1, 45150c2493STom Warren PERIPH_ID_RESERVED2, 46150c2493STom Warren PERIPH_ID_AC97, 47150c2493STom Warren PERIPH_ID_RTC, 48150c2493STom Warren PERIPH_ID_TMR, 49150c2493STom Warren PERIPH_ID_UART1, 50150c2493STom Warren PERIPH_ID_UART2, 51150c2493STom Warren 52150c2493STom Warren /* 8 */ 53150c2493STom Warren PERIPH_ID_GPIO, 54150c2493STom Warren PERIPH_ID_SDMMC2, 55150c2493STom Warren PERIPH_ID_SPDIF, 56150c2493STom Warren PERIPH_ID_I2S1, 57150c2493STom Warren PERIPH_ID_I2C1, 58150c2493STom Warren PERIPH_ID_NDFLASH, 59150c2493STom Warren PERIPH_ID_SDMMC1, 60150c2493STom Warren PERIPH_ID_SDMMC4, 61150c2493STom Warren 62150c2493STom Warren /* 16 */ 63150c2493STom Warren PERIPH_ID_TWC, 64150c2493STom Warren PERIPH_ID_PWM, 65150c2493STom Warren PERIPH_ID_I2S2, 66150c2493STom Warren PERIPH_ID_EPP, 67150c2493STom Warren PERIPH_ID_VI, 68150c2493STom Warren PERIPH_ID_2D, 69150c2493STom Warren PERIPH_ID_USBD, 70150c2493STom Warren PERIPH_ID_ISP, 71150c2493STom Warren 72150c2493STom Warren /* 24 */ 73150c2493STom Warren PERIPH_ID_3D, 74150c2493STom Warren PERIPH_ID_IDE, 75150c2493STom Warren PERIPH_ID_DISP2, 76150c2493STom Warren PERIPH_ID_DISP1, 77150c2493STom Warren PERIPH_ID_HOST1X, 78150c2493STom Warren PERIPH_ID_VCP, 79150c2493STom Warren PERIPH_ID_RESERVED30, 80150c2493STom Warren PERIPH_ID_CACHE2, 81150c2493STom Warren 82150c2493STom Warren /* Middle word: 63:32 */ 83150c2493STom Warren PERIPH_ID_MEM, 84150c2493STom Warren PERIPH_ID_AHBDMA, 85150c2493STom Warren PERIPH_ID_APBDMA, 86150c2493STom Warren PERIPH_ID_RESERVED35, 87150c2493STom Warren PERIPH_ID_KBC, 88150c2493STom Warren PERIPH_ID_STAT_MON, 89150c2493STom Warren PERIPH_ID_PMC, 90150c2493STom Warren PERIPH_ID_FUSE, 91150c2493STom Warren 92150c2493STom Warren /* 40 */ 93150c2493STom Warren PERIPH_ID_KFUSE, 94150c2493STom Warren PERIPH_ID_SBC1, 95150c2493STom Warren PERIPH_ID_SNOR, 96150c2493STom Warren PERIPH_ID_SPI1, 97150c2493STom Warren PERIPH_ID_SBC2, 98150c2493STom Warren PERIPH_ID_XIO, 99150c2493STom Warren PERIPH_ID_SBC3, 100150c2493STom Warren PERIPH_ID_DVC_I2C, 101150c2493STom Warren 102150c2493STom Warren /* 48 */ 103150c2493STom Warren PERIPH_ID_DSI, 104150c2493STom Warren PERIPH_ID_TVO, 105150c2493STom Warren PERIPH_ID_MIPI, 106150c2493STom Warren PERIPH_ID_HDMI, 107150c2493STom Warren PERIPH_ID_CSI, 108150c2493STom Warren PERIPH_ID_TVDAC, 109150c2493STom Warren PERIPH_ID_I2C2, 110150c2493STom Warren PERIPH_ID_UART3, 111150c2493STom Warren 112150c2493STom Warren /* 56 */ 113150c2493STom Warren PERIPH_ID_RESERVED56, 114150c2493STom Warren PERIPH_ID_EMC, 115150c2493STom Warren PERIPH_ID_USB2, 116150c2493STom Warren PERIPH_ID_USB3, 117150c2493STom Warren PERIPH_ID_MPE, 118150c2493STom Warren PERIPH_ID_VDE, 119150c2493STom Warren PERIPH_ID_BSEA, 120150c2493STom Warren PERIPH_ID_BSEV, 121150c2493STom Warren 122150c2493STom Warren /* Upper word 95:64 */ 123150c2493STom Warren PERIPH_ID_SPEEDO, 124150c2493STom Warren PERIPH_ID_UART4, 125150c2493STom Warren PERIPH_ID_UART5, 126150c2493STom Warren PERIPH_ID_I2C3, 127150c2493STom Warren PERIPH_ID_SBC4, 128150c2493STom Warren PERIPH_ID_SDMMC3, 129150c2493STom Warren PERIPH_ID_PCIE, 130150c2493STom Warren PERIPH_ID_OWR, 131150c2493STom Warren 132150c2493STom Warren /* 72 */ 133150c2493STom Warren PERIPH_ID_AFI, 134150c2493STom Warren PERIPH_ID_CORESIGHT, 13559cb3bf4SThierry Reding PERIPH_ID_PCIEXCLK, 136150c2493STom Warren PERIPH_ID_AVPUCQ, 137150c2493STom Warren PERIPH_ID_RESERVED76, 138150c2493STom Warren PERIPH_ID_RESERVED77, 139150c2493STom Warren PERIPH_ID_RESERVED78, 140150c2493STom Warren PERIPH_ID_RESERVED79, 141150c2493STom Warren 142150c2493STom Warren /* 80 */ 143150c2493STom Warren PERIPH_ID_RESERVED80, 144150c2493STom Warren PERIPH_ID_RESERVED81, 145150c2493STom Warren PERIPH_ID_RESERVED82, 146150c2493STom Warren PERIPH_ID_RESERVED83, 147150c2493STom Warren PERIPH_ID_IRAMA, 148150c2493STom Warren PERIPH_ID_IRAMB, 149150c2493STom Warren PERIPH_ID_IRAMC, 150150c2493STom Warren PERIPH_ID_IRAMD, 151150c2493STom Warren 152150c2493STom Warren /* 88 */ 153150c2493STom Warren PERIPH_ID_CRAM2, 1543f44e44fSLucas Stach PERIPH_ID_SYNC_CLK_DOUBLER, 1553f44e44fSLucas Stach PERIPH_ID_CLK_M_DOUBLER, 1563f44e44fSLucas Stach PERIPH_ID_RESERVED91, 1573f44e44fSLucas Stach PERIPH_ID_SUS_OUT, 1583f44e44fSLucas Stach PERIPH_ID_DEV2_OUT, 1593f44e44fSLucas Stach PERIPH_ID_DEV1_OUT, 160150c2493STom Warren 161150c2493STom Warren PERIPH_ID_COUNT, 162150c2493STom Warren PERIPH_ID_NONE = -1, 163150c2493STom Warren }; 164150c2493STom Warren 16565530a84SLucas Stach enum pll_out_id { 16665530a84SLucas Stach PLL_OUT1, 16765530a84SLucas Stach PLL_OUT2, 16865530a84SLucas Stach PLL_OUT3, 16965530a84SLucas Stach PLL_OUT4 17065530a84SLucas Stach }; 17165530a84SLucas Stach 172150c2493STom Warren /* Converts a clock number to a clock register: 0=L, 1=H, 2=U */ 173150c2493STom Warren #define PERIPH_REG(id) ((id) >> 5) 174150c2493STom Warren 175150c2493STom Warren /* Mask value for a clock (within PERIPH_REG(id)) */ 176150c2493STom Warren #define PERIPH_MASK(id) (1 << ((id) & 0x1f)) 177150c2493STom Warren 178150c2493STom Warren /* return 1 if a PLL ID is in range, and not a simple PLL */ 179150c2493STom Warren #define clock_id_is_pll(id) ((id) >= CLOCK_ID_FIRST && \ 180150c2493STom Warren (id) < CLOCK_ID_FIRST_SIMPLE) 181150c2493STom Warren 182f29f086aSTom Warren /* return 1 if a peripheral ID is in range */ 183f29f086aSTom Warren #define clock_periph_id_isvalid(id) ((id) >= PERIPH_ID_FIRST && \ 184f29f086aSTom Warren (id) < PERIPH_ID_COUNT) 185f29f086aSTom Warren 186150c2493STom Warren #endif /* _CLOCK_TABLES_H_ */ 187