xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-tegra114/tegra.h (revision 5b8031ccb4ed6e84457d883198d77efc307085dc)
12fc65e28STom Warren /*
22fc65e28STom Warren  * Copyright (c) 2010-2013, NVIDIA CORPORATION.  All rights reserved.
32fc65e28STom Warren  *
4*5b8031ccSTom Rini  * SPDX-License-Identifier:	GPL-2.0
52fc65e28STom Warren  */
62fc65e28STom Warren 
72fc65e28STom Warren #ifndef _TEGRA114_H_
82fc65e28STom Warren #define _TEGRA114_H_
92fc65e28STom Warren 
102fc65e28STom Warren #define NV_PA_SDRAM_BASE	0x80000000	/* 0x80000000 for real T114 */
11b40f734aSTom Warren #define NV_PA_TSC_BASE		0x700F0000	/* System Counter TSC regs */
128c33ba7bSMarcel Ziswiler #define NV_PA_MC_BASE		0x70019000
132fc65e28STom Warren 
142fc65e28STom Warren #include <asm/arch-tegra/tegra.h>
152fc65e28STom Warren 
162fc65e28STom Warren #define BCT_ODMDATA_OFFSET	1752	/* offset to ODMDATA word */
172fc65e28STom Warren 
182fc65e28STom Warren #undef NVBOOTINFOTABLE_BCTSIZE
192fc65e28STom Warren #undef NVBOOTINFOTABLE_BCTPTR
202fc65e28STom Warren #define NVBOOTINFOTABLE_BCTSIZE        0x48    /* BCT size in BIT in IRAM */
212fc65e28STom Warren #define NVBOOTINFOTABLE_BCTPTR 0x4C    /* BCT pointer in BIT in IRAM */
222fc65e28STom Warren 
232fc65e28STom Warren #define MAX_NUM_CPU            4
242fc65e28STom Warren 
252fc65e28STom Warren #endif /* TEGRA114_H */
26