1150c2493STom Warren /* 2150c2493STom Warren * NVIDIA Tegra I2C controller 3150c2493STom Warren * 4150c2493STom Warren * Copyright 2010-2011 NVIDIA Corporation 5150c2493STom Warren * 6*5b8031ccSTom Rini * SPDX-License-Identifier: GPL-2.0 7150c2493STom Warren */ 8150c2493STom Warren 9150c2493STom Warren #ifndef _TEGRA_I2C_H_ 10150c2493STom Warren #define _TEGRA_I2C_H_ 11150c2493STom Warren 12150c2493STom Warren #include <asm/types.h> 13150c2493STom Warren 14150c2493STom Warren enum { 15150c2493STom Warren I2C_TIMEOUT_USEC = 10000, /* Wait time for completion */ 16150c2493STom Warren I2C_FIFO_DEPTH = 8, /* I2C fifo depth */ 17150c2493STom Warren }; 18150c2493STom Warren 19150c2493STom Warren enum i2c_transaction_flags { 20150c2493STom Warren I2C_IS_WRITE = 0x1, /* for I2C write operation */ 21150c2493STom Warren I2C_IS_10_BIT_ADDRESS = 0x2, /* for 10-bit I2C slave address */ 22150c2493STom Warren I2C_USE_REPEATED_START = 0x4, /* for repeat start */ 23150c2493STom Warren I2C_NO_ACK = 0x8, /* for slave that won't generate ACK */ 24150c2493STom Warren I2C_SOFTWARE_CONTROLLER = 0x10, /* for I2C transfer using GPIO */ 25150c2493STom Warren I2C_NO_STOP = 0x20, 26150c2493STom Warren }; 27150c2493STom Warren 28150c2493STom Warren /* Contians the I2C transaction details */ 29150c2493STom Warren struct i2c_trans_info { 30150c2493STom Warren /* flags to indicate the transaction details */ 31150c2493STom Warren enum i2c_transaction_flags flags; 32150c2493STom Warren u32 address; /* I2C slave device address */ 33150c2493STom Warren u32 num_bytes; /* number of bytes to be transferred */ 34150c2493STom Warren /* 35150c2493STom Warren * Send/receive buffer. For the I2C send operation this buffer should 36150c2493STom Warren * be filled with the data to be sent to the slave device. For the I2C 37150c2493STom Warren * receive operation this buffer is filled with the data received from 38150c2493STom Warren * the slave device. 39150c2493STom Warren */ 40150c2493STom Warren u8 *buf; 41150c2493STom Warren int is_10bit_address; 42150c2493STom Warren }; 43150c2493STom Warren 44150c2493STom Warren struct i2c_control { 45150c2493STom Warren u32 tx_fifo; 46150c2493STom Warren u32 rx_fifo; 47150c2493STom Warren u32 packet_status; 48150c2493STom Warren u32 fifo_control; 49150c2493STom Warren u32 fifo_status; 50150c2493STom Warren u32 int_mask; 51150c2493STom Warren u32 int_status; 52150c2493STom Warren }; 53150c2493STom Warren 54150c2493STom Warren struct dvc_ctlr { 55150c2493STom Warren u32 ctrl1; /* 00: DVC_CTRL_REG1 */ 56150c2493STom Warren u32 ctrl2; /* 04: DVC_CTRL_REG2 */ 57150c2493STom Warren u32 ctrl3; /* 08: DVC_CTRL_REG3 */ 58150c2493STom Warren u32 status; /* 0C: DVC_STATUS_REG */ 59150c2493STom Warren u32 ctrl; /* 10: DVC_I2C_CTRL_REG */ 60150c2493STom Warren u32 addr_data; /* 14: DVC_I2C_ADDR_DATA_REG */ 61150c2493STom Warren u32 reserved_0[2]; /* 18: */ 62150c2493STom Warren u32 req; /* 20: DVC_REQ_REGISTER */ 63150c2493STom Warren u32 addr_data3; /* 24: DVC_I2C_ADDR_DATA_REG_3 */ 64150c2493STom Warren u32 reserved_1[6]; /* 28: */ 65150c2493STom Warren u32 cnfg; /* 40: DVC_I2C_CNFG */ 66150c2493STom Warren u32 cmd_addr0; /* 44: DVC_I2C_CMD_ADDR0 */ 67150c2493STom Warren u32 cmd_addr1; /* 48: DVC_I2C_CMD_ADDR1 */ 68150c2493STom Warren u32 cmd_data1; /* 4C: DVC_I2C_CMD_DATA1 */ 69150c2493STom Warren u32 cmd_data2; /* 50: DVC_I2C_CMD_DATA2 */ 70150c2493STom Warren u32 reserved_2[2]; /* 54: */ 71150c2493STom Warren u32 i2c_status; /* 5C: DVC_I2C_STATUS */ 72150c2493STom Warren struct i2c_control control; /* 60 ~ 78 */ 73150c2493STom Warren }; 74150c2493STom Warren 75150c2493STom Warren struct i2c_ctlr { 76150c2493STom Warren u32 cnfg; /* 00: I2C_I2C_CNFG */ 77150c2493STom Warren u32 cmd_addr0; /* 04: I2C_I2C_CMD_ADDR0 */ 78150c2493STom Warren u32 cmd_addr1; /* 08: I2C_I2C_CMD_DATA1 */ 79150c2493STom Warren u32 cmd_data1; /* 0C: I2C_I2C_CMD_DATA2 */ 80150c2493STom Warren u32 cmd_data2; /* 10: DVC_I2C_CMD_DATA2 */ 81150c2493STom Warren u32 reserved_0[2]; /* 14: */ 82150c2493STom Warren u32 status; /* 1C: I2C_I2C_STATUS */ 83150c2493STom Warren u32 sl_cnfg; /* 20: I2C_I2C_SL_CNFG */ 84150c2493STom Warren u32 sl_rcvd; /* 24: I2C_I2C_SL_RCVD */ 85150c2493STom Warren u32 sl_status; /* 28: I2C_I2C_SL_STATUS */ 86150c2493STom Warren u32 sl_addr1; /* 2C: I2C_I2C_SL_ADDR1 */ 87150c2493STom Warren u32 sl_addr2; /* 30: I2C_I2C_SL_ADDR2 */ 88150c2493STom Warren u32 reserved_1[2]; /* 34: */ 89150c2493STom Warren u32 sl_delay_count; /* 3C: I2C_I2C_SL_DELAY_COUNT */ 90150c2493STom Warren u32 reserved_2[4]; /* 40: */ 91150c2493STom Warren struct i2c_control control; /* 50 ~ 68 */ 92e32624efSTom Warren u32 clk_div; /* 6C: I2C_I2C_CLOCK_DIVISOR */ 93150c2493STom Warren }; 94150c2493STom Warren 95150c2493STom Warren /* bit fields definitions for IO Packet Header 1 format */ 96150c2493STom Warren #define PKT_HDR1_PROTOCOL_SHIFT 4 97150c2493STom Warren #define PKT_HDR1_PROTOCOL_MASK (0xf << PKT_HDR1_PROTOCOL_SHIFT) 98150c2493STom Warren #define PKT_HDR1_CTLR_ID_SHIFT 12 99150c2493STom Warren #define PKT_HDR1_CTLR_ID_MASK (0xf << PKT_HDR1_CTLR_ID_SHIFT) 100150c2493STom Warren #define PKT_HDR1_PKT_ID_SHIFT 16 101150c2493STom Warren #define PKT_HDR1_PKT_ID_MASK (0xff << PKT_HDR1_PKT_ID_SHIFT) 102150c2493STom Warren #define PROTOCOL_TYPE_I2C 1 103150c2493STom Warren 104150c2493STom Warren /* bit fields definitions for IO Packet Header 2 format */ 105150c2493STom Warren #define PKT_HDR2_PAYLOAD_SIZE_SHIFT 0 106150c2493STom Warren #define PKT_HDR2_PAYLOAD_SIZE_MASK (0xfff << PKT_HDR2_PAYLOAD_SIZE_SHIFT) 107150c2493STom Warren 108150c2493STom Warren /* bit fields definitions for IO Packet Header 3 format */ 109150c2493STom Warren #define PKT_HDR3_READ_MODE_SHIFT 19 110150c2493STom Warren #define PKT_HDR3_READ_MODE_MASK (1 << PKT_HDR3_READ_MODE_SHIFT) 11168049a08SStephen Warren #define PKT_HDR3_REPEAT_START_SHIFT 16 11268049a08SStephen Warren #define PKT_HDR3_REPEAT_START_MASK (1 << PKT_HDR3_REPEAT_START_SHIFT) 113150c2493STom Warren #define PKT_HDR3_SLAVE_ADDR_SHIFT 0 114150c2493STom Warren #define PKT_HDR3_SLAVE_ADDR_MASK (0x3ff << PKT_HDR3_SLAVE_ADDR_SHIFT) 115150c2493STom Warren 116150c2493STom Warren #define DVC_CTRL_REG3_I2C_HW_SW_PROG_SHIFT 26 117150c2493STom Warren #define DVC_CTRL_REG3_I2C_HW_SW_PROG_MASK \ 118150c2493STom Warren (1 << DVC_CTRL_REG3_I2C_HW_SW_PROG_SHIFT) 119150c2493STom Warren 120150c2493STom Warren /* I2C_CNFG */ 121150c2493STom Warren #define I2C_CNFG_NEW_MASTER_FSM_SHIFT 11 122150c2493STom Warren #define I2C_CNFG_NEW_MASTER_FSM_MASK (1 << I2C_CNFG_NEW_MASTER_FSM_SHIFT) 123150c2493STom Warren #define I2C_CNFG_PACKET_MODE_SHIFT 10 124150c2493STom Warren #define I2C_CNFG_PACKET_MODE_MASK (1 << I2C_CNFG_PACKET_MODE_SHIFT) 125150c2493STom Warren 126150c2493STom Warren /* I2C_SL_CNFG */ 127150c2493STom Warren #define I2C_SL_CNFG_NEWSL_SHIFT 2 128150c2493STom Warren #define I2C_SL_CNFG_NEWSL_MASK (1 << I2C_SL_CNFG_NEWSL_SHIFT) 129150c2493STom Warren 130150c2493STom Warren /* I2C_FIFO_STATUS */ 131150c2493STom Warren #define TX_FIFO_FULL_CNT_SHIFT 0 132150c2493STom Warren #define TX_FIFO_FULL_CNT_MASK (0xf << TX_FIFO_FULL_CNT_SHIFT) 133150c2493STom Warren #define TX_FIFO_EMPTY_CNT_SHIFT 4 134150c2493STom Warren #define TX_FIFO_EMPTY_CNT_MASK (0xf << TX_FIFO_EMPTY_CNT_SHIFT) 135150c2493STom Warren 136150c2493STom Warren /* I2C_INTERRUPT_STATUS */ 137150c2493STom Warren #define I2C_INT_XFER_COMPLETE_SHIFT 7 138150c2493STom Warren #define I2C_INT_XFER_COMPLETE_MASK (1 << I2C_INT_XFER_COMPLETE_SHIFT) 139150c2493STom Warren #define I2C_INT_NO_ACK_SHIFT 3 140150c2493STom Warren #define I2C_INT_NO_ACK_MASK (1 << I2C_INT_NO_ACK_SHIFT) 141150c2493STom Warren #define I2C_INT_ARBITRATION_LOST_SHIFT 2 142150c2493STom Warren #define I2C_INT_ARBITRATION_LOST_MASK (1 << I2C_INT_ARBITRATION_LOST_SHIFT) 143150c2493STom Warren 144e32624efSTom Warren /* I2C_CLK_DIVISOR_REGISTER */ 145e32624efSTom Warren #define CLK_DIV_STD_FAST_MODE 0x19 146e32624efSTom Warren #define CLK_DIV_HS_MODE 1 147e32624efSTom Warren #define CLK_MULT_STD_FAST_MODE 8 148e32624efSTom Warren 149150c2493STom Warren /** 150150c2493STom Warren * Returns the bus number of the DVC controller 151150c2493STom Warren * 152150c2493STom Warren * @return number of bus, or -1 if there is no DVC active 153150c2493STom Warren */ 154b0e6ef46SSimon Glass int tegra_i2c_get_dvc_bus(struct udevice **busp); 155150c2493STom Warren 156150c2493STom Warren #endif /* _TEGRA_I2C_H_ */ 157