xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-tegra/tegra.h (revision 91673e2adf8686aa0bb0cb184a4e000b77851f0f)
1150c2493STom Warren /*
2150c2493STom Warren  * (C) Copyright 2010,2011
3150c2493STom Warren  * NVIDIA Corporation <www.nvidia.com>
4150c2493STom Warren  *
5150c2493STom Warren  * See file CREDITS for list of people who contributed to this
6150c2493STom Warren  * project.
7150c2493STom Warren  *
8150c2493STom Warren  * This program is free software; you can redistribute it and/or
9150c2493STom Warren  * modify it under the terms of the GNU General Public License as
10150c2493STom Warren  * published by the Free Software Foundation; either version 2 of
11150c2493STom Warren  * the License, or (at your option) any later version.
12150c2493STom Warren  *
13150c2493STom Warren  * This program is distributed in the hope that it will be useful,
14150c2493STom Warren  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15150c2493STom Warren  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16150c2493STom Warren  * GNU General Public License for more details.
17150c2493STom Warren  *
18150c2493STom Warren  * You should have received a copy of the GNU General Public License
19150c2493STom Warren  * along with this program; if not, write to the Free Software
20150c2493STom Warren  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21150c2493STom Warren  * MA 02111-1307 USA
22150c2493STom Warren  */
23150c2493STom Warren 
24150c2493STom Warren #ifndef _TEGRA_H_
25150c2493STom Warren #define _TEGRA_H_
26150c2493STom Warren 
27150c2493STom Warren #define NV_PA_ARM_PERIPHBASE	0x50040000
28150c2493STom Warren #define NV_PA_PG_UP_BASE	0x60000000
29150c2493STom Warren #define NV_PA_TMRUS_BASE	0x60005010
30150c2493STom Warren #define NV_PA_CLK_RST_BASE	0x60006000
31150c2493STom Warren #define NV_PA_FLOW_BASE		0x60007000
32150c2493STom Warren #define NV_PA_GPIO_BASE		0x6000D000
33150c2493STom Warren #define NV_PA_EVP_BASE		0x6000F000
34150c2493STom Warren #define NV_PA_APB_MISC_BASE	0x70000000
35150c2493STom Warren #define NV_PA_APB_MISC_GP_BASE	(NV_PA_APB_MISC_BASE + 0x0800)
36150c2493STom Warren #define NV_PA_APB_UARTA_BASE	(NV_PA_APB_MISC_BASE + 0x6000)
37150c2493STom Warren #define NV_PA_APB_UARTB_BASE	(NV_PA_APB_MISC_BASE + 0x6040)
38150c2493STom Warren #define NV_PA_APB_UARTC_BASE	(NV_PA_APB_MISC_BASE + 0x6200)
39150c2493STom Warren #define NV_PA_APB_UARTD_BASE	(NV_PA_APB_MISC_BASE + 0x6300)
40150c2493STom Warren #define NV_PA_APB_UARTE_BASE	(NV_PA_APB_MISC_BASE + 0x6400)
41150c2493STom Warren #define NV_PA_NAND_BASE		(NV_PA_APB_MISC_BASE + 0x8000)
42150c2493STom Warren #define NV_PA_SPI_BASE		(NV_PA_APB_MISC_BASE + 0xC380)
43*91673e2aSAllen Martin #define NV_PA_SLINK1_BASE	(NV_PA_APB_MISC_BASE + 0xD400)
44*91673e2aSAllen Martin #define NV_PA_SLINK2_BASE	(NV_PA_APB_MISC_BASE + 0xD600)
45*91673e2aSAllen Martin #define NV_PA_SLINK3_BASE	(NV_PA_APB_MISC_BASE + 0xD800)
46*91673e2aSAllen Martin #define NV_PA_SLINK4_BASE	(NV_PA_APB_MISC_BASE + 0xDA00)
47*91673e2aSAllen Martin #define NV_PA_SLINK5_BASE	(NV_PA_APB_MISC_BASE + 0xDC00)
48*91673e2aSAllen Martin #define NV_PA_SLINK6_BASE	(NV_PA_APB_MISC_BASE + 0xDE00)
49150c2493STom Warren #define TEGRA_DVC_BASE		(NV_PA_APB_MISC_BASE + 0xD000)
50150c2493STom Warren #define NV_PA_PMC_BASE		(NV_PA_APB_MISC_BASE + 0xE400)
51150c2493STom Warren #define NV_PA_EMC_BASE		(NV_PA_APB_MISC_BASE + 0xF400)
52150c2493STom Warren #define NV_PA_FUSE_BASE		(NV_PA_APB_MISC_BASE + 0xF800)
53150c2493STom Warren #define NV_PA_CSITE_BASE	0x70040000
54150c2493STom Warren #define TEGRA_USB_ADDR_MASK	0xFFFFC000
55150c2493STom Warren 
56150c2493STom Warren #define NV_PA_SDRC_CS0		NV_PA_SDRAM_BASE
57150c2493STom Warren #define LOW_LEVEL_SRAM_STACK	0x4000FFFC
58150c2493STom Warren #define EARLY_AVP_STACK		(NV_PA_SDRAM_BASE + 0x20000)
59150c2493STom Warren #define EARLY_CPU_STACK		(EARLY_AVP_STACK - 4096)
60150c2493STom Warren #define PG_UP_TAG_AVP		0xAAAAAAAA
61150c2493STom Warren 
62150c2493STom Warren #ifndef __ASSEMBLY__
63150c2493STom Warren struct timerus {
64150c2493STom Warren 	unsigned int cntr_1us;
65150c2493STom Warren };
66150c2493STom Warren 
67150c2493STom Warren /* Address at which WB code runs, it must not overlap Bootrom's IRAM usage */
68150c2493STom Warren #define NV_WB_RUN_ADDRESS	0x40020000
69150c2493STom Warren 
70150c2493STom Warren #define NVBOOTINFOTABLE_BCTSIZE	0x38	/* BCT size in BIT in IRAM */
71150c2493STom Warren #define NVBOOTINFOTABLE_BCTPTR	0x3C	/* BCT pointer in BIT in IRAM */
72150c2493STom Warren 
73150c2493STom Warren /* These are the available SKUs (product types) for Tegra */
74150c2493STom Warren enum {
75150c2493STom Warren 	SKU_ID_T20		= 0x8,
76150c2493STom Warren 	SKU_ID_T25SE		= 0x14,
77150c2493STom Warren 	SKU_ID_AP25		= 0x17,
78150c2493STom Warren 	SKU_ID_T25		= 0x18,
79150c2493STom Warren 	SKU_ID_AP25E		= 0x1b,
80150c2493STom Warren 	SKU_ID_T25E		= 0x1c,
81dc89ad14STom Warren 	SKU_ID_T30		= 0x81, /* Cardhu value */
82150c2493STom Warren };
83150c2493STom Warren 
84dc89ad14STom Warren /*
85dc89ad14STom Warren  * These are used to distinguish SOC types for setting up clocks. Mostly
86dc89ad14STom Warren  * we can tell the clocking required by looking at the SOC sku_id, but
87dc89ad14STom Warren  * for T30 it is a user option as to whether to run PLLP in fast or slow
88dc89ad14STom Warren  * mode, so we have two options there.
89dc89ad14STom Warren  */
90150c2493STom Warren enum {
91150c2493STom Warren 	TEGRA_SOC_T20,
92150c2493STom Warren 	TEGRA_SOC_T25,
93dc89ad14STom Warren 	TEGRA_SOC_T30,
94150c2493STom Warren 
95dc89ad14STom Warren 	TEGRA_SOC_CNT,
96150c2493STom Warren 	TEGRA_SOC_UNKNOWN	= -1,
97150c2493STom Warren };
98150c2493STom Warren 
99150c2493STom Warren #else  /* __ASSEMBLY__ */
100150c2493STom Warren #define PRM_RSTCTRL		NV_PA_PMC_BASE
101150c2493STom Warren #endif
102150c2493STom Warren 
103150c2493STom Warren #endif	/* TEGRA_H */
104