xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-tegra/clk_rst.h (revision 722e000ccd7226c5cd071590b5361620eb0b126c)
1150c2493STom Warren /*
2b9dd6215SJimmy Zhang  *  (C) Copyright 2010-2014
3150c2493STom Warren  *  NVIDIA Corporation <www.nvidia.com>
4150c2493STom Warren  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6150c2493STom Warren  */
7150c2493STom Warren 
8dc89ad14STom Warren #ifndef _TEGRA_CLK_RST_H_
9dc89ad14STom Warren #define _TEGRA_CLK_RST_H_
10150c2493STom Warren 
11150c2493STom Warren /* PLL registers - there are several PLLs in the clock controller */
12150c2493STom Warren struct clk_pll {
13150c2493STom Warren 	uint pll_base;		/* the control register */
14999c6bafSTom Warren 	/* pll_out[0] is output A control, pll_out[1] is output B control */
15999c6bafSTom Warren 	uint pll_out[2];
16150c2493STom Warren 	uint pll_misc;		/* other misc things */
17150c2493STom Warren };
18150c2493STom Warren 
19150c2493STom Warren /* PLL registers - there are several PLLs in the clock controller */
20150c2493STom Warren struct clk_pll_simple {
21150c2493STom Warren 	uint pll_base;		/* the control register */
22150c2493STom Warren 	uint pll_misc;		/* other misc things */
23150c2493STom Warren };
24150c2493STom Warren 
25999c6bafSTom Warren struct clk_pllm {
26999c6bafSTom Warren 	uint pllm_base;		/* the control register */
27999c6bafSTom Warren 	uint pllm_out;		/* output control */
28999c6bafSTom Warren 	uint pllm_misc1;	/* misc1 */
29999c6bafSTom Warren 	uint pllm_misc2;	/* misc2 */
30999c6bafSTom Warren };
31999c6bafSTom Warren 
32dc89ad14STom Warren /* RST_DEV_(L,H,U,V,W)_(SET,CLR) and CLK_ENB_(L,H,U,V,W)_(SET,CLR) */
33dc89ad14STom Warren struct clk_set_clr {
34dc89ad14STom Warren 	uint set;
35dc89ad14STom Warren 	uint clr;
36dc89ad14STom Warren };
37dc89ad14STom Warren 
38150c2493STom Warren /*
39150c2493STom Warren  * Most PLLs use the clk_pll structure, but some have a simpler two-member
40150c2493STom Warren  * structure for which we use clk_pll_simple. The reason for this non-
41150c2493STom Warren  * othogonal setup is not stated.
42150c2493STom Warren  */
43150c2493STom Warren enum {
44150c2493STom Warren 	TEGRA_CLK_PLLS		= 6,	/* Number of normal PLLs */
45150c2493STom Warren 	TEGRA_CLK_SIMPLE_PLLS	= 3,	/* Number of simple PLLs */
46dc89ad14STom Warren 	TEGRA_CLK_REGS		= 3,	/* Number of clock enable regs L/H/U */
47dc89ad14STom Warren 	TEGRA_CLK_SOURCES	= 64,	/* Number of ppl clock sources L/H/U */
48dc89ad14STom Warren 	TEGRA_CLK_REGS_VW	= 2,	/* Number of clock enable regs V/W */
49dc89ad14STom Warren 	TEGRA_CLK_SOURCES_VW	= 32,	/* Number of ppl clock sources V/W */
50999c6bafSTom Warren 	TEGRA_CLK_SOURCES_X	= 32,	/* Number of ppl clock sources X */
517aaa5a60STom Warren 	TEGRA_CLK_SOURCES_Y	= 18,	/* Number of ppl clock sources Y */
52150c2493STom Warren };
53150c2493STom Warren 
54150c2493STom Warren /* Clock/Reset Controller (CLK_RST_CONTROLLER_) regs */
55150c2493STom Warren struct clk_rst_ctlr {
56150c2493STom Warren 	uint crc_rst_src;			/* _RST_SOURCE_0,0x00 */
57150c2493STom Warren 	uint crc_rst_dev[TEGRA_CLK_REGS];	/* _RST_DEVICES_L/H/U_0 */
58150c2493STom Warren 	uint crc_clk_out_enb[TEGRA_CLK_REGS];	/* _CLK_OUT_ENB_L/H/U_0 */
59150c2493STom Warren 	uint crc_reserved0;		/* reserved_0,		0x1C */
60150c2493STom Warren 	uint crc_cclk_brst_pol;		/* _CCLK_BURST_POLICY_0, 0x20 */
61150c2493STom Warren 	uint crc_super_cclk_div;	/* _SUPER_CCLK_DIVIDER_0,0x24 */
62150c2493STom Warren 	uint crc_sclk_brst_pol;		/* _SCLK_BURST_POLICY_0, 0x28 */
63150c2493STom Warren 	uint crc_super_sclk_div;	/* _SUPER_SCLK_DIVIDER_0,0x2C */
64150c2493STom Warren 	uint crc_clk_sys_rate;		/* _CLK_SYSTEM_RATE_0,	0x30 */
65150c2493STom Warren 	uint crc_prog_dly_clk;		/* _PROG_DLY_CLK_0,	0x34 */
66150c2493STom Warren 	uint crc_aud_sync_clk_rate;	/* _AUDIO_SYNC_CLK_RATE_0,0x38 */
67150c2493STom Warren 	uint crc_reserved1;		/* reserved_1,		0x3C */
68150c2493STom Warren 	uint crc_cop_clk_skip_plcy;	/* _COP_CLK_SKIP_POLICY_0,0x40 */
69150c2493STom Warren 	uint crc_clk_mask_arm;		/* _CLK_MASK_ARM_0,	0x44 */
70150c2493STom Warren 	uint crc_misc_clk_enb;		/* _MISC_CLK_ENB_0,	0x48 */
71150c2493STom Warren 	uint crc_clk_cpu_cmplx;		/* _CLK_CPU_CMPLX_0,	0x4C */
72150c2493STom Warren 	uint crc_osc_ctrl;		/* _OSC_CTRL_0,		0x50 */
73150c2493STom Warren 	uint crc_pll_lfsr;		/* _PLL_LFSR_0,		0x54 */
74150c2493STom Warren 	uint crc_osc_freq_det;		/* _OSC_FREQ_DET_0,	0x58 */
75150c2493STom Warren 	uint crc_osc_freq_det_stat;	/* _OSC_FREQ_DET_STATUS_0,0x5C */
76150c2493STom Warren 	uint crc_reserved2[8];		/* reserved_2[8],	0x60-7C */
77150c2493STom Warren 
78150c2493STom Warren 	struct clk_pll crc_pll[TEGRA_CLK_PLLS];	/* PLLs from 0x80 to 0xdc */
79150c2493STom Warren 
80150c2493STom Warren 	/* PLLs from 0xe0 to 0xf4    */
81150c2493STom Warren 	struct clk_pll_simple crc_pll_simple[TEGRA_CLK_SIMPLE_PLLS];
82150c2493STom Warren 
83150c2493STom Warren 	uint crc_reserved10;		/* _reserved_10,	0xF8 */
84150c2493STom Warren 	uint crc_reserved11;		/* _reserved_11,	0xFC */
85150c2493STom Warren 
86150c2493STom Warren 	uint crc_clk_src[TEGRA_CLK_SOURCES]; /*_I2S1_0...	0x100-1fc */
87dc89ad14STom Warren 
88999c6bafSTom Warren 	uint crc_reserved20[32];	/* _reserved_20,	0x200-27c */
89999c6bafSTom Warren 
90999c6bafSTom Warren 	uint crc_clk_out_enb_x;		/* _CLK_OUT_ENB_X_0,	0x280 */
91999c6bafSTom Warren 	uint crc_clk_enb_x_set;		/* _CLK_ENB_X_SET_0,	0x284 */
92999c6bafSTom Warren 	uint crc_clk_enb_x_clr;		/* _CLK_ENB_X_CLR_0,	0x288 */
93999c6bafSTom Warren 
94999c6bafSTom Warren 	uint crc_rst_devices_x;		/* _RST_DEVICES_X_0,	0x28c */
95999c6bafSTom Warren 	uint crc_rst_dev_x_set;		/* _RST_DEV_X_SET_0,	0x290 */
96999c6bafSTom Warren 	uint crc_rst_dev_x_clr;		/* _RST_DEV_X_CLR_0,	0x294 */
97999c6bafSTom Warren 
987aaa5a60STom Warren 	uint crc_clk_out_enb_y;		/* _CLK_OUT_ENB_Y_0,	0x298 */
997aaa5a60STom Warren 	uint crc_clk_enb_y_set;		/* _CLK_ENB_Y_SET_0,	0x29c */
1007aaa5a60STom Warren 	uint crc_clk_enb_y_clr;		/* _CLK_ENB_Y_CLR_0,	0x2a0 */
1017aaa5a60STom Warren 
1027aaa5a60STom Warren 	uint crc_rst_devices_y;		/* _RST_DEVICES_Y_0,	0x2a4 */
1037aaa5a60STom Warren 	uint crc_rst_dev_y_set;		/* _RST_DEV_Y_SET_0,	0x2a8 */
1047aaa5a60STom Warren 	uint crc_rst_dev_y_clr;		/* _RST_DEV_Y_CLR_0,	0x2ac */
1057aaa5a60STom Warren 
1067aaa5a60STom Warren 	uint crc_reserved21[17];	/* _reserved_21,	0x2b0-2f0 */
107999c6bafSTom Warren 
108999c6bafSTom Warren 	uint crc_dfll_base;		/* _DFLL_BASE_0,	0x2f4 */
109999c6bafSTom Warren 
110999c6bafSTom Warren 	uint crc_reserved22[2];		/* _reserved_22,	0x2f8-2fc */
111dc89ad14STom Warren 
112dc89ad14STom Warren 	/* _RST_DEV_L/H/U_SET_0 0x300 ~ 0x314 */
113dc89ad14STom Warren 	struct clk_set_clr crc_rst_dev_ex[TEGRA_CLK_REGS];
114dc89ad14STom Warren 
115dc89ad14STom Warren 	uint crc_reserved30[2];		/* _reserved_30,	0x318, 0x31c */
116dc89ad14STom Warren 
117dc89ad14STom Warren 	/* _CLK_ENB_L/H/U_CLR_0 0x320 ~ 0x334 */
118dc89ad14STom Warren 	struct clk_set_clr crc_clk_enb_ex[TEGRA_CLK_REGS];
119dc89ad14STom Warren 
120dc89ad14STom Warren 	uint crc_reserved31[2];		/* _reserved_31,	0x338, 0x33c */
121dc89ad14STom Warren 
122dc89ad14STom Warren 	uint crc_cpu_cmplx_set;		/* _RST_CPU_CMPLX_SET_0,    0x340 */
123dc89ad14STom Warren 	uint crc_cpu_cmplx_clr;		/* _RST_CPU_CMPLX_CLR_0,    0x344 */
124dc89ad14STom Warren 
125dc89ad14STom Warren 	/* Additional (T30) registers */
126dc89ad14STom Warren 	uint crc_clk_cpu_cmplx_set;	/* _CLK_CPU_CMPLX_SET_0,    0x348 */
127dc89ad14STom Warren 	uint crc_clk_cpu_cmplx_clr;	/* _CLK_CPU_CMPLX_SET_0,    0x34c */
128dc89ad14STom Warren 
129dc89ad14STom Warren 	uint crc_reserved32[2];		/* _reserved_32,      0x350,0x354 */
130dc89ad14STom Warren 
131dc89ad14STom Warren 	uint crc_rst_dev_vw[TEGRA_CLK_REGS_VW]; /* _RST_DEVICES_V/W_0 */
132dc89ad14STom Warren 	uint crc_clk_out_enb_vw[TEGRA_CLK_REGS_VW]; /* _CLK_OUT_ENB_V/W_0 */
133dc89ad14STom Warren 	uint crc_cclkg_brst_pol;	/* _CCLKG_BURST_POLICY_0,   0x368 */
134dc89ad14STom Warren 	uint crc_super_cclkg_div;	/* _SUPER_CCLKG_DIVIDER_0,  0x36C */
135dc89ad14STom Warren 	uint crc_cclklp_brst_pol;	/* _CCLKLP_BURST_POLICY_0,  0x370 */
136dc89ad14STom Warren 	uint crc_super_cclkp_div;	/* _SUPER_CCLKLP_DIVIDER_0, 0x374 */
137dc89ad14STom Warren 	uint crc_clk_cpug_cmplx;	/* _CLK_CPUG_CMPLX_0,       0x378 */
138dc89ad14STom Warren 	uint crc_clk_cpulp_cmplx;	/* _CLK_CPULP_CMPLX_0,      0x37C */
139dc89ad14STom Warren 	uint crc_cpu_softrst_ctrl;	/* _CPU_SOFTRST_CTRL_0,     0x380 */
140999c6bafSTom Warren 	uint crc_cpu_softrst_ctrl1;	/* _CPU_SOFTRST_CTRL1_0,    0x384 */
1412fc65e28STom Warren 	uint crc_cpu_softrst_ctrl2;	/* _CPU_SOFTRST_CTRL2_0,    0x388 */
1422fc65e28STom Warren 	uint crc_reserved33[9];		/* _reserved_33,        0x38c-3ac */
143999c6bafSTom Warren 	uint crc_clk_src_vw[TEGRA_CLK_SOURCES_VW];	/* 0x3B0-0x42C */
144dc89ad14STom Warren 	/* _RST_DEV_V/W_SET_0 0x430 ~ 0x43c */
145dc89ad14STom Warren 	struct clk_set_clr crc_rst_dev_ex_vw[TEGRA_CLK_REGS_VW];
146dc89ad14STom Warren 	/* _CLK_ENB_V/W_CLR_0 0x440 ~ 0x44c */
147dc89ad14STom Warren 	struct clk_set_clr crc_clk_enb_ex_vw[TEGRA_CLK_REGS_VW];
1487aaa5a60STom Warren 	/* Additional (T114+) registers */
1492fc65e28STom Warren 	uint crc_rst_cpug_cmplx_set;	/* _RST_CPUG_CMPLX_SET_0,  0x450 */
1502fc65e28STom Warren 	uint crc_rst_cpug_cmplx_clr;	/* _RST_CPUG_CMPLX_CLR_0,  0x454 */
1512fc65e28STom Warren 	uint crc_rst_cpulp_cmplx_set;	/* _RST_CPULP_CMPLX_SET_0, 0x458 */
1522fc65e28STom Warren 	uint crc_rst_cpulp_cmplx_clr;	/* _RST_CPULP_CMPLX_CLR_0, 0x45C */
1532fc65e28STom Warren 	uint crc_clk_cpug_cmplx_set;	/* _CLK_CPUG_CMPLX_SET_0,  0x460 */
1542fc65e28STom Warren 	uint crc_clk_cpug_cmplx_clr;	/* _CLK_CPUG_CMPLX_CLR_0,  0x464 */
1552fc65e28STom Warren 	uint crc_clk_cpulp_cmplx_set;	/* _CLK_CPULP_CMPLX_SET_0, 0x468 */
1562fc65e28STom Warren 	uint crc_clk_cpulp_cmplx_clr;	/* _CLK_CPULP_CMPLX_CLR_0, 0x46C */
1572fc65e28STom Warren 	uint crc_cpu_cmplx_status;	/* _CPU_CMPLX_STATUS_0,    0x470 */
1582fc65e28STom Warren 	uint crc_reserved40[1];		/* _reserved_40,        0x474 */
1592fc65e28STom Warren 	uint crc_intstatus;		/* __INTSTATUS_0,       0x478 */
1602fc65e28STom Warren 	uint crc_intmask;		/* __INTMASK_0,         0x47C */
1612fc65e28STom Warren 	uint crc_utmip_pll_cfg0;	/* _UTMIP_PLL_CFG0_0,	0x480 */
1622fc65e28STom Warren 	uint crc_utmip_pll_cfg1;	/* _UTMIP_PLL_CFG1_0,	0x484 */
1632fc65e28STom Warren 	uint crc_utmip_pll_cfg2;	/* _UTMIP_PLL_CFG2_0,	0x488 */
1642fc65e28STom Warren 
1652fc65e28STom Warren 	uint crc_plle_aux;		/* _PLLE_AUX_0,		0x48C */
1662fc65e28STom Warren 	uint crc_sata_pll_cfg0;		/* _SATA_PLL_CFG0_0,	0x490 */
1672fc65e28STom Warren 	uint crc_sata_pll_cfg1;		/* _SATA_PLL_CFG1_0,	0x494 */
1682fc65e28STom Warren 	uint crc_pcie_pll_cfg0;		/* _PCIE_PLL_CFG0_0,	0x498 */
1692fc65e28STom Warren 
1702fc65e28STom Warren 	uint crc_prog_audio_dly_clk;	/* _PROG_AUDIO_DLY_CLK_0, 0x49C */
1712fc65e28STom Warren 	uint crc_audio_sync_clk_i2s0;	/* _AUDIO_SYNC_CLK_I2S0_0, 0x4A0 */
1722fc65e28STom Warren 	uint crc_audio_sync_clk_i2s1;	/* _AUDIO_SYNC_CLK_I2S1_0, 0x4A4 */
1732fc65e28STom Warren 	uint crc_audio_sync_clk_i2s2;	/* _AUDIO_SYNC_CLK_I2S2_0, 0x4A8 */
1742fc65e28STom Warren 	uint crc_audio_sync_clk_i2s3;	/* _AUDIO_SYNC_CLK_I2S3_0, 0x4AC */
1752fc65e28STom Warren 	uint crc_audio_sync_clk_i2s4;	/* _AUDIO_SYNC_CLK_I2S4_0, 0x4B0 */
1762fc65e28STom Warren 	uint crc_audio_sync_clk_spdif;	/* _AUDIO_SYNC_CLK_SPDIF_0, 0x4B4 */
177999c6bafSTom Warren 
178999c6bafSTom Warren 	uint crc_plld2_base;		/* _PLLD2_BASE_0, 0x4B8 */
179999c6bafSTom Warren 	uint crc_plld2_misc;		/* _PLLD2_MISC_0, 0x4BC */
180999c6bafSTom Warren 	uint crc_utmip_pll_cfg3;	/* _UTMIP_PLL_CFG3_0, 0x4C0 */
181999c6bafSTom Warren 	uint crc_pllrefe_base;		/* _PLLREFE_BASE_0, 0x4C4 */
182999c6bafSTom Warren 	uint crc_pllrefe_misc;		/* _PLLREFE_MISC_0, 0x4C8 */
183999c6bafSTom Warren 	uint crs_reserved_50[7];	/* _reserved_50, 0x4CC-0x4E4 */
184999c6bafSTom Warren 	uint crc_pllc2_base;		/* _PLLC2_BASE_0, 0x4E8 */
185999c6bafSTom Warren 	uint crc_pllc2_misc0;		/* _PLLC2_MISC_0_0, 0x4EC */
186999c6bafSTom Warren 	uint crc_pllc2_misc1;		/* _PLLC2_MISC_1_0, 0x4F0 */
187999c6bafSTom Warren 	uint crc_pllc2_misc2;		/* _PLLC2_MISC_2_0, 0x4F4 */
188999c6bafSTom Warren 	uint crc_pllc2_misc3;		/* _PLLC2_MISC_3_0, 0x4F8 */
189999c6bafSTom Warren 	uint crc_pllc3_base;		/* _PLLC3_BASE_0, 0x4FC */
190999c6bafSTom Warren 	uint crc_pllc3_misc0;		/* _PLLC3_MISC_0_0, 0x500 */
191999c6bafSTom Warren 	uint crc_pllc3_misc1;		/* _PLLC3_MISC_1_0, 0x504 */
192999c6bafSTom Warren 	uint crc_pllc3_misc2;		/* _PLLC3_MISC_2_0, 0x508 */
193999c6bafSTom Warren 	uint crc_pllc3_misc3;		/* _PLLC3_MISC_3_0, 0x50C */
194999c6bafSTom Warren 	uint crc_pllx_misc1;		/* _PLLX_MISC_1_0, 0x510 */
195999c6bafSTom Warren 	uint crc_pllx_misc2;		/* _PLLX_MISC_2_0, 0x514 */
196999c6bafSTom Warren 	uint crc_pllx_misc3;		/* _PLLX_MISC_3_0, 0x518 */
197999c6bafSTom Warren 	uint crc_xusbio_pll_cfg0;	/* _XUSBIO_PLL_CFG0_0, 0x51C */
198999c6bafSTom Warren 	uint crc_xusbio_pll_cfg1;	/* _XUSBIO_PLL_CFG0_1, 0x520 */
199999c6bafSTom Warren 	uint crc_plle_aux1;		/* _PLLE_AUX1_0, 0x524 */
200999c6bafSTom Warren 	uint crc_pllp_reshift;		/* _PLLP_RESHIFT_0, 0x528 */
201999c6bafSTom Warren 	uint crc_utmipll_hw_pwrdn_cfg0;	/* _UTMIPLL_HW_PWRDN_CFG0_0, 0x52C */
202999c6bafSTom Warren 	uint crc_pllu_hw_pwrdn_cfg0;	/* _PLLU_HW_PWRDN_CFG0_0, 0x530 */
203999c6bafSTom Warren 	uint crc_xusb_pll_cfg0;		/* _XUSB_PLL_CFG0_0, 0x534 */
204999c6bafSTom Warren 	uint crc_reserved51[1];		/* _reserved_51, 0x538 */
205999c6bafSTom Warren 	uint crc_clk_cpu_misc;		/* _CLK_CPU_MISC_0, 0x53C */
206999c6bafSTom Warren 	uint crc_clk_cpug_misc;		/* _CLK_CPUG_MISC_0, 0x540 */
207999c6bafSTom Warren 	uint crc_clk_cpulp_misc;	/* _CLK_CPULP_MISC_0, 0x544 */
208999c6bafSTom Warren 	uint crc_pllx_hw_ctrl_cfg;	/* _PLLX_HW_CTRL_CFG_0, 0x548 */
209999c6bafSTom Warren 	uint crc_pllx_sw_ramp_cfg;	/* _PLLX_SW_RAMP_CFG_0, 0x54C */
210999c6bafSTom Warren 	uint crc_pllx_hw_ctrl_status;	/* _PLLX_HW_CTRL_STATUS_0, 0x550 */
211999c6bafSTom Warren 	uint crc_reserved52[1];		/* _reserved_52, 0x554 */
212999c6bafSTom Warren 	uint crc_super_gr3d_clk_div;	/* _SUPER_GR3D_CLK_DIVIDER_0, 0x558 */
213999c6bafSTom Warren 	uint crc_spare_reg0;		/* _SPARE_REG0_0, 0x55C */
21496e82a25SSimon Glass 	u32 _rsv32[4];                  /*                    0x560-0x56c */
21596e82a25SSimon Glass 	u32 crc_plld2_ss_cfg;		/* _PLLD2_SS_CFG            0x570 */
21696e82a25SSimon Glass 	u32 _rsv32_1[7];		/*                      0x574-58c */
21796e82a25SSimon Glass 	struct clk_pll_simple plldp;	/* _PLLDP_BASE, 0x590 _PLLDP_MISC */
21896e82a25SSimon Glass 	u32 crc_plldp_ss_cfg;		/* _PLLDP_SS_CFG, 0x598 */
2197aaa5a60STom Warren 
2207aaa5a60STom Warren 	/* Tegra124+ - skip to 0x600 here for new CLK_SOURCE_ regs */
2217aaa5a60STom Warren 	uint _rsrv32_2[25];			/* _0x59C - 0x5FC */
2227aaa5a60STom Warren 	uint crc_clk_src_x[TEGRA_CLK_SOURCES_X]; /* XUSB, etc, 0x600-0x67C */
2237aaa5a60STom Warren 
2247aaa5a60STom Warren 	/* Tegra210 - skip to 0x694 here for new CLK_SOURCE_ regs */
2257aaa5a60STom Warren 	uint crc_reserved61[5];	/* _reserved_61, 0x680 - 0x690 */
2267aaa5a60STom Warren 	/*
2277aaa5a60STom Warren 	 * NOTE: PLLA1 regs are in the middle of this Y region. Break this in
2287aaa5a60STom Warren 	 * two later if PLLA1 is needed, but for now this is cleaner.
2297aaa5a60STom Warren 	 */
2307aaa5a60STom Warren 	uint crc_clk_src_y[TEGRA_CLK_SOURCES_Y]; /* SPARE1, etc, 0x694-0x6D8 */
231150c2493STom Warren };
232150c2493STom Warren 
233150c2493STom Warren /* CLK_RST_CONTROLLER_CLK_CPU_CMPLX_0 */
234dc89ad14STom Warren #define CPU3_CLK_STP_SHIFT	11
235dc89ad14STom Warren #define CPU2_CLK_STP_SHIFT	10
236150c2493STom Warren #define CPU1_CLK_STP_SHIFT	9
237150c2493STom Warren #define CPU0_CLK_STP_SHIFT	8
238150c2493STom Warren #define CPU0_CLK_STP_MASK	(1U << CPU0_CLK_STP_SHIFT)
239150c2493STom Warren 
240150c2493STom Warren /* CLK_RST_CONTROLLER_PLLx_BASE_0 */
241150c2493STom Warren #define PLL_BYPASS_SHIFT	31
242150c2493STom Warren #define PLL_BYPASS_MASK		(1U << PLL_BYPASS_SHIFT)
243150c2493STom Warren 
244150c2493STom Warren #define PLL_ENABLE_SHIFT	30
245150c2493STom Warren #define PLL_ENABLE_MASK		(1U << PLL_ENABLE_SHIFT)
246150c2493STom Warren 
247150c2493STom Warren #define PLL_BASE_OVRRIDE_MASK	(1U << 28)
248150c2493STom Warren 
24941cd530dSStephen Warren #define PLL_LOCK_SHIFT		27
25041cd530dSStephen Warren #define PLL_LOCK_MASK		(1U << PLL_LOCK_SHIFT)
25141cd530dSStephen Warren 
25265530a84SLucas Stach /* CLK_RST_CONTROLLER_PLLx_OUTx_0 */
25365530a84SLucas Stach #define PLL_OUT_RSTN		(1 << 0)
25465530a84SLucas Stach #define PLL_OUT_CLKEN		(1 << 1)
25565530a84SLucas Stach #define PLL_OUT_OVRRIDE		(1 << 2)
25665530a84SLucas Stach 
25765530a84SLucas Stach #define PLL_OUT_RATIO_SHIFT	8
25865530a84SLucas Stach #define PLL_OUT_RATIO_MASK	(0xffU << PLL_OUT_RATIO_SHIFT)
25965530a84SLucas Stach 
260150c2493STom Warren /* CLK_RST_CONTROLLER_PLLx_MISC_0 */
261dc89ad14STom Warren #define PLL_DCCON_SHIFT		20
262dc89ad14STom Warren #define PLL_DCCON_MASK		(1U << PLL_DCCON_SHIFT)
263dc89ad14STom Warren 
264dc89ad14STom Warren #define PLLP_OUT1_OVR		(1 << 2)
265dc89ad14STom Warren #define PLLP_OUT2_OVR		(1 << 18)
266dc89ad14STom Warren #define PLLP_OUT3_OVR		(1 << 2)
267dc89ad14STom Warren #define PLLP_OUT4_OVR		(1 << 18)
268dc89ad14STom Warren #define PLLP_OUT1_RATIO		8
269dc89ad14STom Warren #define PLLP_OUT2_RATIO		24
270dc89ad14STom Warren #define PLLP_OUT3_RATIO		8
271dc89ad14STom Warren #define PLLP_OUT4_RATIO		24
272dc89ad14STom Warren 
273dc89ad14STom Warren enum {
274dc89ad14STom Warren 	IN_408_OUT_204_DIVISOR = 2,
275dc89ad14STom Warren 	IN_408_OUT_102_DIVISOR = 6,
276dc89ad14STom Warren 	IN_408_OUT_48_DIVISOR = 15,
277dc89ad14STom Warren 	IN_408_OUT_9_6_DIVISOR = 83,
278dc89ad14STom Warren };
279dc89ad14STom Warren 
280b9dd6215SJimmy Zhang #define PLLP_OUT1_RSTN_DIS	(1 << 0)
281b9dd6215SJimmy Zhang #define PLLP_OUT1_RSTN_EN	(0 << 0)
282b9dd6215SJimmy Zhang #define PLLP_OUT1_CLKEN		(1 << 1)
283b9dd6215SJimmy Zhang #define PLLP_OUT2_RSTN_DIS	(1 << 16)
284b9dd6215SJimmy Zhang #define PLLP_OUT2_RSTN_EN	(0 << 16)
285b9dd6215SJimmy Zhang #define PLLP_OUT2_CLKEN		(1 << 17)
286b9dd6215SJimmy Zhang 
287b9dd6215SJimmy Zhang #define PLLP_OUT3_RSTN_DIS	(1 << 0)
288b9dd6215SJimmy Zhang #define PLLP_OUT3_RSTN_EN	(0 << 0)
289b9dd6215SJimmy Zhang #define PLLP_OUT3_CLKEN		(1 << 1)
290b9dd6215SJimmy Zhang #define PLLP_OUT4_RSTN_DIS	(1 << 16)
291b9dd6215SJimmy Zhang #define PLLP_OUT4_RSTN_EN	(0 << 16)
292b9dd6215SJimmy Zhang #define PLLP_OUT4_CLKEN		(1 << 17)
293b9dd6215SJimmy Zhang 
2947e44d932SJim Lin /* CLK_RST_CONTROLLER_UTMIP_PLL_CFG1_0 */
2957e44d932SJim Lin #define PLLU_POWERDOWN		(1 << 16)
2967e44d932SJim Lin #define PLL_ENABLE_POWERDOWN	(1 << 14)
2977e44d932SJim Lin #define PLL_ACTIVE_POWERDOWN	(1 << 12)
2987e44d932SJim Lin 
2997e44d932SJim Lin /* CLK_RST_CONTROLLER_UTMIP_PLL_CFG2_0 */
3007e44d932SJim Lin #define UTMIP_FORCE_PD_SAMP_C_POWERDOWN		(1 << 4)
3017e44d932SJim Lin #define UTMIP_FORCE_PD_SAMP_B_POWERDOWN		(1 << 2)
3027e44d932SJim Lin #define UTMIP_FORCE_PD_SAMP_A_POWERDOWN		(1 << 0)
3037e44d932SJim Lin 
304999c6bafSTom Warren /* CLK_RST_CONTROLLER_OSC_CTRL_0 0x50 */
305999c6bafSTom Warren #define OSC_XOE_SHIFT			0
306999c6bafSTom Warren #define OSC_XOE_MASK			(1 << OSC_XOE_SHIFT)
307999c6bafSTom Warren #define OSC_XOE_ENABLE			(1 << OSC_XOE_SHIFT)
308150c2493STom Warren #define OSC_XOBP_SHIFT			1
309150c2493STom Warren #define OSC_XOBP_MASK			(1U << OSC_XOBP_SHIFT)
310999c6bafSTom Warren #define OSC_XOFS_SHIFT			4
311999c6bafSTom Warren #define OSC_XOFS_MASK			(0x3F << OSC_XOFS_SHIFT)
312999c6bafSTom Warren #define OSC_DRIVE_STRENGTH		7
313150c2493STom Warren 
314150c2493STom Warren /*
315150c2493STom Warren  * CLK_RST_CONTROLLER_CLK_SOURCE_x_OUT_0 - the mask here is normally 8 bits
316150c2493STom Warren  * but can be 16. We could use knowledge we have to restrict the mask in
317150c2493STom Warren  * the 8-bit cases (the divider_bits value returned by
318150c2493STom Warren  * get_periph_clock_source()) but it does not seem worth it since the code
319150c2493STom Warren  * already checks the ranges of values it is writing, in clk_get_divider().
320150c2493STom Warren  */
321150c2493STom Warren #define OUT_CLK_DIVISOR_SHIFT	0
322150c2493STom Warren #define OUT_CLK_DIVISOR_MASK	(0xffff << OUT_CLK_DIVISOR_SHIFT)
323150c2493STom Warren 
3249cb0c6dcSStephen Warren #define OUT_CLK_SOURCE_31_30_SHIFT	30
3259cb0c6dcSStephen Warren #define OUT_CLK_SOURCE_31_30_MASK	(3U << OUT_CLK_SOURCE_31_30_SHIFT)
326150c2493STom Warren 
327c82014daSTom Warren #define OUT_CLK_SOURCE_31_29_SHIFT	29
328c82014daSTom Warren #define OUT_CLK_SOURCE_31_29_MASK	(7U << OUT_CLK_SOURCE_31_29_SHIFT)
329c82014daSTom Warren 
3309cb0c6dcSStephen Warren /* Note: See comment for MASK_BITS_31_28 in arch-tegra/clock.h */
3319cb0c6dcSStephen Warren #define OUT_CLK_SOURCE_31_28_SHIFT	28
3329cb0c6dcSStephen Warren #define OUT_CLK_SOURCE_31_28_MASK	(15U << OUT_CLK_SOURCE_31_28_SHIFT)
333150c2493STom Warren 
334dc89ad14STom Warren /* CLK_RST_CONTROLLER_SCLK_BURST_POLICY */
335dc89ad14STom Warren #define SCLK_SYS_STATE_SHIFT    28U
336dc89ad14STom Warren #define SCLK_SYS_STATE_MASK     (15U << SCLK_SYS_STATE_SHIFT)
337dc89ad14STom Warren enum {
338dc89ad14STom Warren 	SCLK_SYS_STATE_STDBY,
339dc89ad14STom Warren 	SCLK_SYS_STATE_IDLE,
340dc89ad14STom Warren 	SCLK_SYS_STATE_RUN,
341dc89ad14STom Warren 	SCLK_SYS_STATE_IRQ = 4U,
342dc89ad14STom Warren 	SCLK_SYS_STATE_FIQ = 8U,
343dc89ad14STom Warren };
344dc89ad14STom Warren #define SCLK_COP_FIQ_MASK       (1 << 27)
345dc89ad14STom Warren #define SCLK_CPU_FIQ_MASK       (1 << 26)
346dc89ad14STom Warren #define SCLK_COP_IRQ_MASK       (1 << 25)
347dc89ad14STom Warren #define SCLK_CPU_IRQ_MASK       (1 << 24)
348dc89ad14STom Warren 
349dc89ad14STom Warren #define SCLK_SWAKEUP_FIQ_SOURCE_SHIFT		12
350dc89ad14STom Warren #define SCLK_SWAKEUP_FIQ_SOURCE_MASK		\
351dc89ad14STom Warren 		(7 << SCLK_SWAKEUP_FIQ_SOURCE_SHIFT)
352dc89ad14STom Warren #define SCLK_SWAKEUP_IRQ_SOURCE_SHIFT		8
353dc89ad14STom Warren #define SCLK_SWAKEUP_IRQ_SOURCE_MASK		\
354dc89ad14STom Warren 		(7 << SCLK_SWAKEUP_FIQ_SOURCE_SHIFT)
355dc89ad14STom Warren #define SCLK_SWAKEUP_RUN_SOURCE_SHIFT		4
356dc89ad14STom Warren #define SCLK_SWAKEUP_RUN_SOURCE_MASK		\
357dc89ad14STom Warren 		(7 << SCLK_SWAKEUP_FIQ_SOURCE_SHIFT)
358dc89ad14STom Warren #define SCLK_SWAKEUP_IDLE_SOURCE_SHIFT		0
359dc89ad14STom Warren 
360dc89ad14STom Warren #define SCLK_SWAKEUP_IDLE_SOURCE_MASK		\
361dc89ad14STom Warren 		(7 << SCLK_SWAKEUP_FIQ_SOURCE_SHIFT)
362dc89ad14STom Warren enum {
363dc89ad14STom Warren 	SCLK_SOURCE_CLKM,
364dc89ad14STom Warren 	SCLK_SOURCE_PLLC_OUT1,
365dc89ad14STom Warren 	SCLK_SOURCE_PLLP_OUT4,
366dc89ad14STom Warren 	SCLK_SOURCE_PLLP_OUT3,
367dc89ad14STom Warren 	SCLK_SOURCE_PLLP_OUT2,
368dc89ad14STom Warren 	SCLK_SOURCE_CLKD,
369dc89ad14STom Warren 	SCLK_SOURCE_CLKS,
370dc89ad14STom Warren 	SCLK_SOURCE_PLLM_OUT1,
371dc89ad14STom Warren };
372dc89ad14STom Warren #define SCLK_SWAKE_FIQ_SRC_PLLM_OUT1    (7 << 12)
373dc89ad14STom Warren #define SCLK_SWAKE_IRQ_SRC_PLLM_OUT1    (7 << 8)
374dc89ad14STom Warren #define SCLK_SWAKE_RUN_SRC_PLLM_OUT1    (7 << 4)
375dc89ad14STom Warren #define SCLK_SWAKE_IDLE_SRC_PLLM_OUT1   (7 << 0)
376dc89ad14STom Warren 
377dc89ad14STom Warren /* CLK_RST_CONTROLLER_SUPER_SCLK_DIVIDER */
378dc89ad14STom Warren #define SUPER_SCLK_ENB_SHIFT		31U
379dc89ad14STom Warren #define SUPER_SCLK_ENB_MASK		(1U << 31)
380dc89ad14STom Warren #define SUPER_SCLK_DIVIDEND_SHIFT	8
381dc89ad14STom Warren #define SUPER_SCLK_DIVIDEND_MASK	(0xff << SUPER_SCLK_DIVIDEND_SHIFT)
382dc89ad14STom Warren #define SUPER_SCLK_DIVISOR_SHIFT	0
383dc89ad14STom Warren #define SUPER_SCLK_DIVISOR_MASK		(0xff << SUPER_SCLK_DIVISOR_SHIFT)
384dc89ad14STom Warren 
385999c6bafSTom Warren /* CLK_RST_CONTROLLER_CLK_SYSTEM_RATE 0x30 */
386dc89ad14STom Warren #define CLK_SYS_RATE_HCLK_DISABLE_SHIFT 7
387dc89ad14STom Warren #define CLK_SYS_RATE_HCLK_DISABLE_MASK  (1 << CLK_SYS_RATE_HCLK_DISABLE_SHIFT)
388dc89ad14STom Warren #define CLK_SYS_RATE_AHB_RATE_SHIFT     4
389dc89ad14STom Warren #define CLK_SYS_RATE_AHB_RATE_MASK      (3 << CLK_SYS_RATE_AHB_RATE_SHIFT)
390dc89ad14STom Warren #define CLK_SYS_RATE_PCLK_DISABLE_SHIFT 3
391dc89ad14STom Warren #define CLK_SYS_RATE_PCLK_DISABLE_MASK  (1 << CLK_SYS_RATE_PCLK_DISABLE_SHIFT)
392dc89ad14STom Warren #define CLK_SYS_RATE_APB_RATE_SHIFT     0
393dc89ad14STom Warren #define CLK_SYS_RATE_APB_RATE_MASK      (3 << CLK_SYS_RATE_AHB_RATE_SHIFT)
394dc89ad14STom Warren 
395999c6bafSTom Warren /* CLK_RST_CONTROLLER_RST_CPUxx_CMPLX_CLR 0x344 */
3962fc65e28STom Warren #define CLR_CPURESET0			(1 << 0)
3972fc65e28STom Warren #define CLR_CPURESET1			(1 << 1)
3982fc65e28STom Warren #define CLR_CPURESET2			(1 << 2)
3992fc65e28STom Warren #define CLR_CPURESET3			(1 << 3)
4002fc65e28STom Warren #define CLR_DBGRESET0			(1 << 12)
4012fc65e28STom Warren #define CLR_DBGRESET1			(1 << 13)
4022fc65e28STom Warren #define CLR_DBGRESET2			(1 << 14)
4032fc65e28STom Warren #define CLR_DBGRESET3			(1 << 15)
4042fc65e28STom Warren #define CLR_CORERESET0			(1 << 16)
4052fc65e28STom Warren #define CLR_CORERESET1			(1 << 17)
4062fc65e28STom Warren #define CLR_CORERESET2			(1 << 18)
4072fc65e28STom Warren #define CLR_CORERESET3			(1 << 19)
4082fc65e28STom Warren #define CLR_CXRESET0			(1 << 20)
4092fc65e28STom Warren #define CLR_CXRESET1			(1 << 21)
4102fc65e28STom Warren #define CLR_CXRESET2			(1 << 22)
4112fc65e28STom Warren #define CLR_CXRESET3			(1 << 23)
412999c6bafSTom Warren #define CLR_L2RESET			(1 << 24)
4132fc65e28STom Warren #define CLR_NONCPURESET			(1 << 29)
414999c6bafSTom Warren #define CLR_PRESETDBG			(1 << 30)
415999c6bafSTom Warren 
416999c6bafSTom Warren /* CLK_RST_CONTROLLER_CLK_CPU_CMPLX_CLR 0x34c */
417999c6bafSTom Warren #define CLR_CPU0_CLK_STP		(1 << 8)
418999c6bafSTom Warren #define CLR_CPU1_CLK_STP		(1 << 9)
419999c6bafSTom Warren #define CLR_CPU2_CLK_STP		(1 << 10)
420999c6bafSTom Warren #define CLR_CPU3_CLK_STP		(1 << 11)
421999c6bafSTom Warren 
422999c6bafSTom Warren /* CRC_CLK_SOURCE_MSELECT_0 0x3b4 */
423999c6bafSTom Warren #define MSELECT_CLK_SRC_PLLP_OUT0	(0 << 29)
424999c6bafSTom Warren 
425999c6bafSTom Warren /* CRC_CLK_ENB_V_SET_0 0x440 */
426999c6bafSTom Warren #define SET_CLK_ENB_CPUG_ENABLE		(1 << 0)
427999c6bafSTom Warren #define SET_CLK_ENB_CPULP_ENABLE	(1 << 1)
428999c6bafSTom Warren #define SET_CLK_ENB_MSELECT_ENABLE	(1 << 3)
429999c6bafSTom Warren 
430999c6bafSTom Warren /* CLK_RST_CONTROLLER_UTMIP_PLL_CFG1_0 0x484 */
431999c6bafSTom Warren #define PLL_ACTIVE_POWERDOWN		(1 << 12)
432999c6bafSTom Warren #define PLL_ENABLE_POWERDOWN		(1 << 14)
433999c6bafSTom Warren #define PLLU_POWERDOWN			(1 << 16)
434999c6bafSTom Warren 
435999c6bafSTom Warren /* CLK_RST_CONTROLLER_UTMIP_PLL_CFG2_0 0x488 */
436999c6bafSTom Warren #define UTMIP_FORCE_PD_SAMP_A_POWERDOWN	(1 << 0)
437999c6bafSTom Warren #define UTMIP_FORCE_PD_SAMP_B_POWERDOWN	(1 << 2)
438999c6bafSTom Warren #define UTMIP_FORCE_PD_SAMP_C_POWERDOWN	(1 << 4)
439999c6bafSTom Warren 
440999c6bafSTom Warren /* CLK_RST_CONTROLLER_PLLX_MISC_3 */
441999c6bafSTom Warren #define PLLX_IDDQ_SHIFT			3
442999c6bafSTom Warren #define PLLX_IDDQ_MASK			(1U << PLLX_IDDQ_SHIFT)
4432fc65e28STom Warren 
44496e82a25SSimon Glass /* CLK_RST_PLLDP_SS_CFG */
44596e82a25SSimon Glass #define PLLDP_SS_CFG_CLAMP		(1 << 22)
44696e82a25SSimon Glass #define PLLDP_SS_CFG_UNDOCUMENTED	(1 << 24)
44796e82a25SSimon Glass #define PLLDP_SS_CFG_DITHER		(1 << 28)
44896e82a25SSimon Glass 
449*722e000cSTom Warren /* CLK_RST_PLLD_MISC */
450*722e000cSTom Warren #define PLLD_CLKENABLE			30
451*722e000cSTom Warren 
452dc89ad14STom Warren #endif	/* _TEGRA_CLK_RST_H_ */
453