1150c2493STom Warren /* 2*7aaa5a60STom Warren * (C) Copyright 2010-2015 3150c2493STom Warren * NVIDIA Corporation <www.nvidia.com> 4150c2493STom Warren * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6150c2493STom Warren */ 7150c2493STom Warren #include <asm/types.h> 8150c2493STom Warren 9150c2493STom Warren /* Stabilization delays, in usec */ 10150c2493STom Warren #define PLL_STABILIZATION_DELAY (300) 11150c2493STom Warren #define IO_STABILIZATION_DELAY (1000) 12150c2493STom Warren 13150c2493STom Warren #define PLLX_ENABLED (1 << 30) 14150c2493STom Warren #define CCLK_BURST_POLICY 0x20008888 15150c2493STom Warren #define SUPER_CCLK_DIVIDER 0x80000000 16150c2493STom Warren 17150c2493STom Warren /* Calculate clock fractional divider value from ref and target frequencies */ 18150c2493STom Warren #define CLK_DIVIDER(REF, FREQ) ((((REF) * 2) / FREQ) - 2) 19150c2493STom Warren 20150c2493STom Warren /* Calculate clock frequency value from reference and clock divider value */ 21150c2493STom Warren #define CLK_FREQUENCY(REF, REG) (((REF) * 2) / (REG + 2)) 22150c2493STom Warren 23150c2493STom Warren /* AVP/CPU ID */ 24150c2493STom Warren #define PG_UP_TAG_0_PID_CPU 0x55555555 /* CPU aka "a9" aka "mpcore" */ 25150c2493STom Warren #define PG_UP_TAG_0 0x0 26150c2493STom Warren 27b2871037STom Warren /* AP base physical address of internal SRAM */ 28b2871037STom Warren #define NV_PA_BASE_SRAM 0x40000000 29150c2493STom Warren 30150c2493STom Warren #define EXCEP_VECTOR_CPU_RESET_VECTOR (NV_PA_EVP_BASE + 0x100) 31150c2493STom Warren #define CSITE_CPU_DBG0_LAR (NV_PA_CSITE_BASE + 0x10FB0) 32150c2493STom Warren #define CSITE_CPU_DBG1_LAR (NV_PA_CSITE_BASE + 0x12FB0) 33150c2493STom Warren 34150c2493STom Warren #define FLOW_CTLR_HALT_COP_EVENTS (NV_PA_FLOW_BASE + 4) 35150c2493STom Warren #define FLOW_MODE_STOP 2 36150c2493STom Warren #define HALT_COP_EVENT_JTAG (1 << 28) 37150c2493STom Warren #define HALT_COP_EVENT_IRQ_1 (1 << 11) 38150c2493STom Warren #define HALT_COP_EVENT_FIQ_1 (1 << 9) 39150c2493STom Warren 40150c2493STom Warren /* This is the main entry into U-Boot, used by the Cortex-A9 */ 41150c2493STom Warren extern void _start(void); 42150c2493STom Warren 43150c2493STom Warren /** 4449493cb7STom Warren * Works out the SOC/SKU type used for clocks settings 45150c2493STom Warren * 46150c2493STom Warren * @return SOC type - see TEGRA_SOC... 47150c2493STom Warren */ 4849493cb7STom Warren int tegra_get_chip_sku(void); 4949493cb7STom Warren 5049493cb7STom Warren /** 5149493cb7STom Warren * Returns the pure SOC (chip ID) from the HIDREV register 5249493cb7STom Warren * 5349493cb7STom Warren * @return SOC ID - see CHIPID_TEGRAxx... 5449493cb7STom Warren */ 5549493cb7STom Warren int tegra_get_chip(void); 5649493cb7STom Warren 5749493cb7STom Warren /** 5849493cb7STom Warren * Returns the SKU ID from the sku_info register 5949493cb7STom Warren * 6049493cb7STom Warren * @return SKU ID - see SKU_ID_Txx... 6149493cb7STom Warren */ 6249493cb7STom Warren int tegra_get_sku_info(void); 6349493cb7STom Warren 6449493cb7STom Warren /* Do any chip-specific cache config */ 65d0edce4fSTom Warren void config_cache(void); 66df3443dfSBryan Wu 6773c38934SStephen Warren #if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE) 6873c38934SStephen Warren bool tegra_cpu_is_non_secure(void); 6973c38934SStephen Warren #endif 70