xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-sunxi/p2wi.h (revision 0d485b9095328cdc81b2ee94ff59b988c69b9127)
1*3b10e6ebSOliver Schinagl /*
2*3b10e6ebSOliver Schinagl  * Sunxi platform Push-Push i2c register definition.
3*3b10e6ebSOliver Schinagl  *
4*3b10e6ebSOliver Schinagl  * (c) Copyright 2013 Oliver Schinagl <oliver@schinagl.nl>
5*3b10e6ebSOliver Schinagl  * http://linux-sunxi.org
6*3b10e6ebSOliver Schinagl  *
7*3b10e6ebSOliver Schinagl  * (c)Copyright 2006-2013
8*3b10e6ebSOliver Schinagl  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
9*3b10e6ebSOliver Schinagl  * Berg Xing <bergxing@allwinnertech.com>
10*3b10e6ebSOliver Schinagl  * Tom Cubie <tangliang@allwinnertech.com>
11*3b10e6ebSOliver Schinagl  *
12*3b10e6ebSOliver Schinagl  * SPDX-License-Identifier:	GPL-2.0+
13*3b10e6ebSOliver Schinagl  */
14*3b10e6ebSOliver Schinagl 
15*3b10e6ebSOliver Schinagl #ifndef _SUNXI_P2WI_H
16*3b10e6ebSOliver Schinagl #define _SUNXI_P2WI_H
17*3b10e6ebSOliver Schinagl 
18*3b10e6ebSOliver Schinagl #include <linux/types.h>
19*3b10e6ebSOliver Schinagl 
20*3b10e6ebSOliver Schinagl #define P2WI_CTRL_RESET (0x1 << 0)
21*3b10e6ebSOliver Schinagl #define P2WI_CTRL_IRQ_EN (0x1 << 1)
22*3b10e6ebSOliver Schinagl #define P2WI_CTRL_TRANS_ABORT (0x1 << 6)
23*3b10e6ebSOliver Schinagl #define P2WI_CTRL_TRANS_START (0x1 << 7)
24*3b10e6ebSOliver Schinagl 
25*3b10e6ebSOliver Schinagl #define __P2WI_CC_CLK(n) (((n) & 0xff) << 0)
26*3b10e6ebSOliver Schinagl #define P2WI_CC_CLK_MASK __P2WI_CC_CLK_DIV(0xff)
27*3b10e6ebSOliver Schinagl #define __P2WI_CC_CLK_DIV(n) (((n) >> 1) - 1)
28*3b10e6ebSOliver Schinagl #define P2WI_CC_CLK_DIV(n) \
29*3b10e6ebSOliver Schinagl 	__P2WI_CC_CLK(__P2WI_CC_CLK_DIV(n))
30*3b10e6ebSOliver Schinagl #define P2WI_CC_SDA_OUT_DELAY(n) (((n) & 0x7) << 8)
31*3b10e6ebSOliver Schinagl #define P2WI_CC_SDA_OUT_DELAY_MASK P2WI_CC_SDA_OUT_DELAY(0x7)
32*3b10e6ebSOliver Schinagl 
33*3b10e6ebSOliver Schinagl #define P2WI_IRQ_TRANS_DONE (0x1 << 0)
34*3b10e6ebSOliver Schinagl #define P2WI_IRQ_TRANS_ERR (0x1 << 1)
35*3b10e6ebSOliver Schinagl #define P2WI_IRQ_LOAD_BUSY (0x1 << 2)
36*3b10e6ebSOliver Schinagl 
37*3b10e6ebSOliver Schinagl #define P2WI_STAT_TRANS_DONE (0x1 << 0)
38*3b10e6ebSOliver Schinagl #define P2WI_STAT_TRANS_ERR (0x1 << 1)
39*3b10e6ebSOliver Schinagl #define P2WI_STAT_LOAD_BUSY (0x1 << 2)
40*3b10e6ebSOliver Schinagl #define __P2WI_STAT_TRANS_ERR(n) (((n) & 0xff) << 8)
41*3b10e6ebSOliver Schinagl #define P2WI_STAT_TRANS_ERR_MASK __P2WI_STAT_TRANS_ERR_ID(0xff)
42*3b10e6ebSOliver Schinagl #define __P2WI_STAT_TRANS_ERR_BYTE_1 0x01
43*3b10e6ebSOliver Schinagl #define __P2WI_STAT_TRANS_ERR_BYTE_2 0x02
44*3b10e6ebSOliver Schinagl #define __P2WI_STAT_TRANS_ERR_BYTE_3 0x04
45*3b10e6ebSOliver Schinagl #define __P2WI_STAT_TRANS_ERR_BYTE_4 0x08
46*3b10e6ebSOliver Schinagl #define __P2WI_STAT_TRANS_ERR_BYTE_5 0x10
47*3b10e6ebSOliver Schinagl #define __P2WI_STAT_TRANS_ERR_BYTE_6 0x20
48*3b10e6ebSOliver Schinagl #define __P2WI_STAT_TRANS_ERR_BYTE_7 0x40
49*3b10e6ebSOliver Schinagl #define __P2WI_STAT_TRANS_ERR_BYTE_8 0x80
50*3b10e6ebSOliver Schinagl #define P2WI_STAT_TRANS_ERR_BYTE_1 \
51*3b10e6ebSOliver Schinagl 	__P2WI_STAT_TRANS_ERR(__P2WI_STAT_TRANS_ERR_BYTE_1)
52*3b10e6ebSOliver Schinagl #define P2WI_STAT_TRANS_ERR_BYTE_2 \
53*3b10e6ebSOliver Schinagl 	__P2WI_STAT_TRANS_ERR(__P2WI_STAT_TRANS_ERR_BYTE_2)
54*3b10e6ebSOliver Schinagl #define P2WI_STAT_TRANS_ERR_BYTE_3 \
55*3b10e6ebSOliver Schinagl 	__P2WI_STAT_TRANS_ERR(__P2WI_STAT_TRANS_ERR_BYTE_3)
56*3b10e6ebSOliver Schinagl #define P2WI_STAT_TRANS_ERR_BYTE_4 \
57*3b10e6ebSOliver Schinagl 	__P2WI_STAT_TRANS_ERR(__P2WI_STAT_TRANS_ERR_BYTE_4)
58*3b10e6ebSOliver Schinagl #define P2WI_STAT_TRANS_ERR_BYTE_5 \
59*3b10e6ebSOliver Schinagl 	__P2WI_STAT_TRANS_ERR(__P2WI_STAT_TRANS_ERR_BYTE_5)
60*3b10e6ebSOliver Schinagl #define P2WI_STAT_TRANS_ERR_BYTE_6 \
61*3b10e6ebSOliver Schinagl 	__P2WI_STAT_TRANS_ERR(__P2WI_STAT_TRANS_ERR_BYTE_6)
62*3b10e6ebSOliver Schinagl #define P2WI_STAT_TRANS_ERR_BYTE_7 \
63*3b10e6ebSOliver Schinagl 	__P2WI_STAT_TRANS_ERR(__P2WI_STAT_TRANS_ERR_BYTE_7)
64*3b10e6ebSOliver Schinagl #define P2WI_STAT_TRANS_ERR_BYTE_8 \
65*3b10e6ebSOliver Schinagl 	__P2WI_STAT_TRANS_ERR(__P2WI_STAT_TRANS_ERR_BYTE_8)
66*3b10e6ebSOliver Schinagl 
67*3b10e6ebSOliver Schinagl #define P2WI_DATADDR_BYTE_1(n) (((n) & 0xff) << 0)
68*3b10e6ebSOliver Schinagl #define P2WI_DATADDR_BYTE_1_MASK P2WI_DATADDR_BYTE_1(0xff)
69*3b10e6ebSOliver Schinagl #define P2WI_DATADDR_BYTE_2(n) (((n) & 0xff) << 8)
70*3b10e6ebSOliver Schinagl #define P2WI_DATADDR_BYTE_2_MASK P2WI_DATADDR_BYTE_2(0xff)
71*3b10e6ebSOliver Schinagl #define P2WI_DATADDR_BYTE_3(n) (((n) & 0xff) << 16)
72*3b10e6ebSOliver Schinagl #define P2WI_DATADDR_BYTE_3_MASK P2WI_DATADDR_BYTE_3(0xff)
73*3b10e6ebSOliver Schinagl #define P2WI_DATADDR_BYTE_4(n) (((n) & 0xff) << 24)
74*3b10e6ebSOliver Schinagl #define P2WI_DATADDR_BYTE_4_MASK P2WI_DATADDR_BYTE_4(0xff)
75*3b10e6ebSOliver Schinagl #define P2WI_DATADDR_BYTE_5(n) (((n) & 0xff) << 0)
76*3b10e6ebSOliver Schinagl #define P2WI_DATADDR_BYTE_5_MASK P2WI_DATADDR_BYTE_5(0xff)
77*3b10e6ebSOliver Schinagl #define P2WI_DATADDR_BYTE_6(n) (((n) & 0xff) << 8)
78*3b10e6ebSOliver Schinagl #define P2WI_DATADDR_BYTE_6_MASK P2WI_DATADDR_BYTE_6(0xff)
79*3b10e6ebSOliver Schinagl #define P2WI_DATADDR_BYTE_7(n) (((n) & 0xff) << 16)
80*3b10e6ebSOliver Schinagl #define P2WI_DATADDR_BYTE_7_MASK P2WI_DATADDR_BYTE_7(0xff)
81*3b10e6ebSOliver Schinagl #define P2WI_DATADDR_BYTE_8(n) (((n) & 0xff) << 24)
82*3b10e6ebSOliver Schinagl #define P2WI_DATADDR_BYTE_8_MASK P2WI_DATADDR_BYTE_8(0xff)
83*3b10e6ebSOliver Schinagl 
84*3b10e6ebSOliver Schinagl #define __P2WI_DATA_NUM_BYTES(n) (((n) & 0x7) << 0)
85*3b10e6ebSOliver Schinagl #define P2WI_DATA_NUM_BYTES_MASK __P2WI_DATA_NUM_BYTES(0x7)
86*3b10e6ebSOliver Schinagl #define P2WI_DATA_NUM_BYTES(n) __P2WI_DATA_NUM_BYTES((n) - 1)
87*3b10e6ebSOliver Schinagl #define P2WI_DATA_NUM_BYTES_READ (0x1 << 4)
88*3b10e6ebSOliver Schinagl 
89*3b10e6ebSOliver Schinagl #define P2WI_DATA_BYTE_1(n) (((n) & 0xff) << 0)
90*3b10e6ebSOliver Schinagl #define P2WI_DATA_BYTE_1_MASK P2WI_DATA_BYTE_1(0xff)
91*3b10e6ebSOliver Schinagl #define P2WI_DATA_BYTE_2(n) (((n) & 0xff) << 8)
92*3b10e6ebSOliver Schinagl #define P2WI_DATA_BYTE_2_MASK P2WI_DATA_BYTE_2(0xff)
93*3b10e6ebSOliver Schinagl #define P2WI_DATA_BYTE_3(n) (((n) & 0xff) << 16)
94*3b10e6ebSOliver Schinagl #define P2WI_DATA_BYTE_3_MASK P2WI_DATA_BYTE_3(0xff)
95*3b10e6ebSOliver Schinagl #define P2WI_DATA_BYTE_4(n) (((n) & 0xff) << 24)
96*3b10e6ebSOliver Schinagl #define P2WI_DATA_BYTE_4_MASK P2WI_DATA_BYTE_4(0xff)
97*3b10e6ebSOliver Schinagl #define P2WI_DATA_BYTE_5(n) (((n) & 0xff) << 0)
98*3b10e6ebSOliver Schinagl #define P2WI_DATA_BYTE_5_MASK P2WI_DATA_BYTE_5(0xff)
99*3b10e6ebSOliver Schinagl #define P2WI_DATA_BYTE_6(n) (((n) & 0xff) << 8)
100*3b10e6ebSOliver Schinagl #define P2WI_DATA_BYTE_6_MASK P2WI_DATA_BYTE_6(0xff)
101*3b10e6ebSOliver Schinagl #define P2WI_DATA_BYTE_7(n) (((n) & 0xff) << 16)
102*3b10e6ebSOliver Schinagl #define P2WI_DATA_BYTE_7_MASK P2WI_DATA_BYTE_7(0xff)
103*3b10e6ebSOliver Schinagl #define P2WI_DATA_BYTE_8(n) (((n) & 0xff) << 24)
104*3b10e6ebSOliver Schinagl #define P2WI_DATA_BYTE_8_MASK P2WI_DATA_BYTE_8(0xff)
105*3b10e6ebSOliver Schinagl 
106*3b10e6ebSOliver Schinagl #define P2WI_LINECTRL_SDA_CTRL_EN (0x1 << 0)
107*3b10e6ebSOliver Schinagl #define P2WI_LINECTRL_SDA_OUT_HIGH (0x1 << 1)
108*3b10e6ebSOliver Schinagl #define P2WI_LINECTRL_SCL_CTRL_EN (0x1 << 2)
109*3b10e6ebSOliver Schinagl #define P2WI_LINECTRL_SCL_OUT_HIGH (0x1 << 3)
110*3b10e6ebSOliver Schinagl #define P2WI_LINECTRL_SDA_STATE_HIGH (0x1 << 4)
111*3b10e6ebSOliver Schinagl #define P2WI_LINECTRL_SCL_STATE_HIGH (0x1 << 5)
112*3b10e6ebSOliver Schinagl 
113*3b10e6ebSOliver Schinagl #define P2WI_PM_DEV_ADDR(n) (((n) & 0xff) << 0)
114*3b10e6ebSOliver Schinagl #define P2WI_PM_DEV_ADDR_MASK P2WI_PM_DEV_ADDR(0xff)
115*3b10e6ebSOliver Schinagl #define P2WI_PM_CTRL_ADDR(n) (((n) & 0xff) << 8)
116*3b10e6ebSOliver Schinagl #define P2WI_PM_CTRL_ADDR_MASK P2WI_PM_CTRL_ADDR(0xff)
117*3b10e6ebSOliver Schinagl #define P2WI_PM_INIT_DATA(n) (((n) & 0xff) << 16)
118*3b10e6ebSOliver Schinagl #define P2WI_PM_INIT_DATA_MASK P2WI_PM_INIT_DATA(0xff)
119*3b10e6ebSOliver Schinagl #define P2WI_PM_INIT_SEND (0x1 << 31)
120*3b10e6ebSOliver Schinagl 
121*3b10e6ebSOliver Schinagl struct sunxi_p2wi_reg {
122*3b10e6ebSOliver Schinagl 	u32 ctrl;	/* 0x00 control */
123*3b10e6ebSOliver Schinagl 	u32 cc;		/* 0x04 clock control */
124*3b10e6ebSOliver Schinagl 	u32 irq;	/* 0x08 interrupt */
125*3b10e6ebSOliver Schinagl 	u32 status;	/* 0x0c status */
126*3b10e6ebSOliver Schinagl 	u32 dataddr0;	/* 0x10 data address 0 */
127*3b10e6ebSOliver Schinagl 	u32 dataddr1;	/* 0x14 data address 1 */
128*3b10e6ebSOliver Schinagl 	u32 numbytes;	/* 0x18 num bytes */
129*3b10e6ebSOliver Schinagl 	u32 data0;	/* 0x1c data buffer 0 */
130*3b10e6ebSOliver Schinagl 	u32 data1;	/* 0x20 data buffer 1 */
131*3b10e6ebSOliver Schinagl 	u32 linectrl;	/* 0x24 line control */
132*3b10e6ebSOliver Schinagl 	u32 pm;		/* 0x28 power management */
133*3b10e6ebSOliver Schinagl };
134*3b10e6ebSOliver Schinagl 
135*3b10e6ebSOliver Schinagl void p2wi_init(void);
136*3b10e6ebSOliver Schinagl int p2wi_change_to_p2wi_mode(u8 slave_addr, u8 ctrl_reg, u8 init_data);
137*3b10e6ebSOliver Schinagl int p2wi_read(const u8 addr, u8 *data);
138*3b10e6ebSOliver Schinagl int p2wi_write(const u8 addr, u8 data);
139*3b10e6ebSOliver Schinagl 
140*3b10e6ebSOliver Schinagl #endif /* _SUNXI_P2WI_H */
141