17f2c521fSLuc Verhaegen /* 27f2c521fSLuc Verhaegen * Sunxi platform display controller register and constant defines 37f2c521fSLuc Verhaegen * 47f2c521fSLuc Verhaegen * (C) Copyright 2014 Hans de Goede <hdegoede@redhat.com> 57f2c521fSLuc Verhaegen * 67f2c521fSLuc Verhaegen * SPDX-License-Identifier: GPL-2.0+ 77f2c521fSLuc Verhaegen */ 87f2c521fSLuc Verhaegen 97f2c521fSLuc Verhaegen #ifndef _SUNXI_DISPLAY_H 107f2c521fSLuc Verhaegen #define _SUNXI_DISPLAY_H 117f2c521fSLuc Verhaegen 127cd6f92dSHans de Goede struct sunxi_de_fe_reg { 137cd6f92dSHans de Goede u32 enable; /* 0x000 */ 147cd6f92dSHans de Goede u32 frame_ctrl; /* 0x004 */ 157cd6f92dSHans de Goede u32 bypass; /* 0x008 */ 167cd6f92dSHans de Goede u32 algorithm_sel; /* 0x00c */ 177cd6f92dSHans de Goede u32 line_int_ctrl; /* 0x010 */ 187cd6f92dSHans de Goede u8 res0[0x0c]; /* 0x014 */ 197cd6f92dSHans de Goede u32 ch0_addr; /* 0x020 */ 207cd6f92dSHans de Goede u32 ch1_addr; /* 0x024 */ 217cd6f92dSHans de Goede u32 ch2_addr; /* 0x028 */ 227cd6f92dSHans de Goede u32 field_sequence; /* 0x02c */ 237cd6f92dSHans de Goede u32 ch0_offset; /* 0x030 */ 247cd6f92dSHans de Goede u32 ch1_offset; /* 0x034 */ 257cd6f92dSHans de Goede u32 ch2_offset; /* 0x038 */ 267cd6f92dSHans de Goede u8 res1[0x04]; /* 0x03c */ 277cd6f92dSHans de Goede u32 ch0_stride; /* 0x040 */ 287cd6f92dSHans de Goede u32 ch1_stride; /* 0x044 */ 297cd6f92dSHans de Goede u32 ch2_stride; /* 0x048 */ 307cd6f92dSHans de Goede u32 input_fmt; /* 0x04c */ 317cd6f92dSHans de Goede u32 ch3_addr; /* 0x050 */ 327cd6f92dSHans de Goede u32 ch4_addr; /* 0x054 */ 337cd6f92dSHans de Goede u32 ch5_addr; /* 0x058 */ 347cd6f92dSHans de Goede u32 output_fmt; /* 0x05c */ 357cd6f92dSHans de Goede u32 int_enable; /* 0x060 */ 367cd6f92dSHans de Goede u32 int_status; /* 0x064 */ 377cd6f92dSHans de Goede u32 status; /* 0x068 */ 387cd6f92dSHans de Goede u8 res2[0x04]; /* 0x06c */ 397cd6f92dSHans de Goede u32 csc_coef00; /* 0x070 */ 407cd6f92dSHans de Goede u32 csc_coef01; /* 0x074 */ 417cd6f92dSHans de Goede u32 csc_coef02; /* 0x078 */ 427cd6f92dSHans de Goede u32 csc_coef03; /* 0x07c */ 437cd6f92dSHans de Goede u32 csc_coef10; /* 0x080 */ 447cd6f92dSHans de Goede u32 csc_coef11; /* 0x084 */ 457cd6f92dSHans de Goede u32 csc_coef12; /* 0x088 */ 467cd6f92dSHans de Goede u32 csc_coef13; /* 0x08c */ 477cd6f92dSHans de Goede u32 csc_coef20; /* 0x090 */ 487cd6f92dSHans de Goede u32 csc_coef21; /* 0x094 */ 497cd6f92dSHans de Goede u32 csc_coef22; /* 0x098 */ 507cd6f92dSHans de Goede u32 csc_coef23; /* 0x09c */ 517cd6f92dSHans de Goede u32 deinterlace_ctrl; /* 0x0a0 */ 527cd6f92dSHans de Goede u32 deinterlace_diag; /* 0x0a4 */ 537cd6f92dSHans de Goede u32 deinterlace_tempdiff; /* 0x0a8 */ 547cd6f92dSHans de Goede u32 deinterlace_sawtooth; /* 0x0ac */ 557cd6f92dSHans de Goede u32 deinterlace_spatcomp; /* 0x0b0 */ 567cd6f92dSHans de Goede u32 deinterlace_burstlen; /* 0x0b4 */ 577cd6f92dSHans de Goede u32 deinterlace_preluma; /* 0x0b8 */ 587cd6f92dSHans de Goede u32 deinterlace_tile_addr; /* 0x0bc */ 597cd6f92dSHans de Goede u32 deinterlace_tile_stride; /* 0x0c0 */ 607cd6f92dSHans de Goede u8 res3[0x0c]; /* 0x0c4 */ 617cd6f92dSHans de Goede u32 wb_stride_enable; /* 0x0d0 */ 627cd6f92dSHans de Goede u32 ch3_stride; /* 0x0d4 */ 637cd6f92dSHans de Goede u32 ch4_stride; /* 0x0d8 */ 647cd6f92dSHans de Goede u32 ch5_stride; /* 0x0dc */ 657cd6f92dSHans de Goede u32 fe_3d_ctrl; /* 0x0e0 */ 667cd6f92dSHans de Goede u32 fe_3d_ch0_addr; /* 0x0e4 */ 677cd6f92dSHans de Goede u32 fe_3d_ch1_addr; /* 0x0e8 */ 687cd6f92dSHans de Goede u32 fe_3d_ch2_addr; /* 0x0ec */ 697cd6f92dSHans de Goede u32 fe_3d_ch0_offset; /* 0x0f0 */ 707cd6f92dSHans de Goede u32 fe_3d_ch1_offset; /* 0x0f4 */ 717cd6f92dSHans de Goede u32 fe_3d_ch2_offset; /* 0x0f8 */ 727cd6f92dSHans de Goede u8 res4[0x04]; /* 0x0fc */ 737cd6f92dSHans de Goede u32 ch0_insize; /* 0x100 */ 747cd6f92dSHans de Goede u32 ch0_outsize; /* 0x104 */ 757cd6f92dSHans de Goede u32 ch0_horzfact; /* 0x108 */ 767cd6f92dSHans de Goede u32 ch0_vertfact; /* 0x10c */ 777cd6f92dSHans de Goede u32 ch0_horzphase; /* 0x110 */ 787cd6f92dSHans de Goede u32 ch0_vertphase0; /* 0x114 */ 797cd6f92dSHans de Goede u32 ch0_vertphase1; /* 0x118 */ 807cd6f92dSHans de Goede u8 res5[0x04]; /* 0x11c */ 817cd6f92dSHans de Goede u32 ch0_horztapoffset0; /* 0x120 */ 827cd6f92dSHans de Goede u32 ch0_horztapoffset1; /* 0x124 */ 837cd6f92dSHans de Goede u32 ch0_verttapoffset; /* 0x128 */ 847cd6f92dSHans de Goede u8 res6[0xd4]; /* 0x12c */ 857cd6f92dSHans de Goede u32 ch1_insize; /* 0x200 */ 867cd6f92dSHans de Goede u32 ch1_outsize; /* 0x204 */ 877cd6f92dSHans de Goede u32 ch1_horzfact; /* 0x208 */ 887cd6f92dSHans de Goede u32 ch1_vertfact; /* 0x20c */ 897cd6f92dSHans de Goede u32 ch1_horzphase; /* 0x210 */ 907cd6f92dSHans de Goede u32 ch1_vertphase0; /* 0x214 */ 917cd6f92dSHans de Goede u32 ch1_vertphase1; /* 0x218 */ 927cd6f92dSHans de Goede u8 res7[0x04]; /* 0x21c */ 937cd6f92dSHans de Goede u32 ch1_horztapoffset0; /* 0x220 */ 947cd6f92dSHans de Goede u32 ch1_horztapoffset1; /* 0x224 */ 957cd6f92dSHans de Goede u32 ch1_verttapoffset; /* 0x228 */ 967cd6f92dSHans de Goede u8 res8[0x1d4]; /* 0x22c */ 977cd6f92dSHans de Goede u32 ch0_horzcoef0[32]; /* 0x400 */ 987cd6f92dSHans de Goede u32 ch0_horzcoef1[32]; /* 0x480 */ 997cd6f92dSHans de Goede u32 ch0_vertcoef[32]; /* 0x500 */ 1007cd6f92dSHans de Goede u8 res9[0x80]; /* 0x580 */ 1017cd6f92dSHans de Goede u32 ch1_horzcoef0[32]; /* 0x600 */ 1027cd6f92dSHans de Goede u32 ch1_horzcoef1[32]; /* 0x680 */ 1037cd6f92dSHans de Goede u32 ch1_vertcoef[32]; /* 0x700 */ 1047cd6f92dSHans de Goede u8 res10[0x280]; /* 0x780 */ 1057cd6f92dSHans de Goede u32 vpp_enable; /* 0xa00 */ 1067cd6f92dSHans de Goede u32 vpp_dcti; /* 0xa04 */ 1077cd6f92dSHans de Goede u32 vpp_lp1; /* 0xa08 */ 1087cd6f92dSHans de Goede u32 vpp_lp2; /* 0xa0c */ 1097cd6f92dSHans de Goede u32 vpp_wle; /* 0xa10 */ 1107cd6f92dSHans de Goede u32 vpp_ble; /* 0xa14 */ 1117cd6f92dSHans de Goede }; 1127cd6f92dSHans de Goede 1137f2c521fSLuc Verhaegen struct sunxi_de_be_reg { 1147f2c521fSLuc Verhaegen u8 res0[0x800]; /* 0x000 */ 1157f2c521fSLuc Verhaegen u32 mode; /* 0x800 */ 1167f2c521fSLuc Verhaegen u32 backcolor; /* 0x804 */ 1177f2c521fSLuc Verhaegen u32 disp_size; /* 0x808 */ 1187f2c521fSLuc Verhaegen u8 res1[0x4]; /* 0x80c */ 1197f2c521fSLuc Verhaegen u32 layer0_size; /* 0x810 */ 1207f2c521fSLuc Verhaegen u32 layer1_size; /* 0x814 */ 1217f2c521fSLuc Verhaegen u32 layer2_size; /* 0x818 */ 1227f2c521fSLuc Verhaegen u32 layer3_size; /* 0x81c */ 1237f2c521fSLuc Verhaegen u32 layer0_pos; /* 0x820 */ 1247f2c521fSLuc Verhaegen u32 layer1_pos; /* 0x824 */ 1257f2c521fSLuc Verhaegen u32 layer2_pos; /* 0x828 */ 1267f2c521fSLuc Verhaegen u32 layer3_pos; /* 0x82c */ 1277f2c521fSLuc Verhaegen u8 res2[0x10]; /* 0x830 */ 1287f2c521fSLuc Verhaegen u32 layer0_stride; /* 0x840 */ 1297f2c521fSLuc Verhaegen u32 layer1_stride; /* 0x844 */ 1307f2c521fSLuc Verhaegen u32 layer2_stride; /* 0x848 */ 1317f2c521fSLuc Verhaegen u32 layer3_stride; /* 0x84c */ 1327f2c521fSLuc Verhaegen u32 layer0_addr_low32b; /* 0x850 */ 1337f2c521fSLuc Verhaegen u32 layer1_addr_low32b; /* 0x854 */ 1347f2c521fSLuc Verhaegen u32 layer2_addr_low32b; /* 0x858 */ 1357f2c521fSLuc Verhaegen u32 layer3_addr_low32b; /* 0x85c */ 1367f2c521fSLuc Verhaegen u32 layer0_addr_high4b; /* 0x860 */ 1377f2c521fSLuc Verhaegen u32 layer1_addr_high4b; /* 0x864 */ 1387f2c521fSLuc Verhaegen u32 layer2_addr_high4b; /* 0x868 */ 1397f2c521fSLuc Verhaegen u32 layer3_addr_high4b; /* 0x86c */ 1407f2c521fSLuc Verhaegen u32 reg_ctrl; /* 0x870 */ 1417f2c521fSLuc Verhaegen u8 res3[0xc]; /* 0x874 */ 1427f2c521fSLuc Verhaegen u32 color_key_max; /* 0x880 */ 1437f2c521fSLuc Verhaegen u32 color_key_min; /* 0x884 */ 1447f2c521fSLuc Verhaegen u32 color_key_config; /* 0x888 */ 1457f2c521fSLuc Verhaegen u8 res4[0x4]; /* 0x88c */ 1467f2c521fSLuc Verhaegen u32 layer0_attr0_ctrl; /* 0x890 */ 1477f2c521fSLuc Verhaegen u32 layer1_attr0_ctrl; /* 0x894 */ 1487f2c521fSLuc Verhaegen u32 layer2_attr0_ctrl; /* 0x898 */ 1497f2c521fSLuc Verhaegen u32 layer3_attr0_ctrl; /* 0x89c */ 1507f2c521fSLuc Verhaegen u32 layer0_attr1_ctrl; /* 0x8a0 */ 1517f2c521fSLuc Verhaegen u32 layer1_attr1_ctrl; /* 0x8a4 */ 1527f2c521fSLuc Verhaegen u32 layer2_attr1_ctrl; /* 0x8a8 */ 1537f2c521fSLuc Verhaegen u32 layer3_attr1_ctrl; /* 0x8ac */ 154*0ecb43a8SHans de Goede u8 res5[0x110]; /* 0x8b0 */ 155*0ecb43a8SHans de Goede u32 output_color_ctrl; /* 0x9c0 */ 156*0ecb43a8SHans de Goede u8 res6[0xc]; /* 0x9c4 */ 157*0ecb43a8SHans de Goede u32 output_color_coef[12]; /* 0x9d0 */ 1587f2c521fSLuc Verhaegen }; 1597f2c521fSLuc Verhaegen 1607f2c521fSLuc Verhaegen struct sunxi_hdmi_reg { 1617f2c521fSLuc Verhaegen u32 version_id; /* 0x000 */ 1627f2c521fSLuc Verhaegen u32 ctrl; /* 0x004 */ 1637f2c521fSLuc Verhaegen u32 irq; /* 0x008 */ 1647f2c521fSLuc Verhaegen u32 hpd; /* 0x00c */ 1657f2c521fSLuc Verhaegen u32 video_ctrl; /* 0x010 */ 1667f2c521fSLuc Verhaegen u32 video_size; /* 0x014 */ 1677f2c521fSLuc Verhaegen u32 video_bp; /* 0x018 */ 1687f2c521fSLuc Verhaegen u32 video_fp; /* 0x01c */ 1697f2c521fSLuc Verhaegen u32 video_spw; /* 0x020 */ 1707f2c521fSLuc Verhaegen u32 video_polarity; /* 0x024 */ 1715ee0bea4SHans de Goede u8 res0[0x58]; /* 0x028 */ 1725ee0bea4SHans de Goede u8 avi_info_frame[0x14]; /* 0x080 */ 1735ee0bea4SHans de Goede u8 res1[0x4c]; /* 0x094 */ 1745ee0bea4SHans de Goede u32 qcp_packet0; /* 0x0e0 */ 1755ee0bea4SHans de Goede u32 qcp_packet1; /* 0x0e4 */ 1765ee0bea4SHans de Goede u8 res2[0x118]; /* 0x0e8 */ 1777f2c521fSLuc Verhaegen u32 pad_ctrl0; /* 0x200 */ 1787f2c521fSLuc Verhaegen u32 pad_ctrl1; /* 0x204 */ 1797f2c521fSLuc Verhaegen u32 pll_ctrl; /* 0x208 */ 1807f2c521fSLuc Verhaegen u32 pll_dbg0; /* 0x20c */ 18175481607SHans de Goede u32 pll_dbg1; /* 0x210 */ 18275481607SHans de Goede u32 hpd_cec; /* 0x214 */ 1835ee0bea4SHans de Goede u8 res3[0x28]; /* 0x218 */ 1845ee0bea4SHans de Goede u8 vendor_info_frame[0x14]; /* 0x240 */ 1855ee0bea4SHans de Goede u8 res4[0x9c]; /* 0x254 */ 18675481607SHans de Goede u32 pkt_ctrl0; /* 0x2f0 */ 18775481607SHans de Goede u32 pkt_ctrl1; /* 0x2f4 */ 1885ee0bea4SHans de Goede u8 res5[0x8]; /* 0x2f8 */ 1895ee0bea4SHans de Goede u32 unknown; /* 0x300 */ 1905ee0bea4SHans de Goede u8 res6[0xc]; /* 0x304 */ 19175481607SHans de Goede u32 audio_sample_count; /* 0x310 */ 1925ee0bea4SHans de Goede u8 res7[0xec]; /* 0x314 */ 19375481607SHans de Goede u32 audio_tx_fifo; /* 0x400 */ 1945ee0bea4SHans de Goede u8 res8[0xfc]; /* 0x404 */ 19575481607SHans de Goede #ifndef CONFIG_MACH_SUN6I 19675481607SHans de Goede u32 ddc_ctrl; /* 0x500 */ 19775481607SHans de Goede u32 ddc_addr; /* 0x504 */ 19875481607SHans de Goede u32 ddc_int_mask; /* 0x508 */ 19975481607SHans de Goede u32 ddc_int_status; /* 0x50c */ 20075481607SHans de Goede u32 ddc_fifo_ctrl; /* 0x510 */ 20175481607SHans de Goede u32 ddc_fifo_status; /* 0x514 */ 20275481607SHans de Goede u32 ddc_fifo_data; /* 0x518 */ 20375481607SHans de Goede u32 ddc_byte_count; /* 0x51c */ 20475481607SHans de Goede u32 ddc_cmnd; /* 0x520 */ 20575481607SHans de Goede u32 ddc_exreg; /* 0x524 */ 20675481607SHans de Goede u32 ddc_clock; /* 0x528 */ 2075ee0bea4SHans de Goede u8 res9[0x14]; /* 0x52c */ 20875481607SHans de Goede u32 ddc_line_ctrl; /* 0x540 */ 20975481607SHans de Goede #else 21075481607SHans de Goede u32 ddc_ctrl; /* 0x500 */ 21175481607SHans de Goede u32 ddc_exreg; /* 0x504 */ 21275481607SHans de Goede u32 ddc_cmnd; /* 0x508 */ 21375481607SHans de Goede u32 ddc_addr; /* 0x50c */ 21475481607SHans de Goede u32 ddc_int_mask; /* 0x510 */ 21575481607SHans de Goede u32 ddc_int_status; /* 0x514 */ 21675481607SHans de Goede u32 ddc_fifo_ctrl; /* 0x518 */ 21775481607SHans de Goede u32 ddc_fifo_status; /* 0x51c */ 21875481607SHans de Goede u32 ddc_clock; /* 0x520 */ 21975481607SHans de Goede u32 ddc_timeout; /* 0x524 */ 2205ee0bea4SHans de Goede u8 res9[0x18]; /* 0x528 */ 22175481607SHans de Goede u32 ddc_dbg; /* 0x540 */ 2225ee0bea4SHans de Goede u8 res10[0x3c]; /* 0x544 */ 22375481607SHans de Goede u32 ddc_fifo_data; /* 0x580 */ 22475481607SHans de Goede #endif 2257f2c521fSLuc Verhaegen }; 2267f2c521fSLuc Verhaegen 2277f2c521fSLuc Verhaegen /* 2287cd6f92dSHans de Goede * DE-FE register constants. 2297cd6f92dSHans de Goede */ 2307cd6f92dSHans de Goede #define SUNXI_DE_FE_WIDTH(x) (((x) - 1) << 0) 2317cd6f92dSHans de Goede #define SUNXI_DE_FE_HEIGHT(y) (((y) - 1) << 16) 2327cd6f92dSHans de Goede #define SUNXI_DE_FE_FACTOR_INT(n) ((n) << 16) 2337cd6f92dSHans de Goede #define SUNXI_DE_FE_ENABLE_EN (1 << 0) 2347cd6f92dSHans de Goede #define SUNXI_DE_FE_FRAME_CTRL_REG_RDY (1 << 0) 2357cd6f92dSHans de Goede #define SUNXI_DE_FE_FRAME_CTRL_COEF_RDY (1 << 1) 2367cd6f92dSHans de Goede #define SUNXI_DE_FE_FRAME_CTRL_FRM_START (1 << 16) 2377cd6f92dSHans de Goede #define SUNXI_DE_FE_BYPASS_CSC_BYPASS (1 << 1) 2387cd6f92dSHans de Goede #define SUNXI_DE_FE_INPUT_FMT_ARGB8888 0x00000151 2397cd6f92dSHans de Goede #define SUNXI_DE_FE_OUTPUT_FMT_ARGB8888 0x00000002 2407cd6f92dSHans de Goede 2417cd6f92dSHans de Goede /* 2427f2c521fSLuc Verhaegen * DE-BE register constants. 2437f2c521fSLuc Verhaegen */ 2447f2c521fSLuc Verhaegen #define SUNXI_DE_BE_WIDTH(x) (((x) - 1) << 0) 2457f2c521fSLuc Verhaegen #define SUNXI_DE_BE_HEIGHT(y) (((y) - 1) << 16) 2467f2c521fSLuc Verhaegen #define SUNXI_DE_BE_MODE_ENABLE (1 << 0) 2477f2c521fSLuc Verhaegen #define SUNXI_DE_BE_MODE_START (1 << 1) 248*0ecb43a8SHans de Goede #define SUNXI_DE_BE_MODE_DEFLICKER_ENABLE (1 << 4) 2497f2c521fSLuc Verhaegen #define SUNXI_DE_BE_MODE_LAYER0_ENABLE (1 << 8) 250*0ecb43a8SHans de Goede #define SUNXI_DE_BE_MODE_INTERLACE_ENABLE (1 << 28) 2517f2c521fSLuc Verhaegen #define SUNXI_DE_BE_LAYER_STRIDE(x) ((x) << 5) 2527f2c521fSLuc Verhaegen #define SUNXI_DE_BE_REG_CTRL_LOAD_REGS (1 << 0) 2537cd6f92dSHans de Goede #define SUNXI_DE_BE_LAYER_ATTR0_SRC_FE0 0x00000002 2547f2c521fSLuc Verhaegen #define SUNXI_DE_BE_LAYER_ATTR1_FMT_XRGB8888 (0x09 << 8) 255*0ecb43a8SHans de Goede #define SUNXI_DE_BE_OUTPUT_COLOR_CTRL_ENABLE 1 2567f2c521fSLuc Verhaegen 2577f2c521fSLuc Verhaegen /* 2587f2c521fSLuc Verhaegen * HDMI register constants. 2597f2c521fSLuc Verhaegen */ 2607f2c521fSLuc Verhaegen #define SUNXI_HDMI_X(x) (((x) - 1) << 0) 2617f2c521fSLuc Verhaegen #define SUNXI_HDMI_Y(y) (((y) - 1) << 16) 2627f2c521fSLuc Verhaegen #define SUNXI_HDMI_CTRL_ENABLE (1 << 31) 2637f2c521fSLuc Verhaegen #define SUNXI_HDMI_IRQ_STATUS_FIFO_UF (1 << 0) 2647f2c521fSLuc Verhaegen #define SUNXI_HDMI_IRQ_STATUS_FIFO_OF (1 << 1) 2657f2c521fSLuc Verhaegen #define SUNXI_HDMI_IRQ_STATUS_BITS 0x73 2667f2c521fSLuc Verhaegen #define SUNXI_HDMI_HPD_DETECT (1 << 0) 2677f2c521fSLuc Verhaegen #define SUNXI_HDMI_VIDEO_CTRL_ENABLE (1 << 31) 2685ee0bea4SHans de Goede #define SUNXI_HDMI_VIDEO_CTRL_HDMI (1 << 30) 2697f2c521fSLuc Verhaegen #define SUNXI_HDMI_VIDEO_POL_HOR (1 << 0) 2707f2c521fSLuc Verhaegen #define SUNXI_HDMI_VIDEO_POL_VER (1 << 1) 2717f2c521fSLuc Verhaegen #define SUNXI_HDMI_VIDEO_POL_TX_CLK (0x3e0 << 16) 2725ee0bea4SHans de Goede #define SUNXI_HDMI_QCP_PACKET0 3 2735ee0bea4SHans de Goede #define SUNXI_HDMI_QCP_PACKET1 0 2747f2c521fSLuc Verhaegen 2757f2c521fSLuc Verhaegen #ifdef CONFIG_MACH_SUN6I 2767f2c521fSLuc Verhaegen #define SUNXI_HDMI_PAD_CTRL0_HDP 0x7e80000f 2777f2c521fSLuc Verhaegen #define SUNXI_HDMI_PAD_CTRL0_RUN 0x7e8000ff 2787f2c521fSLuc Verhaegen #else 2797f2c521fSLuc Verhaegen #define SUNXI_HDMI_PAD_CTRL0_HDP 0xfe800000 2807f2c521fSLuc Verhaegen #define SUNXI_HDMI_PAD_CTRL0_RUN 0xfe800000 2817f2c521fSLuc Verhaegen #endif 2827f2c521fSLuc Verhaegen 2837f2c521fSLuc Verhaegen #ifdef CONFIG_MACH_SUN4I 2847f2c521fSLuc Verhaegen #define SUNXI_HDMI_PAD_CTRL1 0x00d8c820 2857f2c521fSLuc Verhaegen #elif defined CONFIG_MACH_SUN6I 2867f2c521fSLuc Verhaegen #define SUNXI_HDMI_PAD_CTRL1 0x01ded030 2877f2c521fSLuc Verhaegen #else 2887f2c521fSLuc Verhaegen #define SUNXI_HDMI_PAD_CTRL1 0x00d8c830 2897f2c521fSLuc Verhaegen #endif 2907f2c521fSLuc Verhaegen #define SUNXI_HDMI_PAD_CTRL1_HALVE (1 << 6) 2917f2c521fSLuc Verhaegen 2927f2c521fSLuc Verhaegen #ifdef CONFIG_MACH_SUN6I 2937f2c521fSLuc Verhaegen #define SUNXI_HDMI_PLL_CTRL 0xba48a308 2947f2c521fSLuc Verhaegen #define SUNXI_HDMI_PLL_CTRL_DIV(n) (((n) - 1) << 4) 2957f2c521fSLuc Verhaegen #else 2967f2c521fSLuc Verhaegen #define SUNXI_HDMI_PLL_CTRL 0xfa4ef708 2977f2c521fSLuc Verhaegen #define SUNXI_HDMI_PLL_CTRL_DIV(n) ((n) << 4) 2987f2c521fSLuc Verhaegen #endif 2997f2c521fSLuc Verhaegen #define SUNXI_HDMI_PLL_CTRL_DIV_MASK (0xf << 4) 3007f2c521fSLuc Verhaegen 3017f2c521fSLuc Verhaegen #define SUNXI_HDMI_PLL_DBG0_PLL3 (0 << 21) 3027f2c521fSLuc Verhaegen #define SUNXI_HDMI_PLL_DBG0_PLL7 (1 << 21) 3037f2c521fSLuc Verhaegen 3045ee0bea4SHans de Goede #define SUNXI_HDMI_PKT_CTRL0 0x00000f21 3055ee0bea4SHans de Goede #define SUNXI_HDMI_PKT_CTRL1 0x0000000f 306876aaafdSHans de Goede #define SUNXI_HDMI_UNKNOWN_INPUT_SYNC 0x08000000 3075ee0bea4SHans de Goede 30875481607SHans de Goede #ifdef CONFIG_MACH_SUN6I 30975481607SHans de Goede #define SUNXI_HMDI_DDC_CTRL_ENABLE (1 << 0) 31075481607SHans de Goede #define SUNXI_HMDI_DDC_CTRL_SCL_ENABLE (1 << 4) 31175481607SHans de Goede #define SUNXI_HMDI_DDC_CTRL_SDA_ENABLE (1 << 6) 31275481607SHans de Goede #define SUNXI_HMDI_DDC_CTRL_START (1 << 27) 31375481607SHans de Goede #define SUNXI_HMDI_DDC_CTRL_RESET (1 << 31) 31475481607SHans de Goede #else 31575481607SHans de Goede #define SUNXI_HMDI_DDC_CTRL_RESET (1 << 0) 31675481607SHans de Goede /* sun4i / sun5i / sun7i do not have a separate line_ctrl reg */ 31775481607SHans de Goede #define SUNXI_HMDI_DDC_CTRL_SDA_ENABLE 0 31875481607SHans de Goede #define SUNXI_HMDI_DDC_CTRL_SCL_ENABLE 0 31975481607SHans de Goede #define SUNXI_HMDI_DDC_CTRL_START (1 << 30) 32075481607SHans de Goede #define SUNXI_HMDI_DDC_CTRL_ENABLE (1 << 31) 32175481607SHans de Goede #endif 32275481607SHans de Goede 32375481607SHans de Goede #ifdef CONFIG_MACH_SUN6I 32475481607SHans de Goede #define SUNXI_HMDI_DDC_ADDR_SLAVE_ADDR (0xa0 << 0) 32575481607SHans de Goede #else 32675481607SHans de Goede #define SUNXI_HMDI_DDC_ADDR_SLAVE_ADDR (0x50 << 0) 32775481607SHans de Goede #endif 32875481607SHans de Goede #define SUNXI_HMDI_DDC_ADDR_OFFSET(n) (((n) & 0xff) << 8) 32975481607SHans de Goede #define SUNXI_HMDI_DDC_ADDR_EDDC_ADDR (0x60 << 16) 33075481607SHans de Goede #define SUNXI_HMDI_DDC_ADDR_EDDC_SEGMENT(n) ((n) << 24) 33175481607SHans de Goede 33275481607SHans de Goede #ifdef CONFIG_MACH_SUN6I 33375481607SHans de Goede #define SUNXI_HDMI_DDC_FIFO_CTRL_CLEAR (1 << 15) 33475481607SHans de Goede #else 33575481607SHans de Goede #define SUNXI_HDMI_DDC_FIFO_CTRL_CLEAR (1 << 31) 33675481607SHans de Goede #endif 33775481607SHans de Goede 33875481607SHans de Goede #define SUNXI_HDMI_DDC_CMND_EXPLICIT_EDDC_READ 6 33975481607SHans de Goede #define SUNXI_HDMI_DDC_CMND_IMPLICIT_EDDC_READ 7 34075481607SHans de Goede 34175481607SHans de Goede #ifdef CONFIG_MACH_SUN6I 34275481607SHans de Goede #define SUNXI_HDMI_DDC_CLOCK 0x61 34375481607SHans de Goede #else 34475481607SHans de Goede /* N = 5,M=1 Fscl= Ftmds/2/10/2^N/(M+1) */ 34575481607SHans de Goede #define SUNXI_HDMI_DDC_CLOCK 0x0d 34675481607SHans de Goede #endif 34775481607SHans de Goede 34875481607SHans de Goede #define SUNXI_HMDI_DDC_LINE_CTRL_SCL_ENABLE (1 << 8) 34975481607SHans de Goede #define SUNXI_HMDI_DDC_LINE_CTRL_SDA_ENABLE (1 << 9) 35075481607SHans de Goede 3512d7a084bSLuc Verhaegen int sunxi_simplefb_setup(void *blob); 3522d7a084bSLuc Verhaegen 3537f2c521fSLuc Verhaegen #endif /* _SUNXI_DISPLAY_H */ 354