114177e47SChen-Yu Tsai /* 214177e47SChen-Yu Tsai * sun6i clock register definitions 314177e47SChen-Yu Tsai * 414177e47SChen-Yu Tsai * (C) Copyright 2007-2011 514177e47SChen-Yu Tsai * Allwinner Technology Co., Ltd. <www.allwinnertech.com> 614177e47SChen-Yu Tsai * Tom Cubie <tangliang@allwinnertech.com> 714177e47SChen-Yu Tsai * 814177e47SChen-Yu Tsai * SPDX-License-Identifier: GPL-2.0+ 914177e47SChen-Yu Tsai */ 1014177e47SChen-Yu Tsai 1114177e47SChen-Yu Tsai #ifndef _SUNXI_CLOCK_SUN6I_H 1214177e47SChen-Yu Tsai #define _SUNXI_CLOCK_SUN6I_H 1314177e47SChen-Yu Tsai 1414177e47SChen-Yu Tsai struct sunxi_ccm_reg { 1514177e47SChen-Yu Tsai u32 pll1_cfg; /* 0x00 pll1 control */ 1614177e47SChen-Yu Tsai u32 reserved0; 1714177e47SChen-Yu Tsai u32 pll2_cfg; /* 0x08 pll2 control */ 1814177e47SChen-Yu Tsai u32 reserved1; 1914177e47SChen-Yu Tsai u32 pll3_cfg; /* 0x10 pll3 control */ 2014177e47SChen-Yu Tsai u32 reserved2; 2114177e47SChen-Yu Tsai u32 pll4_cfg; /* 0x18 pll4 control */ 2214177e47SChen-Yu Tsai u32 reserved3; 2314177e47SChen-Yu Tsai u32 pll5_cfg; /* 0x20 pll5 control */ 2414177e47SChen-Yu Tsai u32 reserved4; 2514177e47SChen-Yu Tsai u32 pll6_cfg; /* 0x28 pll6 control */ 2614177e47SChen-Yu Tsai u32 reserved5; 2714177e47SChen-Yu Tsai u32 pll7_cfg; /* 0x30 pll7 control */ 2814177e47SChen-Yu Tsai u32 reserved6; 2914177e47SChen-Yu Tsai u32 pll8_cfg; /* 0x38 pll8 control */ 3014177e47SChen-Yu Tsai u32 reserved7; 3114177e47SChen-Yu Tsai u32 mipi_pll_cfg; /* 0x40 MIPI pll control */ 3214177e47SChen-Yu Tsai u32 pll9_cfg; /* 0x44 pll9 control */ 3314177e47SChen-Yu Tsai u32 pll10_cfg; /* 0x48 pll10 control */ 34*886a7b45SHans de Goede u32 pll11_cfg; /* 0x4c pll11 (ddr1) control (A33 only) */ 3514177e47SChen-Yu Tsai u32 cpu_axi_cfg; /* 0x50 CPU/AXI divide ratio */ 3614177e47SChen-Yu Tsai u32 ahb1_apb1_div; /* 0x54 AHB1/APB1 divide ratio */ 3714177e47SChen-Yu Tsai u32 apb2_div; /* 0x58 APB2 divide ratio */ 3814177e47SChen-Yu Tsai u32 axi_gate; /* 0x5c axi module clock gating */ 3914177e47SChen-Yu Tsai u32 ahb_gate0; /* 0x60 ahb module clock gating 0 */ 4014177e47SChen-Yu Tsai u32 ahb_gate1; /* 0x64 ahb module clock gating 1 */ 4114177e47SChen-Yu Tsai u32 apb1_gate; /* 0x68 apb1 module clock gating */ 4214177e47SChen-Yu Tsai u32 apb2_gate; /* 0x6c apb2 module clock gating */ 4314177e47SChen-Yu Tsai u32 reserved9[4]; 4414177e47SChen-Yu Tsai u32 nand0_clk_cfg; /* 0x80 nand0 clock control */ 4514177e47SChen-Yu Tsai u32 nand1_clk_cfg; /* 0x84 nand1 clock control */ 4614177e47SChen-Yu Tsai u32 sd0_clk_cfg; /* 0x88 sd0 clock control */ 4714177e47SChen-Yu Tsai u32 sd1_clk_cfg; /* 0x8c sd1 clock control */ 4814177e47SChen-Yu Tsai u32 sd2_clk_cfg; /* 0x90 sd2 clock control */ 4914177e47SChen-Yu Tsai u32 sd3_clk_cfg; /* 0x94 sd3 clock control */ 5014177e47SChen-Yu Tsai u32 ts_clk_cfg; /* 0x98 transport stream clock control */ 5114177e47SChen-Yu Tsai u32 ss_clk_cfg; /* 0x9c security system clock control */ 5214177e47SChen-Yu Tsai u32 spi0_clk_cfg; /* 0xa0 spi0 clock control */ 5314177e47SChen-Yu Tsai u32 spi1_clk_cfg; /* 0xa4 spi1 clock control */ 5414177e47SChen-Yu Tsai u32 spi2_clk_cfg; /* 0xa8 spi2 clock control */ 5514177e47SChen-Yu Tsai u32 spi3_clk_cfg; /* 0xac spi3 clock control */ 5614177e47SChen-Yu Tsai u32 i2s0_clk_cfg; /* 0xb0 I2S0 clock control*/ 5714177e47SChen-Yu Tsai u32 i2s1_clk_cfg; /* 0xb4 I2S1 clock control */ 5814177e47SChen-Yu Tsai u32 reserved10[2]; 5914177e47SChen-Yu Tsai u32 spdif_clk_cfg; /* 0xc0 SPDIF clock control */ 6014177e47SChen-Yu Tsai u32 reserved11[2]; 6114177e47SChen-Yu Tsai u32 usb_clk_cfg; /* 0xcc USB clock control */ 6214177e47SChen-Yu Tsai u32 gmac_clk_cfg; /* 0xd0 GMAC clock control */ 6314177e47SChen-Yu Tsai u32 reserved12[7]; 6414177e47SChen-Yu Tsai u32 mdfs_clk_cfg; /* 0xf0 MDFS clock control */ 6514177e47SChen-Yu Tsai u32 dram_clk_cfg; /* 0xf4 DRAM configuration clock control */ 66*886a7b45SHans de Goede u32 dram_pll_cfg; /* 0xf8 PLL_DDR cfg register, A33 only */ 67*886a7b45SHans de Goede u32 mbus_reset; /* 0xfc MBUS reset control, A33 only */ 6814177e47SChen-Yu Tsai u32 dram_clk_gate; /* 0x100 DRAM module gating */ 6914177e47SChen-Yu Tsai u32 be0_clk_cfg; /* 0x104 BE0 module clock */ 7014177e47SChen-Yu Tsai u32 be1_clk_cfg; /* 0x108 BE1 module clock */ 7114177e47SChen-Yu Tsai u32 fe0_clk_cfg; /* 0x10c FE0 module clock */ 7214177e47SChen-Yu Tsai u32 fe1_clk_cfg; /* 0x110 FE1 module clock */ 7314177e47SChen-Yu Tsai u32 mp_clk_cfg; /* 0x114 MP module clock */ 7414177e47SChen-Yu Tsai u32 lcd0_ch0_clk_cfg; /* 0x118 LCD0 CH0 module clock */ 7514177e47SChen-Yu Tsai u32 lcd1_ch0_clk_cfg; /* 0x11c LCD1 CH0 module clock */ 7614177e47SChen-Yu Tsai u32 reserved14[3]; 7714177e47SChen-Yu Tsai u32 lcd0_ch1_clk_cfg; /* 0x12c LCD0 CH1 module clock */ 7814177e47SChen-Yu Tsai u32 lcd1_ch1_clk_cfg; /* 0x130 LCD1 CH1 module clock */ 7914177e47SChen-Yu Tsai u32 csi0_clk_cfg; /* 0x134 CSI0 module clock */ 8014177e47SChen-Yu Tsai u32 csi1_clk_cfg; /* 0x138 CSI1 module clock */ 8114177e47SChen-Yu Tsai u32 ve_clk_cfg; /* 0x13c VE module clock */ 8214177e47SChen-Yu Tsai u32 adda_clk_cfg; /* 0x140 ADDA module clock */ 8314177e47SChen-Yu Tsai u32 avs_clk_cfg; /* 0x144 AVS module clock */ 8414177e47SChen-Yu Tsai u32 dmic_clk_cfg; /* 0x148 Digital Mic module clock*/ 8514177e47SChen-Yu Tsai u32 reserved15; 8614177e47SChen-Yu Tsai u32 hdmi_clk_cfg; /* 0x150 HDMI module clock */ 8714177e47SChen-Yu Tsai u32 ps_clk_cfg; /* 0x154 PS module clock */ 8814177e47SChen-Yu Tsai u32 mtc_clk_cfg; /* 0x158 MTC module clock */ 8914177e47SChen-Yu Tsai u32 mbus0_clk_cfg; /* 0x15c MBUS0 module clock */ 9014177e47SChen-Yu Tsai u32 mbus1_clk_cfg; /* 0x160 MBUS1 module clock */ 9114177e47SChen-Yu Tsai u32 reserved16; 9214177e47SChen-Yu Tsai u32 mipi_dsi_clk_cfg; /* 0x168 MIPI DSI clock control */ 9314177e47SChen-Yu Tsai u32 mipi_csi_clk_cfg; /* 0x16c MIPI CSI clock control */ 9414177e47SChen-Yu Tsai u32 reserved17[4]; 9514177e47SChen-Yu Tsai u32 iep_drc0_clk_cfg; /* 0x180 IEP DRC0 module clock */ 9614177e47SChen-Yu Tsai u32 iep_drc1_clk_cfg; /* 0x184 IEP DRC1 module clock */ 9714177e47SChen-Yu Tsai u32 iep_deu0_clk_cfg; /* 0x188 IEP DEU0 module clock */ 9814177e47SChen-Yu Tsai u32 iep_deu1_clk_cfg; /* 0x18c IEP DEU1 module clock */ 9914177e47SChen-Yu Tsai u32 reserved18[4]; 10014177e47SChen-Yu Tsai u32 gpu_core_clk_cfg; /* 0x1a0 GPU core clock config */ 10114177e47SChen-Yu Tsai u32 gpu_mem_clk_cfg; /* 0x1a4 GPU memory clock config */ 10214177e47SChen-Yu Tsai u32 gpu_hyd_clk_cfg; /* 0x1a0 GPU HYD clock config */ 10314177e47SChen-Yu Tsai u32 reserved19[21]; 10414177e47SChen-Yu Tsai u32 pll_lock; /* 0x200 PLL Lock Time */ 10514177e47SChen-Yu Tsai u32 pll1_lock; /* 0x204 PLL1 Lock Time */ 10614177e47SChen-Yu Tsai u32 reserved20[6]; 10714177e47SChen-Yu Tsai u32 pll1_bias_cfg; /* 0x220 PLL1 Bias config */ 10814177e47SChen-Yu Tsai u32 pll2_bias_cfg; /* 0x224 PLL2 Bias config */ 10914177e47SChen-Yu Tsai u32 pll3_bias_cfg; /* 0x228 PLL3 Bias config */ 11014177e47SChen-Yu Tsai u32 pll4_bias_cfg; /* 0x22c PLL4 Bias config */ 11114177e47SChen-Yu Tsai u32 pll5_bias_cfg; /* 0x230 PLL5 Bias config */ 11214177e47SChen-Yu Tsai u32 pll6_bias_cfg; /* 0x234 PLL6 Bias config */ 11314177e47SChen-Yu Tsai u32 pll7_bias_cfg; /* 0x238 PLL7 Bias config */ 11414177e47SChen-Yu Tsai u32 pll8_bias_cfg; /* 0x23c PLL8 Bias config */ 11514177e47SChen-Yu Tsai u32 mipi_bias_cfg; /* 0x240 MIPI Bias config */ 11614177e47SChen-Yu Tsai u32 pll9_bias_cfg; /* 0x244 PLL9 Bias config */ 11714177e47SChen-Yu Tsai u32 pll10_bias_cfg; /* 0x248 PLL10 Bias config */ 11814177e47SChen-Yu Tsai u32 reserved21[13]; 11914177e47SChen-Yu Tsai u32 pll1_pattern_cfg; /* 0x280 PLL1 Pattern config */ 12014177e47SChen-Yu Tsai u32 pll2_pattern_cfg; /* 0x284 PLL2 Pattern config */ 12114177e47SChen-Yu Tsai u32 pll3_pattern_cfg; /* 0x288 PLL3 Pattern config */ 12214177e47SChen-Yu Tsai u32 pll4_pattern_cfg; /* 0x28c PLL4 Pattern config */ 12314177e47SChen-Yu Tsai u32 pll5_pattern_cfg; /* 0x290 PLL5 Pattern config */ 12414177e47SChen-Yu Tsai u32 pll6_pattern_cfg; /* 0x294 PLL6 Pattern config */ 12514177e47SChen-Yu Tsai u32 pll7_pattern_cfg; /* 0x298 PLL7 Pattern config */ 12614177e47SChen-Yu Tsai u32 pll8_pattern_cfg; /* 0x29c PLL8 Pattern config */ 12714177e47SChen-Yu Tsai u32 mipi_pattern_cfg; /* 0x2a0 MIPI Pattern config */ 12814177e47SChen-Yu Tsai u32 pll9_pattern_cfg; /* 0x2a4 PLL9 Pattern config */ 12914177e47SChen-Yu Tsai u32 pll10_pattern_cfg; /* 0x2a8 PLL10 Pattern config */ 130*886a7b45SHans de Goede u32 pll11_pattern_cfg0; /* 0x2ac PLL11 Pattern config0, A33 only */ 131*886a7b45SHans de Goede u32 pll11_pattern_cfg1; /* 0x2b0 PLL11 Pattern config0, A33 only */ 132*886a7b45SHans de Goede u32 reserved22[3]; 13314177e47SChen-Yu Tsai u32 ahb_reset0_cfg; /* 0x2c0 AHB1 Reset 0 config */ 13414177e47SChen-Yu Tsai u32 ahb_reset1_cfg; /* 0x2c4 AHB1 Reset 1 config */ 13514177e47SChen-Yu Tsai u32 ahb_reset2_cfg; /* 0x2c8 AHB1 Reset 2 config */ 13614177e47SChen-Yu Tsai u32 reserved23; 13714177e47SChen-Yu Tsai u32 apb1_reset_cfg; /* 0x2d0 APB1 Reset config */ 13814177e47SChen-Yu Tsai u32 reserved24; 13914177e47SChen-Yu Tsai u32 apb2_reset_cfg; /* 0x2d8 APB2 Reset config */ 14014177e47SChen-Yu Tsai }; 14114177e47SChen-Yu Tsai 14214177e47SChen-Yu Tsai /* apb2 bit field */ 14314177e47SChen-Yu Tsai #define APB2_CLK_SRC_LOSC (0x0 << 24) 14414177e47SChen-Yu Tsai #define APB2_CLK_SRC_OSC24M (0x1 << 24) 14514177e47SChen-Yu Tsai #define APB2_CLK_SRC_PLL6 (0x2 << 24) 14614177e47SChen-Yu Tsai #define APB2_CLK_SRC_MASK (0x3 << 24) 14714177e47SChen-Yu Tsai #define APB2_CLK_RATE_N_1 (0x0 << 16) 14814177e47SChen-Yu Tsai #define APB2_CLK_RATE_N_2 (0x1 << 16) 14914177e47SChen-Yu Tsai #define APB2_CLK_RATE_N_4 (0x2 << 16) 15014177e47SChen-Yu Tsai #define APB2_CLK_RATE_N_8 (0x3 << 16) 15114177e47SChen-Yu Tsai #define APB2_CLK_RATE_N_MASK (3 << 16) 15214177e47SChen-Yu Tsai #define APB2_CLK_RATE_M(m) (((m)-1) << 0) 15314177e47SChen-Yu Tsai #define APB2_CLK_RATE_M_MASK (0x1f << 0) 15414177e47SChen-Yu Tsai 15514177e47SChen-Yu Tsai /* apb2 gate field */ 15614177e47SChen-Yu Tsai #define APB2_GATE_UART_SHIFT (16) 15714177e47SChen-Yu Tsai #define APB2_GATE_UART_MASK (0xff << APB2_GATE_UART_SHIFT) 15814177e47SChen-Yu Tsai #define APB2_GATE_TWI_SHIFT (0) 15914177e47SChen-Yu Tsai #define APB2_GATE_TWI_MASK (0xf << APB2_GATE_TWI_SHIFT) 16014177e47SChen-Yu Tsai 16114177e47SChen-Yu Tsai /* cpu_axi_cfg bits */ 16214177e47SChen-Yu Tsai #define AXI_DIV_SHIFT 0 16314177e47SChen-Yu Tsai #define ATB_DIV_SHIFT 8 16414177e47SChen-Yu Tsai #define CPU_CLK_SRC_SHIFT 16 16514177e47SChen-Yu Tsai 16614177e47SChen-Yu Tsai #define AXI_DIV_1 0 16714177e47SChen-Yu Tsai #define AXI_DIV_2 1 16814177e47SChen-Yu Tsai #define AXI_DIV_3 2 16914177e47SChen-Yu Tsai #define AXI_DIV_4 3 17014177e47SChen-Yu Tsai #define ATB_DIV_1 0 17114177e47SChen-Yu Tsai #define ATB_DIV_2 1 17214177e47SChen-Yu Tsai #define ATB_DIV_4 2 17314177e47SChen-Yu Tsai #define CPU_CLK_SRC_OSC24M 1 17414177e47SChen-Yu Tsai #define CPU_CLK_SRC_PLL1 2 17514177e47SChen-Yu Tsai 17662c87ef2SHans de Goede #define CCM_PLL1_CTRL_M(n) ((((n) - 1) & 0x3) << 0) 17762c87ef2SHans de Goede #define CCM_PLL1_CTRL_K(n) ((((n) - 1) & 0x3) << 4) 17862c87ef2SHans de Goede #define CCM_PLL1_CTRL_N(n) ((((n) - 1) & 0x1f) << 8) 17925508ab2SHans de Goede #define CCM_PLL1_CTRL_P(n) (((n) & 0x3) << 16) 18062c87ef2SHans de Goede #define CCM_PLL1_CTRL_EN (0x1 << 31) 18162c87ef2SHans de Goede 1820bd51251SHans de Goede #define CCM_PLL3_CTRL_M(n) ((((n) - 1) & 0xf) << 0) 1830bd51251SHans de Goede #define CCM_PLL3_CTRL_N(n) ((((n) - 1) & 0x7f) << 8) 1840bd51251SHans de Goede #define CCM_PLL3_CTRL_INTEGER_MODE (0x1 << 24) 1850bd51251SHans de Goede #define CCM_PLL3_CTRL_EN (0x1 << 31) 1860bd51251SHans de Goede 18762c87ef2SHans de Goede #define CCM_PLL5_CTRL_M(n) ((((n) - 1) & 0x3) << 0) 18862c87ef2SHans de Goede #define CCM_PLL5_CTRL_K(n) ((((n) - 1) & 0x3) << 4) 18962c87ef2SHans de Goede #define CCM_PLL5_CTRL_N(n) ((((n) - 1) & 0x1f) << 8) 19062c87ef2SHans de Goede #define CCM_PLL5_CTRL_UPD (0x1 << 20) 1915af741f1SHans de Goede #define CCM_PLL5_CTRL_SIGMA_DELTA_EN (0x1 << 24) 19262c87ef2SHans de Goede #define CCM_PLL5_CTRL_EN (0x1 << 31) 19314177e47SChen-Yu Tsai 1940bd51251SHans de Goede #define PLL6_CFG_DEFAULT 0x90041811 /* 600 MHz */ 19514177e47SChen-Yu Tsai 19614177e47SChen-Yu Tsai #define CCM_PLL6_CTRL_N_SHIFT 8 19714177e47SChen-Yu Tsai #define CCM_PLL6_CTRL_N_MASK (0x1f << CCM_PLL6_CTRL_N_SHIFT) 19814177e47SChen-Yu Tsai #define CCM_PLL6_CTRL_K_SHIFT 4 19914177e47SChen-Yu Tsai #define CCM_PLL6_CTRL_K_MASK (0x3 << CCM_PLL6_CTRL_K_SHIFT) 20014177e47SChen-Yu Tsai 201*886a7b45SHans de Goede #define CCM_PLL11_CTRL_N(n) ((((n) - 1) & 0x3f) << 8) 202*886a7b45SHans de Goede #define CCM_PLL11_CTRL_SIGMA_DELTA_EN (0x1 << 24) 203*886a7b45SHans de Goede #define CCM_PLL11_CTRL_UPD (0x1 << 30) 204*886a7b45SHans de Goede #define CCM_PLL11_CTRL_EN (0x1 << 31) 205*886a7b45SHans de Goede 20662c87ef2SHans de Goede #define AHB1_ABP1_DIV_DEFAULT 0x00002020 20762c87ef2SHans de Goede 20862c87ef2SHans de Goede #define AXI_GATE_OFFSET_DRAM 0 20962c87ef2SHans de Goede 2100bd51251SHans de Goede /* ahb_gate0 offsets */ 21176946dfeSHans de Goede #define AHB_GATE_OFFSET_USB_OHCI1 30 21276946dfeSHans de Goede #define AHB_GATE_OFFSET_USB_OHCI0 29 21376946dfeSHans de Goede #define AHB_GATE_OFFSET_USB_EHCI1 27 21476946dfeSHans de Goede #define AHB_GATE_OFFSET_USB_EHCI0 26 2150eccec4eSHans de Goede #define AHB_GATE_OFFSET_USB0 24 21662c87ef2SHans de Goede #define AHB_GATE_OFFSET_MCTL 14 217eafec320SHans de Goede #define AHB_GATE_OFFSET_GMAC 17 21814177e47SChen-Yu Tsai #define AHB_GATE_OFFSET_MMC3 11 21914177e47SChen-Yu Tsai #define AHB_GATE_OFFSET_MMC2 10 22014177e47SChen-Yu Tsai #define AHB_GATE_OFFSET_MMC1 9 22114177e47SChen-Yu Tsai #define AHB_GATE_OFFSET_MMC0 8 22214177e47SChen-Yu Tsai #define AHB_GATE_OFFSET_MMC(n) (AHB_GATE_OFFSET_MMC0 + (n)) 22310191ed0SHans de Goede #define AHB_GATE_OFFSET_SS 5 22414177e47SChen-Yu Tsai 2250bd51251SHans de Goede /* ahb_gate1 offsets */ 2260bd51251SHans de Goede #define AHB_GATE_OFFSET_DRC0 25 227*886a7b45SHans de Goede #define AHB_GATE_OFFSET_DE_FE0 14 2280bd51251SHans de Goede #define AHB_GATE_OFFSET_DE_BE0 12 2290bd51251SHans de Goede #define AHB_GATE_OFFSET_HDMI 11 2300bd51251SHans de Goede #define AHB_GATE_OFFSET_LCD1 5 2310bd51251SHans de Goede #define AHB_GATE_OFFSET_LCD0 4 2320bd51251SHans de Goede 233fc3a8325SHans de Goede #define CCM_MMC_CTRL_M(x) ((x) - 1) 234fc3a8325SHans de Goede #define CCM_MMC_CTRL_OCLK_DLY(x) ((x) << 8) 235fc3a8325SHans de Goede #define CCM_MMC_CTRL_N(x) ((x) << 16) 236fc3a8325SHans de Goede #define CCM_MMC_CTRL_SCLK_DLY(x) ((x) << 20) 23714177e47SChen-Yu Tsai #define CCM_MMC_CTRL_OSCM24 (0x0 << 24) 23814177e47SChen-Yu Tsai #define CCM_MMC_CTRL_PLL6 (0x1 << 24) 23914177e47SChen-Yu Tsai #define CCM_MMC_CTRL_ENABLE (0x1 << 31) 24014177e47SChen-Yu Tsai 2414458b7a6SHans de Goede #define CCM_USB_CTRL_PHY0_RST (0x1 << 0) 24276946dfeSHans de Goede #define CCM_USB_CTRL_PHY1_RST (0x1 << 1) 24376946dfeSHans de Goede #define CCM_USB_CTRL_PHY2_RST (0x1 << 2) 24476946dfeSHans de Goede /* There is no global phy clk gate on sun6i, define as 0 */ 24576946dfeSHans de Goede #define CCM_USB_CTRL_PHYGATE 0 2464458b7a6SHans de Goede #define CCM_USB_CTRL_PHY0_CLK (0x1 << 8) 24776946dfeSHans de Goede #define CCM_USB_CTRL_PHY1_CLK (0x1 << 9) 24876946dfeSHans de Goede #define CCM_USB_CTRL_PHY2_CLK (0x1 << 10) 24976946dfeSHans de Goede 250eafec320SHans de Goede #define CCM_GMAC_CTRL_TX_CLK_SRC_MII 0x0 251eafec320SHans de Goede #define CCM_GMAC_CTRL_TX_CLK_SRC_EXT_RGMII 0x1 252eafec320SHans de Goede #define CCM_GMAC_CTRL_TX_CLK_SRC_INT_RGMII 0x2 253eafec320SHans de Goede #define CCM_GMAC_CTRL_GPIT_MII (0x0 << 2) 254eafec320SHans de Goede #define CCM_GMAC_CTRL_GPIT_RGMII (0x1 << 2) 255c13f60d9SHans de Goede #define CCM_GMAC_CTRL_RX_CLK_DELAY(x) ((x) << 5) 256c13f60d9SHans de Goede #define CCM_GMAC_CTRL_TX_CLK_DELAY(x) ((x) << 10) 257eafec320SHans de Goede 25862c87ef2SHans de Goede #define MDFS_CLK_DEFAULT 0x81000002 /* PLL6 / 3 */ 25962c87ef2SHans de Goede 260*886a7b45SHans de Goede #define CCM_DRAMCLK_CFG_DIV(x) ((x - 1) << 0) 261*886a7b45SHans de Goede #define CCM_DRAMCLK_CFG_DIV_MASK (0xf << 0) 26262c87ef2SHans de Goede #define CCM_DRAMCLK_CFG_DIV0(x) ((x - 1) << 8) 26362c87ef2SHans de Goede #define CCM_DRAMCLK_CFG_DIV0_MASK (0xf << 8) 26462c87ef2SHans de Goede #define CCM_DRAMCLK_CFG_UPD (0x1 << 16) 26562c87ef2SHans de Goede #define CCM_DRAMCLK_CFG_RST (0x1 << 31) 26662c87ef2SHans de Goede 267*886a7b45SHans de Goede #define CCM_DRAMPLL_CFG_SRC_PLL5 (0x0 << 16) /* Select PLL5 (DDR0) */ 268*886a7b45SHans de Goede #define CCM_DRAMPLL_CFG_SRC_PLL11 (0x1 << 16) /* Select PLL11 (DDR1) */ 269*886a7b45SHans de Goede #define CCM_DRAMPLL_CFG_SRC_MASK (0x1 << 16) 270*886a7b45SHans de Goede 271*886a7b45SHans de Goede #define CCM_MBUS_RESET_RESET (0x1 << 31) 272*886a7b45SHans de Goede 273*886a7b45SHans de Goede #define CCM_DRAM_GATE_OFFSET_DE_FE0 24 274*886a7b45SHans de Goede #define CCM_DRAM_GATE_OFFSET_DE_FE1 25 2750bd51251SHans de Goede #define CCM_DRAM_GATE_OFFSET_DE_BE0 26 276*886a7b45SHans de Goede #define CCM_DRAM_GATE_OFFSET_DE_BE1 27 2770bd51251SHans de Goede 2780bd51251SHans de Goede #define CCM_LCD_CH0_CTRL_PLL3 (0 << 24) 2790bd51251SHans de Goede #define CCM_LCD_CH0_CTRL_PLL7 (1 << 24) 2800bd51251SHans de Goede #define CCM_LCD_CH0_CTRL_PLL3_2X (2 << 24) 2810bd51251SHans de Goede #define CCM_LCD_CH0_CTRL_PLL7_2X (3 << 24) 2820bd51251SHans de Goede #define CCM_LCD_CH0_CTRL_MIPI_PLL (4 << 24) 2835489ebc7SHans de Goede /* No reset bit in ch0_clk_cfg (reset is controlled through ahb_reset1) */ 2845489ebc7SHans de Goede #define CCM_LCD_CH0_CTRL_RST 0 2850bd51251SHans de Goede #define CCM_LCD_CH0_CTRL_GATE (0x1 << 31) 2860bd51251SHans de Goede 2870bd51251SHans de Goede #define CCM_LCD_CH1_CTRL_M(n) ((((n) - 1) & 0xf) << 0) 2880bd51251SHans de Goede #define CCM_LCD_CH1_CTRL_PLL3 (0 << 24) 2890bd51251SHans de Goede #define CCM_LCD_CH1_CTRL_PLL7 (1 << 24) 2900bd51251SHans de Goede #define CCM_LCD_CH1_CTRL_PLL3_2X (2 << 24) 2910bd51251SHans de Goede #define CCM_LCD_CH1_CTRL_PLL7_2X (3 << 24) 2920bd51251SHans de Goede #define CCM_LCD_CH1_CTRL_GATE (0x1 << 31) 2930bd51251SHans de Goede 2940bd51251SHans de Goede #define CCM_HDMI_CTRL_M(n) ((((n) - 1) & 0xf) << 0) 2950bd51251SHans de Goede #define CCM_HDMI_CTRL_PLL_MASK (3 << 24) 2960bd51251SHans de Goede #define CCM_HDMI_CTRL_PLL3 (0 << 24) 2970bd51251SHans de Goede #define CCM_HDMI_CTRL_PLL7 (1 << 24) 2980bd51251SHans de Goede #define CCM_HDMI_CTRL_PLL3_2X (2 << 24) 2990bd51251SHans de Goede #define CCM_HDMI_CTRL_PLL7_2X (3 << 24) 3000bd51251SHans de Goede #define CCM_HDMI_CTRL_DDC_GATE (0x1 << 30) 3010bd51251SHans de Goede #define CCM_HDMI_CTRL_GATE (0x1 << 31) 3020bd51251SHans de Goede 30308fd1479SHans de Goede #ifndef CONFIG_MACH_SUN8I 30462c87ef2SHans de Goede #define MBUS_CLK_DEFAULT 0x81000001 /* PLL6 / 2 */ 30508fd1479SHans de Goede #else 30608fd1479SHans de Goede #define MBUS_CLK_DEFAULT 0x81000003 /* PLL6 / 4 */ 30708fd1479SHans de Goede #endif 308*886a7b45SHans de Goede #define MBUS_CLK_GATE (0x1 << 31) 30962c87ef2SHans de Goede 3105af741f1SHans de Goede #define CCM_PLL5_PATTERN 0xd1303333 311*886a7b45SHans de Goede #define CCM_PLL11_PATTERN 0xf5860000 3125af741f1SHans de Goede 3130bd51251SHans de Goede /* ahb_reset0 offsets */ 314eafec320SHans de Goede #define AHB_RESET_OFFSET_GMAC 17 31562c87ef2SHans de Goede #define AHB_RESET_OFFSET_MCTL 14 31614177e47SChen-Yu Tsai #define AHB_RESET_OFFSET_MMC3 11 31714177e47SChen-Yu Tsai #define AHB_RESET_OFFSET_MMC2 10 31814177e47SChen-Yu Tsai #define AHB_RESET_OFFSET_MMC1 9 31914177e47SChen-Yu Tsai #define AHB_RESET_OFFSET_MMC0 8 32014177e47SChen-Yu Tsai #define AHB_RESET_OFFSET_MMC(n) (AHB_RESET_OFFSET_MMC0 + (n)) 32110191ed0SHans de Goede #define AHB_RESET_OFFSET_SS 5 32214177e47SChen-Yu Tsai 32310191ed0SHans de Goede /* ahb_reset1 offsets */ 324*886a7b45SHans de Goede #define AHB_RESET_OFFSET_SAT 26 3250bd51251SHans de Goede #define AHB_RESET_OFFSET_DRC0 25 326*886a7b45SHans de Goede #define AHB_RESET_OFFSET_DE_FE0 14 3270bd51251SHans de Goede #define AHB_RESET_OFFSET_DE_BE0 12 3280bd51251SHans de Goede #define AHB_RESET_OFFSET_HDMI 11 3290bd51251SHans de Goede #define AHB_RESET_OFFSET_LCD1 5 3300bd51251SHans de Goede #define AHB_RESET_OFFSET_LCD0 4 3310bd51251SHans de Goede 33214177e47SChen-Yu Tsai /* apb2 reset */ 33314177e47SChen-Yu Tsai #define APB2_RESET_UART_SHIFT (16) 33414177e47SChen-Yu Tsai #define APB2_RESET_UART_MASK (0xff << APB2_RESET_UART_SHIFT) 33514177e47SChen-Yu Tsai #define APB2_RESET_TWI_SHIFT (0) 33614177e47SChen-Yu Tsai #define APB2_RESET_TWI_MASK (0xf << APB2_RESET_TWI_SHIFT) 33714177e47SChen-Yu Tsai 3380bd51251SHans de Goede /* CCM bits common to all Display Engine (and IEP) clock ctrl regs */ 3390bd51251SHans de Goede #define CCM_DE_CTRL_M(n) ((((n) - 1) & 0xf) << 0) 3400bd51251SHans de Goede #define CCM_DE_CTRL_PLL_MASK (0xf << 24) 3410bd51251SHans de Goede #define CCM_DE_CTRL_PLL3 (0 << 24) 3420bd51251SHans de Goede #define CCM_DE_CTRL_PLL7 (1 << 24) 3430bd51251SHans de Goede #define CCM_DE_CTRL_PLL6_2X (2 << 24) 3440bd51251SHans de Goede #define CCM_DE_CTRL_PLL8 (3 << 24) 3450bd51251SHans de Goede #define CCM_DE_CTRL_PLL9 (4 << 24) 3460bd51251SHans de Goede #define CCM_DE_CTRL_PLL10 (5 << 24) 3470bd51251SHans de Goede #define CCM_DE_CTRL_GATE (1 << 31) 3480bd51251SHans de Goede 349cc67a0b6SHans de Goede #ifndef __ASSEMBLY__ 350cc67a0b6SHans de Goede void clock_set_pll1(unsigned int hz); 351cc67a0b6SHans de Goede void clock_set_pll3(unsigned int hz); 3525af741f1SHans de Goede void clock_set_pll5(unsigned int clk, bool sigma_delta_enable); 353*886a7b45SHans de Goede void clock_set_pll11(unsigned int clk, bool sigma_delta_enable); 354cc67a0b6SHans de Goede unsigned int clock_get_pll6(void); 355cc67a0b6SHans de Goede #endif 3565af741f1SHans de Goede 35714177e47SChen-Yu Tsai #endif /* _SUNXI_CLOCK_SUN6I_H */ 358