xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-sunxi/clock_sun6i.h (revision dbb23086db07d120a874e6ad98c1bf31bc78e610)
114177e47SChen-Yu Tsai /*
214177e47SChen-Yu Tsai  * sun6i clock register definitions
314177e47SChen-Yu Tsai  *
414177e47SChen-Yu Tsai  * (C) Copyright 2007-2011
514177e47SChen-Yu Tsai  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
614177e47SChen-Yu Tsai  * Tom Cubie <tangliang@allwinnertech.com>
714177e47SChen-Yu Tsai  *
814177e47SChen-Yu Tsai  * SPDX-License-Identifier:	GPL-2.0+
914177e47SChen-Yu Tsai  */
1014177e47SChen-Yu Tsai 
1114177e47SChen-Yu Tsai #ifndef _SUNXI_CLOCK_SUN6I_H
1214177e47SChen-Yu Tsai #define _SUNXI_CLOCK_SUN6I_H
1314177e47SChen-Yu Tsai 
1414177e47SChen-Yu Tsai struct sunxi_ccm_reg {
1514177e47SChen-Yu Tsai 	u32 pll1_cfg;		/* 0x00 pll1 control */
1614177e47SChen-Yu Tsai 	u32 reserved0;
1714177e47SChen-Yu Tsai 	u32 pll2_cfg;		/* 0x08 pll2 control */
1814177e47SChen-Yu Tsai 	u32 reserved1;
1914177e47SChen-Yu Tsai 	u32 pll3_cfg;		/* 0x10 pll3 control */
2014177e47SChen-Yu Tsai 	u32 reserved2;
2114177e47SChen-Yu Tsai 	u32 pll4_cfg;		/* 0x18 pll4 control */
2214177e47SChen-Yu Tsai 	u32 reserved3;
2314177e47SChen-Yu Tsai 	u32 pll5_cfg;		/* 0x20 pll5 control */
2414177e47SChen-Yu Tsai 	u32 reserved4;
2514177e47SChen-Yu Tsai 	u32 pll6_cfg;		/* 0x28 pll6 control */
2614177e47SChen-Yu Tsai 	u32 reserved5;
2714177e47SChen-Yu Tsai 	u32 pll7_cfg;		/* 0x30 pll7 control */
289946631aSIcenowy Zheng 	u32 sata_pll_cfg;	/* 0x34 SATA pll control (R40 only) */
2914177e47SChen-Yu Tsai 	u32 pll8_cfg;		/* 0x38 pll8 control */
3014177e47SChen-Yu Tsai 	u32 reserved7;
3114177e47SChen-Yu Tsai 	u32 mipi_pll_cfg;	/* 0x40 MIPI pll control */
3214177e47SChen-Yu Tsai 	u32 pll9_cfg;		/* 0x44 pll9 control */
3314177e47SChen-Yu Tsai 	u32 pll10_cfg;		/* 0x48 pll10 control */
34886a7b45SHans de Goede 	u32 pll11_cfg;		/* 0x4c pll11 (ddr1) control (A33 only) */
3514177e47SChen-Yu Tsai 	u32 cpu_axi_cfg;	/* 0x50 CPU/AXI divide ratio */
3614177e47SChen-Yu Tsai 	u32 ahb1_apb1_div;	/* 0x54 AHB1/APB1 divide ratio */
3714177e47SChen-Yu Tsai 	u32 apb2_div;		/* 0x58 APB2 divide ratio */
3814177e47SChen-Yu Tsai 	u32 axi_gate;		/* 0x5c axi module clock gating */
3914177e47SChen-Yu Tsai 	u32 ahb_gate0;		/* 0x60 ahb module clock gating 0 */
4014177e47SChen-Yu Tsai 	u32 ahb_gate1;		/* 0x64 ahb module clock gating 1 */
4114177e47SChen-Yu Tsai 	u32 apb1_gate;		/* 0x68 apb1 module clock gating */
4214177e47SChen-Yu Tsai 	u32 apb2_gate;		/* 0x6c apb2 module clock gating */
43a29710c5SAmit Singh Tomar 	u32 bus_gate4;          /* 0x70 gate 4 module clock gating */
44a29710c5SAmit Singh Tomar 	u8 res3[0xc];
4514177e47SChen-Yu Tsai 	u32 nand0_clk_cfg;	/* 0x80 nand0 clock control */
4614177e47SChen-Yu Tsai 	u32 nand1_clk_cfg;	/* 0x84 nand1 clock control */
4714177e47SChen-Yu Tsai 	u32 sd0_clk_cfg;	/* 0x88 sd0 clock control */
4814177e47SChen-Yu Tsai 	u32 sd1_clk_cfg;	/* 0x8c sd1 clock control */
4914177e47SChen-Yu Tsai 	u32 sd2_clk_cfg;	/* 0x90 sd2 clock control */
5014177e47SChen-Yu Tsai 	u32 sd3_clk_cfg;	/* 0x94 sd3 clock control */
5114177e47SChen-Yu Tsai 	u32 ts_clk_cfg;		/* 0x98 transport stream clock control */
5214177e47SChen-Yu Tsai 	u32 ss_clk_cfg;		/* 0x9c security system clock control */
5314177e47SChen-Yu Tsai 	u32 spi0_clk_cfg;	/* 0xa0 spi0 clock control */
5414177e47SChen-Yu Tsai 	u32 spi1_clk_cfg;	/* 0xa4 spi1 clock control */
5514177e47SChen-Yu Tsai 	u32 spi2_clk_cfg;	/* 0xa8 spi2 clock control */
5614177e47SChen-Yu Tsai 	u32 spi3_clk_cfg;	/* 0xac spi3 clock control */
5714177e47SChen-Yu Tsai 	u32 i2s0_clk_cfg;	/* 0xb0 I2S0 clock control*/
5814177e47SChen-Yu Tsai 	u32 i2s1_clk_cfg;	/* 0xb4 I2S1 clock control */
5914177e47SChen-Yu Tsai 	u32 reserved10[2];
6014177e47SChen-Yu Tsai 	u32 spdif_clk_cfg;	/* 0xc0 SPDIF clock control */
619946631aSIcenowy Zheng 	u32 reserved11;
629946631aSIcenowy Zheng 	u32 sata_clk_cfg;	/* 0xc8 SATA clock control (R40 only) */
6314177e47SChen-Yu Tsai 	u32 usb_clk_cfg;	/* 0xcc USB clock control */
6414177e47SChen-Yu Tsai 	u32 gmac_clk_cfg;	/* 0xd0 GMAC clock control */
6514177e47SChen-Yu Tsai 	u32 reserved12[7];
6614177e47SChen-Yu Tsai 	u32 mdfs_clk_cfg;	/* 0xf0 MDFS clock control */
6714177e47SChen-Yu Tsai 	u32 dram_clk_cfg;	/* 0xf4 DRAM configuration clock control */
68886a7b45SHans de Goede 	u32 dram_pll_cfg;	/* 0xf8 PLL_DDR cfg register, A33 only */
69886a7b45SHans de Goede 	u32 mbus_reset;		/* 0xfc MBUS reset control, A33 only */
7014177e47SChen-Yu Tsai 	u32 dram_clk_gate;	/* 0x100 DRAM module gating */
711ae5def6SJernej Skrabec #ifdef CONFIG_SUNXI_DE2
721ae5def6SJernej Skrabec 	u32 de_clk_cfg;		/* 0x104 DE module clock */
731ae5def6SJernej Skrabec #else
7414177e47SChen-Yu Tsai 	u32 be0_clk_cfg;	/* 0x104 BE0 module clock */
751ae5def6SJernej Skrabec #endif
7614177e47SChen-Yu Tsai 	u32 be1_clk_cfg;	/* 0x108 BE1 module clock */
7714177e47SChen-Yu Tsai 	u32 fe0_clk_cfg;	/* 0x10c FE0 module clock */
7814177e47SChen-Yu Tsai 	u32 fe1_clk_cfg;	/* 0x110 FE1 module clock */
7914177e47SChen-Yu Tsai 	u32 mp_clk_cfg;		/* 0x114 MP module clock */
801ae5def6SJernej Skrabec #ifdef CONFIG_SUNXI_DE2
811ae5def6SJernej Skrabec 	u32 lcd0_clk_cfg;	/* 0x118 LCD0 module clock */
821ae5def6SJernej Skrabec 	u32 lcd1_clk_cfg;	/* 0x11c LCD1 module clock */
831ae5def6SJernej Skrabec #else
8414177e47SChen-Yu Tsai 	u32 lcd0_ch0_clk_cfg;	/* 0x118 LCD0 CH0 module clock */
8514177e47SChen-Yu Tsai 	u32 lcd1_ch0_clk_cfg;	/* 0x11c LCD1 CH0 module clock */
861ae5def6SJernej Skrabec #endif
87940aed8fSJernej Skrabec 	u32 tve_clk_cfg;	/* 0x120 H3/H5 TVE module clock */
88940aed8fSJernej Skrabec 	u32 reserved14[2];
8914177e47SChen-Yu Tsai 	u32 lcd0_ch1_clk_cfg;	/* 0x12c LCD0 CH1 module clock */
9014177e47SChen-Yu Tsai 	u32 lcd1_ch1_clk_cfg;	/* 0x130 LCD1 CH1 module clock */
9114177e47SChen-Yu Tsai 	u32 csi0_clk_cfg;	/* 0x134 CSI0 module clock */
9214177e47SChen-Yu Tsai 	u32 csi1_clk_cfg;	/* 0x138 CSI1 module clock */
9314177e47SChen-Yu Tsai 	u32 ve_clk_cfg;		/* 0x13c VE module clock */
9414177e47SChen-Yu Tsai 	u32 adda_clk_cfg;	/* 0x140 ADDA module clock */
9514177e47SChen-Yu Tsai 	u32 avs_clk_cfg;	/* 0x144 AVS module clock */
9614177e47SChen-Yu Tsai 	u32 dmic_clk_cfg;	/* 0x148 Digital Mic module clock*/
9714177e47SChen-Yu Tsai 	u32 reserved15;
9814177e47SChen-Yu Tsai 	u32 hdmi_clk_cfg;	/* 0x150 HDMI module clock */
991ae5def6SJernej Skrabec #ifdef CONFIG_SUNXI_DE2
1001ae5def6SJernej Skrabec 	u32 hdmi_slow_clk_cfg;	/* 0x154 HDMI slow module clock */
1011ae5def6SJernej Skrabec #else
10214177e47SChen-Yu Tsai 	u32 ps_clk_cfg;		/* 0x154 PS module clock */
1031ae5def6SJernej Skrabec #endif
10414177e47SChen-Yu Tsai 	u32 mtc_clk_cfg;	/* 0x158 MTC module clock */
10514177e47SChen-Yu Tsai 	u32 mbus0_clk_cfg;	/* 0x15c MBUS0 module clock */
10614177e47SChen-Yu Tsai 	u32 mbus1_clk_cfg;	/* 0x160 MBUS1 module clock */
10714177e47SChen-Yu Tsai 	u32 reserved16;
10814177e47SChen-Yu Tsai 	u32 mipi_dsi_clk_cfg;	/* 0x168 MIPI DSI clock control */
10914177e47SChen-Yu Tsai 	u32 mipi_csi_clk_cfg;	/* 0x16c MIPI CSI clock control */
11014177e47SChen-Yu Tsai 	u32 reserved17[4];
11114177e47SChen-Yu Tsai 	u32 iep_drc0_clk_cfg;	/* 0x180 IEP DRC0 module clock */
11214177e47SChen-Yu Tsai 	u32 iep_drc1_clk_cfg;	/* 0x184 IEP DRC1 module clock */
11314177e47SChen-Yu Tsai 	u32 iep_deu0_clk_cfg;	/* 0x188 IEP DEU0 module clock */
11414177e47SChen-Yu Tsai 	u32 iep_deu1_clk_cfg;	/* 0x18c IEP DEU1 module clock */
11514177e47SChen-Yu Tsai 	u32 reserved18[4];
11614177e47SChen-Yu Tsai 	u32 gpu_core_clk_cfg;	/* 0x1a0 GPU core clock config */
11714177e47SChen-Yu Tsai 	u32 gpu_mem_clk_cfg;	/* 0x1a4 GPU memory clock config */
11814177e47SChen-Yu Tsai 	u32 gpu_hyd_clk_cfg;	/* 0x1a0 GPU HYD clock config */
11914177e47SChen-Yu Tsai 	u32 reserved19[21];
12014177e47SChen-Yu Tsai 	u32 pll_lock;		/* 0x200 PLL Lock Time */
12114177e47SChen-Yu Tsai 	u32 pll1_lock;		/* 0x204 PLL1 Lock Time */
12214177e47SChen-Yu Tsai 	u32 reserved20[6];
12314177e47SChen-Yu Tsai 	u32 pll1_bias_cfg;	/* 0x220 PLL1 Bias config */
12414177e47SChen-Yu Tsai 	u32 pll2_bias_cfg;	/* 0x224 PLL2 Bias config */
12514177e47SChen-Yu Tsai 	u32 pll3_bias_cfg;	/* 0x228 PLL3 Bias config */
12614177e47SChen-Yu Tsai 	u32 pll4_bias_cfg;	/* 0x22c PLL4 Bias config */
12714177e47SChen-Yu Tsai 	u32 pll5_bias_cfg;	/* 0x230 PLL5 Bias config */
12814177e47SChen-Yu Tsai 	u32 pll6_bias_cfg;	/* 0x234 PLL6 Bias config */
12914177e47SChen-Yu Tsai 	u32 pll7_bias_cfg;	/* 0x238 PLL7 Bias config */
13014177e47SChen-Yu Tsai 	u32 pll8_bias_cfg;	/* 0x23c PLL8 Bias config */
13114177e47SChen-Yu Tsai 	u32 mipi_bias_cfg;	/* 0x240 MIPI Bias config */
13214177e47SChen-Yu Tsai 	u32 pll9_bias_cfg;	/* 0x244 PLL9 Bias config */
13314177e47SChen-Yu Tsai 	u32 pll10_bias_cfg;	/* 0x248 PLL10 Bias config */
134d5ac6eefSJens Kuske 	u32 reserved21[5];
135d5ac6eefSJens Kuske 	u32 pll5_tuning_cfg;	/* 0x260 PLL5 Tuning config */
136d5ac6eefSJens Kuske 	u32 reserved21_5[7];
13714177e47SChen-Yu Tsai 	u32 pll1_pattern_cfg;	/* 0x280 PLL1 Pattern config */
13814177e47SChen-Yu Tsai 	u32 pll2_pattern_cfg;	/* 0x284 PLL2 Pattern config */
13914177e47SChen-Yu Tsai 	u32 pll3_pattern_cfg;	/* 0x288 PLL3 Pattern config */
14014177e47SChen-Yu Tsai 	u32 pll4_pattern_cfg;	/* 0x28c PLL4 Pattern config */
14114177e47SChen-Yu Tsai 	u32 pll5_pattern_cfg;	/* 0x290 PLL5 Pattern config */
14214177e47SChen-Yu Tsai 	u32 pll6_pattern_cfg;	/* 0x294 PLL6 Pattern config */
14314177e47SChen-Yu Tsai 	u32 pll7_pattern_cfg;	/* 0x298 PLL7 Pattern config */
14414177e47SChen-Yu Tsai 	u32 pll8_pattern_cfg;	/* 0x29c PLL8 Pattern config */
14514177e47SChen-Yu Tsai 	u32 mipi_pattern_cfg;	/* 0x2a0 MIPI Pattern config */
14614177e47SChen-Yu Tsai 	u32 pll9_pattern_cfg;	/* 0x2a4 PLL9 Pattern config */
14714177e47SChen-Yu Tsai 	u32 pll10_pattern_cfg;	/* 0x2a8 PLL10 Pattern config */
148886a7b45SHans de Goede 	u32 pll11_pattern_cfg0; /* 0x2ac PLL11 Pattern config0, A33 only */
149886a7b45SHans de Goede 	u32 pll11_pattern_cfg1; /* 0x2b0 PLL11 Pattern config0, A33 only */
150886a7b45SHans de Goede 	u32 reserved22[3];
15114177e47SChen-Yu Tsai 	u32 ahb_reset0_cfg;	/* 0x2c0 AHB1 Reset 0 config */
15214177e47SChen-Yu Tsai 	u32 ahb_reset1_cfg;	/* 0x2c4 AHB1 Reset 1 config */
15314177e47SChen-Yu Tsai 	u32 ahb_reset2_cfg;	/* 0x2c8 AHB1 Reset 2 config */
15414177e47SChen-Yu Tsai 	u32 reserved23;
15514177e47SChen-Yu Tsai 	u32 apb1_reset_cfg;	/* 0x2d0 APB1 Reset config */
15614177e47SChen-Yu Tsai 	u32 reserved24;
15714177e47SChen-Yu Tsai 	u32 apb2_reset_cfg;	/* 0x2d8 APB2 Reset config */
158ed80584fSChen-Yu Tsai 	u32 reserved25[5];
159ed80584fSChen-Yu Tsai 	u32 ccu_sec_switch;	/* 0x2f0 CCU Security Switch, H3 only */
160328ce7fdSChen-Yu Tsai 	u32 reserved26[11];
161328ce7fdSChen-Yu Tsai 	u32 pll_lock_ctrl;	/* 0x320 PLL lock control, R40 only */
16214177e47SChen-Yu Tsai };
16314177e47SChen-Yu Tsai 
16414177e47SChen-Yu Tsai /* apb2 bit field */
16514177e47SChen-Yu Tsai #define APB2_CLK_SRC_LOSC		(0x0 << 24)
16614177e47SChen-Yu Tsai #define APB2_CLK_SRC_OSC24M		(0x1 << 24)
16714177e47SChen-Yu Tsai #define APB2_CLK_SRC_PLL6		(0x2 << 24)
16814177e47SChen-Yu Tsai #define APB2_CLK_SRC_MASK		(0x3 << 24)
16914177e47SChen-Yu Tsai #define APB2_CLK_RATE_N_1		(0x0 << 16)
17014177e47SChen-Yu Tsai #define APB2_CLK_RATE_N_2		(0x1 << 16)
17114177e47SChen-Yu Tsai #define APB2_CLK_RATE_N_4		(0x2 << 16)
17214177e47SChen-Yu Tsai #define APB2_CLK_RATE_N_8		(0x3 << 16)
17314177e47SChen-Yu Tsai #define APB2_CLK_RATE_N_MASK		(3 << 16)
17414177e47SChen-Yu Tsai #define APB2_CLK_RATE_M(m)		(((m)-1) << 0)
17514177e47SChen-Yu Tsai #define APB2_CLK_RATE_M_MASK            (0x1f << 0)
17614177e47SChen-Yu Tsai 
17714177e47SChen-Yu Tsai /* apb2 gate field */
17814177e47SChen-Yu Tsai #define APB2_GATE_UART_SHIFT	(16)
17914177e47SChen-Yu Tsai #define APB2_GATE_UART_MASK		(0xff << APB2_GATE_UART_SHIFT)
18014177e47SChen-Yu Tsai #define APB2_GATE_TWI_SHIFT	(0)
18114177e47SChen-Yu Tsai #define APB2_GATE_TWI_MASK		(0xf << APB2_GATE_TWI_SHIFT)
18214177e47SChen-Yu Tsai 
18314177e47SChen-Yu Tsai /* cpu_axi_cfg bits */
18414177e47SChen-Yu Tsai #define AXI_DIV_SHIFT			0
18514177e47SChen-Yu Tsai #define ATB_DIV_SHIFT			8
18614177e47SChen-Yu Tsai #define CPU_CLK_SRC_SHIFT		16
18714177e47SChen-Yu Tsai 
18814177e47SChen-Yu Tsai #define AXI_DIV_1			0
18914177e47SChen-Yu Tsai #define AXI_DIV_2			1
19014177e47SChen-Yu Tsai #define AXI_DIV_3			2
19114177e47SChen-Yu Tsai #define AXI_DIV_4			3
19214177e47SChen-Yu Tsai #define ATB_DIV_1			0
19314177e47SChen-Yu Tsai #define ATB_DIV_2			1
19414177e47SChen-Yu Tsai #define ATB_DIV_4			2
195*dbb23086SMiquel Raynal #define AHB_DIV_1			0
19614177e47SChen-Yu Tsai #define CPU_CLK_SRC_OSC24M		1
19714177e47SChen-Yu Tsai #define CPU_CLK_SRC_PLL1		2
19814177e47SChen-Yu Tsai 
19962c87ef2SHans de Goede #define CCM_PLL1_CTRL_M(n)		((((n) - 1) & 0x3) << 0)
20062c87ef2SHans de Goede #define CCM_PLL1_CTRL_K(n)		((((n) - 1) & 0x3) << 4)
20162c87ef2SHans de Goede #define CCM_PLL1_CTRL_N(n)		((((n) - 1) & 0x1f) << 8)
20225508ab2SHans de Goede #define CCM_PLL1_CTRL_P(n)		(((n) & 0x3) << 16)
20362c87ef2SHans de Goede #define CCM_PLL1_CTRL_EN		(0x1 << 31)
20462c87ef2SHans de Goede 
20549043cbaSHans de Goede #define CCM_PLL3_CTRL_M_SHIFT		0
20649043cbaSHans de Goede #define CCM_PLL3_CTRL_M_MASK		(0xf << CCM_PLL3_CTRL_M_SHIFT)
2070bd51251SHans de Goede #define CCM_PLL3_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
20849043cbaSHans de Goede #define CCM_PLL3_CTRL_N_SHIFT		8
20949043cbaSHans de Goede #define CCM_PLL3_CTRL_N_MASK		(0x7f << CCM_PLL3_CTRL_N_SHIFT)
2100bd51251SHans de Goede #define CCM_PLL3_CTRL_N(n)		((((n) - 1) & 0x7f) << 8)
2110bd51251SHans de Goede #define CCM_PLL3_CTRL_INTEGER_MODE	(0x1 << 24)
2121ae5def6SJernej Skrabec #define CCM_PLL3_CTRL_LOCK		(0x1 << 28)
2130bd51251SHans de Goede #define CCM_PLL3_CTRL_EN		(0x1 << 31)
2140bd51251SHans de Goede 
21562c87ef2SHans de Goede #define CCM_PLL5_CTRL_M(n)		((((n) - 1) & 0x3) << 0)
21662c87ef2SHans de Goede #define CCM_PLL5_CTRL_K(n)		((((n) - 1) & 0x3) << 4)
21762c87ef2SHans de Goede #define CCM_PLL5_CTRL_N(n)		((((n) - 1) & 0x1f) << 8)
21862c87ef2SHans de Goede #define CCM_PLL5_CTRL_UPD		(0x1 << 20)
2195af741f1SHans de Goede #define CCM_PLL5_CTRL_SIGMA_DELTA_EN	(0x1 << 24)
22062c87ef2SHans de Goede #define CCM_PLL5_CTRL_EN		(0x1 << 31)
22114177e47SChen-Yu Tsai 
2220bd51251SHans de Goede #define PLL6_CFG_DEFAULT		0x90041811 /* 600 MHz */
22314177e47SChen-Yu Tsai 
22414177e47SChen-Yu Tsai #define CCM_PLL6_CTRL_N_SHIFT		8
22514177e47SChen-Yu Tsai #define CCM_PLL6_CTRL_N_MASK		(0x1f << CCM_PLL6_CTRL_N_SHIFT)
22614177e47SChen-Yu Tsai #define CCM_PLL6_CTRL_K_SHIFT		4
22714177e47SChen-Yu Tsai #define CCM_PLL6_CTRL_K_MASK		(0x3 << CCM_PLL6_CTRL_K_SHIFT)
22852d09311SSiarhei Siamashka #define CCM_PLL6_CTRL_LOCK		(1 << 28)
22914177e47SChen-Yu Tsai 
2309946631aSIcenowy Zheng #define CCM_SATA_PLL_DEFAULT		0x90005811 /* 100 MHz */
2319946631aSIcenowy Zheng 
23255ea98d8SHans de Goede #define CCM_MIPI_PLL_CTRL_M_SHIFT	0
23355ea98d8SHans de Goede #define CCM_MIPI_PLL_CTRL_M_MASK	(0xf << CCM_MIPI_PLL_CTRL_M_SHIFT)
23455ea98d8SHans de Goede #define CCM_MIPI_PLL_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
23555ea98d8SHans de Goede #define CCM_MIPI_PLL_CTRL_K_SHIFT	4
23655ea98d8SHans de Goede #define CCM_MIPI_PLL_CTRL_K_MASK	(0x3 << CCM_MIPI_PLL_CTRL_K_SHIFT)
23755ea98d8SHans de Goede #define CCM_MIPI_PLL_CTRL_K(n)		((((n) - 1) & 0x3) << 4)
23855ea98d8SHans de Goede #define CCM_MIPI_PLL_CTRL_N_SHIFT	8
23955ea98d8SHans de Goede #define CCM_MIPI_PLL_CTRL_N_MASK	(0xf << CCM_MIPI_PLL_CTRL_N_SHIFT)
24055ea98d8SHans de Goede #define CCM_MIPI_PLL_CTRL_N(n)		((((n) - 1) & 0xf) << 8)
24155ea98d8SHans de Goede #define CCM_MIPI_PLL_CTRL_LDO_EN	(0x3 << 22)
24255ea98d8SHans de Goede #define CCM_MIPI_PLL_CTRL_EN		(0x1 << 31)
24355ea98d8SHans de Goede 
2441ae5def6SJernej Skrabec #define CCM_PLL10_CTRL_M_SHIFT		0
2451ae5def6SJernej Skrabec #define CCM_PLL10_CTRL_M_MASK		(0xf << CCM_PLL10_CTRL_M_SHIFT)
2461ae5def6SJernej Skrabec #define CCM_PLL10_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
2471ae5def6SJernej Skrabec #define CCM_PLL10_CTRL_N_SHIFT		8
2481ae5def6SJernej Skrabec #define CCM_PLL10_CTRL_N_MASK		(0x7f << CCM_PLL10_CTRL_N_SHIFT)
2491ae5def6SJernej Skrabec #define CCM_PLL10_CTRL_N(n)		((((n) - 1) & 0x7f) << 8)
2501ae5def6SJernej Skrabec #define CCM_PLL10_CTRL_INTEGER_MODE	(0x1 << 24)
2511ae5def6SJernej Skrabec #define CCM_PLL10_CTRL_LOCK		(0x1 << 28)
2521ae5def6SJernej Skrabec #define CCM_PLL10_CTRL_EN		(0x1 << 31)
2531ae5def6SJernej Skrabec 
254886a7b45SHans de Goede #define CCM_PLL11_CTRL_N(n)		((((n) - 1) & 0x3f) << 8)
255886a7b45SHans de Goede #define CCM_PLL11_CTRL_SIGMA_DELTA_EN	(0x1 << 24)
256886a7b45SHans de Goede #define CCM_PLL11_CTRL_UPD		(0x1 << 30)
257886a7b45SHans de Goede #define CCM_PLL11_CTRL_EN		(0x1 << 31)
258886a7b45SHans de Goede 
259d5ac6eefSJens Kuske #define CCM_PLL5_TUN_LOCK_TIME(x)	(((x) & 0x7) << 24)
260d5ac6eefSJens Kuske #define CCM_PLL5_TUN_LOCK_TIME_MASK	CCM_PLL5_TUN_LOCK_TIME(0x7)
261d5ac6eefSJens Kuske #define CCM_PLL5_TUN_INIT_FREQ(x)	(((x) & 0x7f) << 16)
262d5ac6eefSJens Kuske #define CCM_PLL5_TUN_INIT_FREQ_MASK	CCM_PLL5_TUN_INIT_FREQ(0x7f)
263d5ac6eefSJens Kuske 
2645bc88cc2SSiarhei Siamashka #if defined(CONFIG_MACH_SUN50I)
2655bc88cc2SSiarhei Siamashka /* AHB1=100MHz failsafe setup from the FEL mode, usable with PMIC defaults */
2665bc88cc2SSiarhei Siamashka #define AHB1_ABP1_DIV_DEFAULT		0x00003190 /* AHB1=PLL6/6,APB1=AHB1/2 */
2675bc88cc2SSiarhei Siamashka #else
26852d09311SSiarhei Siamashka #define AHB1_ABP1_DIV_DEFAULT		0x00003180 /* AHB1=PLL6/3,APB1=AHB1/2 */
2695bc88cc2SSiarhei Siamashka #endif
27062c87ef2SHans de Goede 
27162c87ef2SHans de Goede #define AXI_GATE_OFFSET_DRAM		0
27262c87ef2SHans de Goede 
2730bd51251SHans de Goede /* ahb_gate0 offsets */
27476946dfeSHans de Goede #define AHB_GATE_OFFSET_USB_OHCI1	30
27576946dfeSHans de Goede #define AHB_GATE_OFFSET_USB_OHCI0	29
2767b82a229SAndre Przywara #ifdef CONFIG_MACH_SUNXI_H3_H5
277dc44fd8aSJelle van der Waa /*
278dc44fd8aSJelle van der Waa  * These are EHCI1 - EHCI3 in the datasheet (EHCI0 is for the OTG) we call
279dc44fd8aSJelle van der Waa  * them 0 - 2 like they were called on older SoCs.
280dc44fd8aSJelle van der Waa  */
281dc44fd8aSJelle van der Waa #define AHB_GATE_OFFSET_USB_EHCI2	27
282dc44fd8aSJelle van der Waa #define AHB_GATE_OFFSET_USB_EHCI1	26
283dc44fd8aSJelle van der Waa #define AHB_GATE_OFFSET_USB_EHCI0	25
284dc44fd8aSJelle van der Waa #else
28576946dfeSHans de Goede #define AHB_GATE_OFFSET_USB_EHCI1	27
28676946dfeSHans de Goede #define AHB_GATE_OFFSET_USB_EHCI0	26
287dc44fd8aSJelle van der Waa #endif
2889946631aSIcenowy Zheng #ifndef CONFIG_MACH_SUN8I_R40
2890eccec4eSHans de Goede #define AHB_GATE_OFFSET_USB0		24
2909946631aSIcenowy Zheng #else
2919946631aSIcenowy Zheng #define AHB_GATE_OFFSET_USB0		25
2929946631aSIcenowy Zheng #define AHB_GATE_OFFSET_SATA		24
2939946631aSIcenowy Zheng #endif
29462c87ef2SHans de Goede #define AHB_GATE_OFFSET_MCTL		14
295eafec320SHans de Goede #define AHB_GATE_OFFSET_GMAC		17
296d0f42003SRoy Spliet #define AHB_GATE_OFFSET_NAND0		13
297d0f42003SRoy Spliet #define AHB_GATE_OFFSET_NAND1		12
29814177e47SChen-Yu Tsai #define AHB_GATE_OFFSET_MMC3		11
29914177e47SChen-Yu Tsai #define AHB_GATE_OFFSET_MMC2		10
30014177e47SChen-Yu Tsai #define AHB_GATE_OFFSET_MMC1		9
30114177e47SChen-Yu Tsai #define AHB_GATE_OFFSET_MMC0		8
30214177e47SChen-Yu Tsai #define AHB_GATE_OFFSET_MMC(n)		(AHB_GATE_OFFSET_MMC0 + (n))
303d0f42003SRoy Spliet #define AHB_GATE_OFFSET_DMA		6
30410191ed0SHans de Goede #define AHB_GATE_OFFSET_SS		5
30514177e47SChen-Yu Tsai 
3060bd51251SHans de Goede /* ahb_gate1 offsets */
3070bd51251SHans de Goede #define AHB_GATE_OFFSET_DRC0		25
308886a7b45SHans de Goede #define AHB_GATE_OFFSET_DE_FE0		14
3090bd51251SHans de Goede #define AHB_GATE_OFFSET_DE_BE0		12
3101ae5def6SJernej Skrabec #define AHB_GATE_OFFSET_DE		12
3110bd51251SHans de Goede #define AHB_GATE_OFFSET_HDMI		11
312940aed8fSJernej Skrabec #define AHB_GATE_OFFSET_TVE		9
3131ae5def6SJernej Skrabec #ifndef CONFIG_SUNXI_DE2
3140bd51251SHans de Goede #define AHB_GATE_OFFSET_LCD1		5
3150bd51251SHans de Goede #define AHB_GATE_OFFSET_LCD0		4
3161ae5def6SJernej Skrabec #else
3171ae5def6SJernej Skrabec #define AHB_GATE_OFFSET_LCD1		4
3181ae5def6SJernej Skrabec #define AHB_GATE_OFFSET_LCD0		3
3191ae5def6SJernej Skrabec #endif
3200bd51251SHans de Goede 
321*dbb23086SMiquel Raynal #define CCM_NAND_CTRL_M(x)		((x) - 1)
322*dbb23086SMiquel Raynal #define CCM_NAND_CTRL_N(x)		((x) << 16)
323*dbb23086SMiquel Raynal #define CCM_NAND_CTRL_PLL6		(0x1 << 24)
324*dbb23086SMiquel Raynal #define CCM_NAND_CTRL_ENABLE		(0x1 << 31)
325*dbb23086SMiquel Raynal 
326fc3a8325SHans de Goede #define CCM_MMC_CTRL_M(x)		((x) - 1)
327fc3a8325SHans de Goede #define CCM_MMC_CTRL_OCLK_DLY(x)	((x) << 8)
328fc3a8325SHans de Goede #define CCM_MMC_CTRL_N(x)		((x) << 16)
329fc3a8325SHans de Goede #define CCM_MMC_CTRL_SCLK_DLY(x)	((x) << 20)
33014177e47SChen-Yu Tsai #define CCM_MMC_CTRL_OSCM24		(0x0 << 24)
33114177e47SChen-Yu Tsai #define CCM_MMC_CTRL_PLL6		(0x1 << 24)
33214177e47SChen-Yu Tsai #define CCM_MMC_CTRL_ENABLE		(0x1 << 31)
33314177e47SChen-Yu Tsai 
3349946631aSIcenowy Zheng #define CCM_SATA_CTRL_ENABLE		(0x1 << 31)
3359946631aSIcenowy Zheng #define CCM_SATA_CTRL_USE_EXTCLK	(0x1 << 24)
3369946631aSIcenowy Zheng 
3374458b7a6SHans de Goede #define CCM_USB_CTRL_PHY0_RST (0x1 << 0)
33876946dfeSHans de Goede #define CCM_USB_CTRL_PHY1_RST (0x1 << 1)
33976946dfeSHans de Goede #define CCM_USB_CTRL_PHY2_RST (0x1 << 2)
340dc44fd8aSJelle van der Waa #define CCM_USB_CTRL_PHY3_RST (0x1 << 3)
34176946dfeSHans de Goede /* There is no global phy clk gate on sun6i, define as 0 */
34276946dfeSHans de Goede #define CCM_USB_CTRL_PHYGATE 0
3434458b7a6SHans de Goede #define CCM_USB_CTRL_PHY0_CLK (0x1 << 8)
34476946dfeSHans de Goede #define CCM_USB_CTRL_PHY1_CLK (0x1 << 9)
34576946dfeSHans de Goede #define CCM_USB_CTRL_PHY2_CLK (0x1 << 10)
346dc44fd8aSJelle van der Waa #define CCM_USB_CTRL_PHY3_CLK (0x1 << 11)
3477b82a229SAndre Przywara #ifdef CONFIG_MACH_SUNXI_H3_H5
348dc44fd8aSJelle van der Waa /*
349dc44fd8aSJelle van der Waa  * These are OHCI1 - OHCI3 in the datasheet (OHCI0 is for the OTG) we call
350dc44fd8aSJelle van der Waa  * them 0 - 2 like they were called on older SoCs.
351dc44fd8aSJelle van der Waa  */
352dc44fd8aSJelle van der Waa #define CCM_USB_CTRL_OHCI0_CLK (0x1 << 17)
353dc44fd8aSJelle van der Waa #define CCM_USB_CTRL_OHCI1_CLK (0x1 << 18)
354dc44fd8aSJelle van der Waa #define CCM_USB_CTRL_OHCI2_CLK (0x1 << 19)
355dc44fd8aSJelle van der Waa #else
3566a72e804SHans de Goede #define CCM_USB_CTRL_OHCI0_CLK (0x1 << 16)
3576a72e804SHans de Goede #define CCM_USB_CTRL_OHCI1_CLK (0x1 << 17)
358dc44fd8aSJelle van der Waa #endif
35976946dfeSHans de Goede 
360eafec320SHans de Goede #define CCM_GMAC_CTRL_TX_CLK_SRC_MII	0x0
361eafec320SHans de Goede #define CCM_GMAC_CTRL_TX_CLK_SRC_EXT_RGMII 0x1
362eafec320SHans de Goede #define CCM_GMAC_CTRL_TX_CLK_SRC_INT_RGMII 0x2
363eafec320SHans de Goede #define CCM_GMAC_CTRL_GPIT_MII		(0x0 << 2)
364eafec320SHans de Goede #define CCM_GMAC_CTRL_GPIT_RGMII	(0x1 << 2)
365c13f60d9SHans de Goede #define CCM_GMAC_CTRL_RX_CLK_DELAY(x)	((x) << 5)
366c13f60d9SHans de Goede #define CCM_GMAC_CTRL_TX_CLK_DELAY(x)	((x) << 10)
367eafec320SHans de Goede 
36862c87ef2SHans de Goede #define MDFS_CLK_DEFAULT		0x81000002 /* PLL6 / 3 */
36962c87ef2SHans de Goede 
370886a7b45SHans de Goede #define CCM_DRAMCLK_CFG_DIV(x)		((x - 1) << 0)
371886a7b45SHans de Goede #define CCM_DRAMCLK_CFG_DIV_MASK	(0xf << 0)
37262c87ef2SHans de Goede #define CCM_DRAMCLK_CFG_DIV0(x)		((x - 1) << 8)
37362c87ef2SHans de Goede #define CCM_DRAMCLK_CFG_DIV0_MASK	(0xf << 8)
3740404d53fSJens Kuske #define CCM_DRAMCLK_CFG_SRC_PLL5	(0x0 << 20)
3750404d53fSJens Kuske #define CCM_DRAMCLK_CFG_SRC_PLL6x2	(0x1 << 20)
3761bc464beSJens Kuske #define CCM_DRAMCLK_CFG_SRC_PLL11	(0x1 << 20) /* A64 only */
3770404d53fSJens Kuske #define CCM_DRAMCLK_CFG_SRC_MASK	(0x3 << 20)
37862c87ef2SHans de Goede #define CCM_DRAMCLK_CFG_UPD		(0x1 << 16)
37962c87ef2SHans de Goede #define CCM_DRAMCLK_CFG_RST		(0x1 << 31)
38062c87ef2SHans de Goede 
381886a7b45SHans de Goede #define CCM_DRAMPLL_CFG_SRC_PLL5	(0x0 << 16) /* Select PLL5 (DDR0) */
382886a7b45SHans de Goede #define CCM_DRAMPLL_CFG_SRC_PLL11	(0x1 << 16) /* Select PLL11 (DDR1) */
383886a7b45SHans de Goede #define CCM_DRAMPLL_CFG_SRC_MASK	(0x1 << 16)
384886a7b45SHans de Goede 
385886a7b45SHans de Goede #define CCM_MBUS_RESET_RESET		(0x1 << 31)
386886a7b45SHans de Goede 
387886a7b45SHans de Goede #define CCM_DRAM_GATE_OFFSET_DE_FE0	24
388886a7b45SHans de Goede #define CCM_DRAM_GATE_OFFSET_DE_FE1	25
3890bd51251SHans de Goede #define CCM_DRAM_GATE_OFFSET_DE_BE0	26
390886a7b45SHans de Goede #define CCM_DRAM_GATE_OFFSET_DE_BE1	27
3910bd51251SHans de Goede 
3920bd51251SHans de Goede #define CCM_LCD_CH0_CTRL_PLL3		(0 << 24)
3930bd51251SHans de Goede #define CCM_LCD_CH0_CTRL_PLL7		(1 << 24)
3940bd51251SHans de Goede #define CCM_LCD_CH0_CTRL_PLL3_2X	(2 << 24)
3950bd51251SHans de Goede #define CCM_LCD_CH0_CTRL_PLL7_2X	(3 << 24)
3960bd51251SHans de Goede #define CCM_LCD_CH0_CTRL_MIPI_PLL	(4 << 24)
3975489ebc7SHans de Goede /* No reset bit in ch0_clk_cfg (reset is controlled through ahb_reset1) */
3985489ebc7SHans de Goede #define CCM_LCD_CH0_CTRL_RST		0
3990bd51251SHans de Goede #define CCM_LCD_CH0_CTRL_GATE		(0x1 << 31)
4000bd51251SHans de Goede 
4010bd51251SHans de Goede #define CCM_LCD_CH1_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
4020ecb43a8SHans de Goede #define CCM_LCD_CH1_CTRL_HALF_SCLK1	0 /* no seperate sclk1 & 2 on sun6i */
4030bd51251SHans de Goede #define CCM_LCD_CH1_CTRL_PLL3		(0 << 24)
4040bd51251SHans de Goede #define CCM_LCD_CH1_CTRL_PLL7		(1 << 24)
4050bd51251SHans de Goede #define CCM_LCD_CH1_CTRL_PLL3_2X	(2 << 24)
4060bd51251SHans de Goede #define CCM_LCD_CH1_CTRL_PLL7_2X	(3 << 24)
4070bd51251SHans de Goede #define CCM_LCD_CH1_CTRL_GATE		(0x1 << 31)
4080bd51251SHans de Goede 
4091ae5def6SJernej Skrabec #define CCM_LCD0_CTRL_GATE		(0x1 << 31)
4101ae5def6SJernej Skrabec #define CCM_LCD0_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
4111ae5def6SJernej Skrabec 
4121ae5def6SJernej Skrabec #define CCM_LCD1_CTRL_GATE		(0x1 << 31)
4131ae5def6SJernej Skrabec #define CCM_LCD1_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
4141ae5def6SJernej Skrabec 
4150bd51251SHans de Goede #define CCM_HDMI_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
4160bd51251SHans de Goede #define CCM_HDMI_CTRL_PLL_MASK		(3 << 24)
4170bd51251SHans de Goede #define CCM_HDMI_CTRL_PLL3		(0 << 24)
4180bd51251SHans de Goede #define CCM_HDMI_CTRL_PLL7		(1 << 24)
4190bd51251SHans de Goede #define CCM_HDMI_CTRL_PLL3_2X		(2 << 24)
4200bd51251SHans de Goede #define CCM_HDMI_CTRL_PLL7_2X		(3 << 24)
4210bd51251SHans de Goede #define CCM_HDMI_CTRL_DDC_GATE		(0x1 << 30)
4220bd51251SHans de Goede #define CCM_HDMI_CTRL_GATE		(0x1 << 31)
4230bd51251SHans de Goede 
4241ae5def6SJernej Skrabec #define CCM_HDMI_SLOW_CTRL_DDC_GATE	(1 << 31)
4251ae5def6SJernej Skrabec 
426940aed8fSJernej Skrabec #define CCM_TVE_CTRL_GATE		(0x1 << 31)
427940aed8fSJernej Skrabec #define CCM_TVE_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
428940aed8fSJernej Skrabec 
429d96ebc46SSiarhei Siamashka #if defined(CONFIG_MACH_SUN50I)
430d96ebc46SSiarhei Siamashka #define MBUS_CLK_DEFAULT		0x81000002 /* PLL6x2 / 3 */
431d96ebc46SSiarhei Siamashka #elif defined(CONFIG_MACH_SUN8I)
43208fd1479SHans de Goede #define MBUS_CLK_DEFAULT		0x81000003 /* PLL6 / 4 */
433d96ebc46SSiarhei Siamashka #else
434d96ebc46SSiarhei Siamashka #define MBUS_CLK_DEFAULT		0x81000001 /* PLL6 / 2 */
43508fd1479SHans de Goede #endif
436886a7b45SHans de Goede #define MBUS_CLK_GATE			(0x1 << 31)
43762c87ef2SHans de Goede 
4385af741f1SHans de Goede #define CCM_PLL5_PATTERN		0xd1303333
439886a7b45SHans de Goede #define CCM_PLL11_PATTERN		0xf5860000
4405af741f1SHans de Goede 
4410bd51251SHans de Goede /* ahb_reset0 offsets */
4429946631aSIcenowy Zheng #ifdef CONFIG_MACH_SUN8I_R40
4439946631aSIcenowy Zheng #define AHB_RESET_OFFSET_SATA		24
4449946631aSIcenowy Zheng #endif
445eafec320SHans de Goede #define AHB_RESET_OFFSET_GMAC		17
44662c87ef2SHans de Goede #define AHB_RESET_OFFSET_MCTL		14
44714177e47SChen-Yu Tsai #define AHB_RESET_OFFSET_MMC3		11
44814177e47SChen-Yu Tsai #define AHB_RESET_OFFSET_MMC2		10
44914177e47SChen-Yu Tsai #define AHB_RESET_OFFSET_MMC1		9
45014177e47SChen-Yu Tsai #define AHB_RESET_OFFSET_MMC0		8
45114177e47SChen-Yu Tsai #define AHB_RESET_OFFSET_MMC(n)		(AHB_RESET_OFFSET_MMC0 + (n))
45210191ed0SHans de Goede #define AHB_RESET_OFFSET_SS		5
45314177e47SChen-Yu Tsai 
45410191ed0SHans de Goede /* ahb_reset1 offsets */
455886a7b45SHans de Goede #define AHB_RESET_OFFSET_SAT		26
4560bd51251SHans de Goede #define AHB_RESET_OFFSET_DRC0		25
457886a7b45SHans de Goede #define AHB_RESET_OFFSET_DE_FE0		14
4580bd51251SHans de Goede #define AHB_RESET_OFFSET_DE_BE0		12
4591ae5def6SJernej Skrabec #define AHB_RESET_OFFSET_DE		12
4600bd51251SHans de Goede #define AHB_RESET_OFFSET_HDMI		11
4611ae5def6SJernej Skrabec #define AHB_RESET_OFFSET_HDMI2		10
462940aed8fSJernej Skrabec #define AHB_RESET_OFFSET_TVE		9
4631ae5def6SJernej Skrabec #ifndef CONFIG_SUNXI_DE2
4640bd51251SHans de Goede #define AHB_RESET_OFFSET_LCD1		5
4650bd51251SHans de Goede #define AHB_RESET_OFFSET_LCD0		4
4661ae5def6SJernej Skrabec #else
4671ae5def6SJernej Skrabec #define AHB_RESET_OFFSET_LCD1		4
4681ae5def6SJernej Skrabec #define AHB_RESET_OFFSET_LCD0		3
4691ae5def6SJernej Skrabec #endif
4700bd51251SHans de Goede 
47183edb2acSHans de Goede /* ahb_reset2 offsets */
472a29710c5SAmit Singh Tomar #define AHB_RESET_OFFSET_EPHY		2
47383edb2acSHans de Goede #define AHB_RESET_OFFSET_LVDS		0
47483edb2acSHans de Goede 
47514177e47SChen-Yu Tsai /* apb2 reset */
47614177e47SChen-Yu Tsai #define APB2_RESET_UART_SHIFT		(16)
47714177e47SChen-Yu Tsai #define APB2_RESET_UART_MASK		(0xff << APB2_RESET_UART_SHIFT)
47814177e47SChen-Yu Tsai #define APB2_RESET_TWI_SHIFT		(0)
47914177e47SChen-Yu Tsai #define APB2_RESET_TWI_MASK		(0xf << APB2_RESET_TWI_SHIFT)
48014177e47SChen-Yu Tsai 
4810bd51251SHans de Goede /* CCM bits common to all Display Engine (and IEP) clock ctrl regs */
4820bd51251SHans de Goede #define CCM_DE_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
4830bd51251SHans de Goede #define CCM_DE_CTRL_PLL_MASK		(0xf << 24)
4840bd51251SHans de Goede #define CCM_DE_CTRL_PLL3		(0 << 24)
4850bd51251SHans de Goede #define CCM_DE_CTRL_PLL7		(1 << 24)
4860bd51251SHans de Goede #define CCM_DE_CTRL_PLL6_2X		(2 << 24)
4870bd51251SHans de Goede #define CCM_DE_CTRL_PLL8		(3 << 24)
4880bd51251SHans de Goede #define CCM_DE_CTRL_PLL9		(4 << 24)
4890bd51251SHans de Goede #define CCM_DE_CTRL_PLL10		(5 << 24)
4900bd51251SHans de Goede #define CCM_DE_CTRL_GATE		(1 << 31)
4910bd51251SHans de Goede 
4921ae5def6SJernej Skrabec /* CCM bits common to all Display Engine 2.0 clock ctrl regs */
4931ae5def6SJernej Skrabec #define CCM_DE2_CTRL_M(n)		((((n) - 1) & 0xf) << 0)
4941ae5def6SJernej Skrabec #define CCM_DE2_CTRL_PLL_MASK		(3 << 24)
4951ae5def6SJernej Skrabec #define CCM_DE2_CTRL_PLL6_2X		(0 << 24)
4961ae5def6SJernej Skrabec #define CCM_DE2_CTRL_PLL10		(1 << 24)
4971ae5def6SJernej Skrabec #define CCM_DE2_CTRL_GATE		(0x1 << 31)
4981ae5def6SJernej Skrabec 
499ed80584fSChen-Yu Tsai /* CCU security switch, H3 only */
500ed80584fSChen-Yu Tsai #define CCM_SEC_SWITCH_MBUS_NONSEC	(1 << 2)
501ed80584fSChen-Yu Tsai #define CCM_SEC_SWITCH_BUS_NONSEC	(1 << 1)
502ed80584fSChen-Yu Tsai #define CCM_SEC_SWITCH_PLL_NONSEC	(1 << 0)
503ed80584fSChen-Yu Tsai 
504cc67a0b6SHans de Goede #ifndef __ASSEMBLY__
505cc67a0b6SHans de Goede void clock_set_pll1(unsigned int hz);
506cc67a0b6SHans de Goede void clock_set_pll3(unsigned int hz);
5071ae5def6SJernej Skrabec void clock_set_pll3_factors(int m, int n);
5085af741f1SHans de Goede void clock_set_pll5(unsigned int clk, bool sigma_delta_enable);
5091ae5def6SJernej Skrabec void clock_set_pll10(unsigned int hz);
510886a7b45SHans de Goede void clock_set_pll11(unsigned int clk, bool sigma_delta_enable);
51155ea98d8SHans de Goede void clock_set_mipi_pll(unsigned int hz);
51249043cbaSHans de Goede unsigned int clock_get_pll3(void);
513cc67a0b6SHans de Goede unsigned int clock_get_pll6(void);
51455ea98d8SHans de Goede unsigned int clock_get_mipi_pll(void);
515cc67a0b6SHans de Goede #endif
5165af741f1SHans de Goede 
51714177e47SChen-Yu Tsai #endif /* _SUNXI_CLOCK_SUN6I_H */
518