1*eaaa4f7eSrev13@wp.pl /* 2*eaaa4f7eSrev13@wp.pl * (C) Copyright 2011 3*eaaa4f7eSrev13@wp.pl * Yuri Tikhonov, Emcraft Systems, yur@emcraft.com 4*eaaa4f7eSrev13@wp.pl * 5*eaaa4f7eSrev13@wp.pl * (C) Copyright 2015 6*eaaa4f7eSrev13@wp.pl * Kamil Lulko, <rev13@wp.pl> 7*eaaa4f7eSrev13@wp.pl * 8*eaaa4f7eSrev13@wp.pl * SPDX-License-Identifier: GPL-2.0+ 9*eaaa4f7eSrev13@wp.pl */ 10*eaaa4f7eSrev13@wp.pl 11*eaaa4f7eSrev13@wp.pl #ifndef _MACH_STM32_H_ 12*eaaa4f7eSrev13@wp.pl #define _MACH_STM32_H_ 13*eaaa4f7eSrev13@wp.pl 14*eaaa4f7eSrev13@wp.pl /* 15*eaaa4f7eSrev13@wp.pl * Peripheral memory map 16*eaaa4f7eSrev13@wp.pl */ 17*eaaa4f7eSrev13@wp.pl #define STM32_PERIPH_BASE 0x40000000 18*eaaa4f7eSrev13@wp.pl #define STM32_APB1PERIPH_BASE (STM32_PERIPH_BASE + 0x00000000) 19*eaaa4f7eSrev13@wp.pl #define STM32_APB2PERIPH_BASE (STM32_PERIPH_BASE + 0x00010000) 20*eaaa4f7eSrev13@wp.pl #define STM32_AHB1PERIPH_BASE (STM32_PERIPH_BASE + 0x00020000) 21*eaaa4f7eSrev13@wp.pl #define STM32_AHB2PERIPH_BASE (STM32_PERIPH_BASE + 0x10000000) 22*eaaa4f7eSrev13@wp.pl 23*eaaa4f7eSrev13@wp.pl #define STM32_BUS_MASK 0xFFFF0000 24*eaaa4f7eSrev13@wp.pl 25*eaaa4f7eSrev13@wp.pl /* 26*eaaa4f7eSrev13@wp.pl * Register maps 27*eaaa4f7eSrev13@wp.pl */ 28*eaaa4f7eSrev13@wp.pl struct stm32_rcc_regs { 29*eaaa4f7eSrev13@wp.pl u32 cr; /* RCC clock control */ 30*eaaa4f7eSrev13@wp.pl u32 pllcfgr; /* RCC PLL configuration */ 31*eaaa4f7eSrev13@wp.pl u32 cfgr; /* RCC clock configuration */ 32*eaaa4f7eSrev13@wp.pl u32 cir; /* RCC clock interrupt */ 33*eaaa4f7eSrev13@wp.pl u32 ahb1rstr; /* RCC AHB1 peripheral reset */ 34*eaaa4f7eSrev13@wp.pl u32 ahb2rstr; /* RCC AHB2 peripheral reset */ 35*eaaa4f7eSrev13@wp.pl u32 ahb3rstr; /* RCC AHB3 peripheral reset */ 36*eaaa4f7eSrev13@wp.pl u32 rsv0; 37*eaaa4f7eSrev13@wp.pl u32 apb1rstr; /* RCC APB1 peripheral reset */ 38*eaaa4f7eSrev13@wp.pl u32 apb2rstr; /* RCC APB2 peripheral reset */ 39*eaaa4f7eSrev13@wp.pl u32 rsv1[2]; 40*eaaa4f7eSrev13@wp.pl u32 ahb1enr; /* RCC AHB1 peripheral clock enable */ 41*eaaa4f7eSrev13@wp.pl u32 ahb2enr; /* RCC AHB2 peripheral clock enable */ 42*eaaa4f7eSrev13@wp.pl u32 ahb3enr; /* RCC AHB3 peripheral clock enable */ 43*eaaa4f7eSrev13@wp.pl u32 rsv2; 44*eaaa4f7eSrev13@wp.pl u32 apb1enr; /* RCC APB1 peripheral clock enable */ 45*eaaa4f7eSrev13@wp.pl u32 apb2enr; /* RCC APB2 peripheral clock enable */ 46*eaaa4f7eSrev13@wp.pl u32 rsv3[2]; 47*eaaa4f7eSrev13@wp.pl u32 ahb1lpenr; /* RCC AHB1 periph clk enable in low pwr mode */ 48*eaaa4f7eSrev13@wp.pl u32 ahb2lpenr; /* RCC AHB2 periph clk enable in low pwr mode */ 49*eaaa4f7eSrev13@wp.pl u32 ahb3lpenr; /* RCC AHB3 periph clk enable in low pwr mode */ 50*eaaa4f7eSrev13@wp.pl u32 rsv4; 51*eaaa4f7eSrev13@wp.pl u32 apb1lpenr; /* RCC APB1 periph clk enable in low pwr mode */ 52*eaaa4f7eSrev13@wp.pl u32 apb2lpenr; /* RCC APB2 periph clk enable in low pwr mode */ 53*eaaa4f7eSrev13@wp.pl u32 rsv5[2]; 54*eaaa4f7eSrev13@wp.pl u32 bdcr; /* RCC Backup domain control */ 55*eaaa4f7eSrev13@wp.pl u32 csr; /* RCC clock control & status */ 56*eaaa4f7eSrev13@wp.pl u32 rsv6[2]; 57*eaaa4f7eSrev13@wp.pl u32 sscgr; /* RCC spread spectrum clock generation */ 58*eaaa4f7eSrev13@wp.pl u32 plli2scfgr; /* RCC PLLI2S configuration */ 59*eaaa4f7eSrev13@wp.pl u32 pllsaicfgr; 60*eaaa4f7eSrev13@wp.pl u32 dckcfgr; 61*eaaa4f7eSrev13@wp.pl }; 62*eaaa4f7eSrev13@wp.pl 63*eaaa4f7eSrev13@wp.pl struct stm32_pwr_regs { 64*eaaa4f7eSrev13@wp.pl u32 cr; 65*eaaa4f7eSrev13@wp.pl u32 csr; 66*eaaa4f7eSrev13@wp.pl }; 67*eaaa4f7eSrev13@wp.pl 68*eaaa4f7eSrev13@wp.pl struct stm32_flash_regs { 69*eaaa4f7eSrev13@wp.pl u32 acr; 70*eaaa4f7eSrev13@wp.pl u32 key; 71*eaaa4f7eSrev13@wp.pl u32 optkeyr; 72*eaaa4f7eSrev13@wp.pl u32 sr; 73*eaaa4f7eSrev13@wp.pl u32 cr; 74*eaaa4f7eSrev13@wp.pl u32 optcr; 75*eaaa4f7eSrev13@wp.pl u32 optcr1; 76*eaaa4f7eSrev13@wp.pl }; 77*eaaa4f7eSrev13@wp.pl 78*eaaa4f7eSrev13@wp.pl /* 79*eaaa4f7eSrev13@wp.pl * Registers access macros 80*eaaa4f7eSrev13@wp.pl */ 81*eaaa4f7eSrev13@wp.pl #define STM32_RCC_BASE (STM32_AHB1PERIPH_BASE + 0x3800) 82*eaaa4f7eSrev13@wp.pl #define STM32_RCC ((struct stm32_rcc_regs *)STM32_RCC_BASE) 83*eaaa4f7eSrev13@wp.pl 84*eaaa4f7eSrev13@wp.pl #define STM32_PWR_BASE (STM32_APB1PERIPH_BASE + 0x7000) 85*eaaa4f7eSrev13@wp.pl #define STM32_PWR ((struct stm32_pwr_regs *)STM32_PWR_BASE) 86*eaaa4f7eSrev13@wp.pl 87*eaaa4f7eSrev13@wp.pl #define STM32_FLASH_BASE (STM32_AHB1PERIPH_BASE + 0x3C00) 88*eaaa4f7eSrev13@wp.pl #define STM32_FLASH ((struct stm32_flash_regs *)STM32_FLASH_BASE) 89*eaaa4f7eSrev13@wp.pl 90*eaaa4f7eSrev13@wp.pl #define STM32_FLASH_SR_BSY (1 << 16) 91*eaaa4f7eSrev13@wp.pl 92*eaaa4f7eSrev13@wp.pl #define STM32_FLASH_CR_PG (1 << 0) 93*eaaa4f7eSrev13@wp.pl #define STM32_FLASH_CR_SER (1 << 1) 94*eaaa4f7eSrev13@wp.pl #define STM32_FLASH_CR_STRT (1 << 16) 95*eaaa4f7eSrev13@wp.pl #define STM32_FLASH_CR_LOCK (1 << 31) 96*eaaa4f7eSrev13@wp.pl #define STM32_FLASH_CR_SNB_OFFSET 3 97*eaaa4f7eSrev13@wp.pl 98*eaaa4f7eSrev13@wp.pl enum clock { 99*eaaa4f7eSrev13@wp.pl CLOCK_CORE, 100*eaaa4f7eSrev13@wp.pl CLOCK_AHB, 101*eaaa4f7eSrev13@wp.pl CLOCK_APB1, 102*eaaa4f7eSrev13@wp.pl CLOCK_APB2 103*eaaa4f7eSrev13@wp.pl }; 104*eaaa4f7eSrev13@wp.pl 105*eaaa4f7eSrev13@wp.pl int configure_clocks(void); 106*eaaa4f7eSrev13@wp.pl unsigned long clock_get(enum clock clck); 107*eaaa4f7eSrev13@wp.pl 108*eaaa4f7eSrev13@wp.pl #endif /* _MACH_STM32_H_ */ 109