1819833afSPeter Tyser /* 2819833afSPeter Tyser * (C) Copyright 2009 3819833afSPeter Tyser * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com. 4819833afSPeter Tyser * 5819833afSPeter Tyser * See file CREDITS for list of people who contributed to this 6819833afSPeter Tyser * project. 7819833afSPeter Tyser * 8819833afSPeter Tyser * This program is free software; you can redistribute it and/or 9819833afSPeter Tyser * modify it under the terms of the GNU General Public License as 10819833afSPeter Tyser * published by the Free Software Foundation; either version 2 of 11819833afSPeter Tyser * the License, or (at your option) any later version. 12819833afSPeter Tyser * 13819833afSPeter Tyser * This program is distributed in the hope that it will be useful, 14819833afSPeter Tyser * but WITHOUT ANY WARRANTY; without even the implied warranty of 15819833afSPeter Tyser * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16819833afSPeter Tyser * GNU General Public License for more details. 17819833afSPeter Tyser * 18819833afSPeter Tyser * You should have received a copy of the GNU General Public License 19819833afSPeter Tyser * along with this program; if not, write to the Free Software 20819833afSPeter Tyser * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21819833afSPeter Tyser * MA 02111-1307 USA 22819833afSPeter Tyser */ 23819833afSPeter Tyser 24819833afSPeter Tyser #ifndef _SPR_MISC_H 25819833afSPeter Tyser #define _SPR_MISC_H 26819833afSPeter Tyser 27819833afSPeter Tyser struct misc_regs { 28819833afSPeter Tyser u32 auto_cfg_reg; /* 0x0 */ 29819833afSPeter Tyser u32 armdbg_ctr_reg; /* 0x4 */ 30819833afSPeter Tyser u32 pll1_cntl; /* 0x8 */ 31819833afSPeter Tyser u32 pll1_frq; /* 0xc */ 32819833afSPeter Tyser u32 pll1_mod; /* 0x10 */ 33819833afSPeter Tyser u32 pll2_cntl; /* 0x14 */ 34819833afSPeter Tyser u32 pll2_frq; /* 0x18 */ 35819833afSPeter Tyser u32 pll2_mod; /* 0x1C */ 36819833afSPeter Tyser u32 pll_ctr_reg; /* 0x20 */ 37819833afSPeter Tyser u32 amba_clk_cfg; /* 0x24 */ 38819833afSPeter Tyser u32 periph_clk_cfg; /* 0x28 */ 39819833afSPeter Tyser u32 periph1_clken; /* 0x2C */ 40819833afSPeter Tyser u32 periph2_clken; /* 0x30 */ 41819833afSPeter Tyser u32 ras_clken; /* 0x34 */ 42819833afSPeter Tyser u32 periph1_rst; /* 0x38 */ 43819833afSPeter Tyser u32 periph2_rst; /* 0x3C */ 44819833afSPeter Tyser u32 ras_rst; /* 0x40 */ 45819833afSPeter Tyser u32 prsc1_clk_cfg; /* 0x44 */ 46819833afSPeter Tyser u32 prsc2_clk_cfg; /* 0x48 */ 47819833afSPeter Tyser u32 prsc3_clk_cfg; /* 0x4C */ 48819833afSPeter Tyser u32 amem_cfg_ctrl; /* 0x50 */ 49819833afSPeter Tyser u32 port_cfg_ctrl; /* 0x54 */ 50819833afSPeter Tyser u32 reserved_1; /* 0x58 */ 51819833afSPeter Tyser u32 clcd_synth_clk; /* 0x5C */ 52819833afSPeter Tyser u32 irda_synth_clk; /* 0x60 */ 53819833afSPeter Tyser u32 uart_synth_clk; /* 0x64 */ 54819833afSPeter Tyser u32 gmac_synth_clk; /* 0x68 */ 55819833afSPeter Tyser u32 ras_synth1_clk; /* 0x6C */ 56819833afSPeter Tyser u32 ras_synth2_clk; /* 0x70 */ 57819833afSPeter Tyser u32 ras_synth3_clk; /* 0x74 */ 58819833afSPeter Tyser u32 ras_synth4_clk; /* 0x78 */ 59819833afSPeter Tyser u32 arb_icm_ml1; /* 0x7C */ 60819833afSPeter Tyser u32 arb_icm_ml2; /* 0x80 */ 61819833afSPeter Tyser u32 arb_icm_ml3; /* 0x84 */ 62819833afSPeter Tyser u32 arb_icm_ml4; /* 0x88 */ 63819833afSPeter Tyser u32 arb_icm_ml5; /* 0x8C */ 64819833afSPeter Tyser u32 arb_icm_ml6; /* 0x90 */ 65819833afSPeter Tyser u32 arb_icm_ml7; /* 0x94 */ 66819833afSPeter Tyser u32 arb_icm_ml8; /* 0x98 */ 67819833afSPeter Tyser u32 arb_icm_ml9; /* 0x9C */ 68819833afSPeter Tyser u32 dma_src_sel; /* 0xA0 */ 69819833afSPeter Tyser u32 uphy_ctr_reg; /* 0xA4 */ 70819833afSPeter Tyser u32 gmac_ctr_reg; /* 0xA8 */ 71819833afSPeter Tyser u32 port_bridge_ctrl; /* 0xAC */ 72819833afSPeter Tyser u32 reserved_2[4]; /* 0xB0--0xBC */ 73819833afSPeter Tyser u32 prc1_ilck_ctrl_reg; /* 0xC0 */ 74819833afSPeter Tyser u32 prc2_ilck_ctrl_reg; /* 0xC4 */ 75819833afSPeter Tyser u32 prc3_ilck_ctrl_reg; /* 0xC8 */ 76819833afSPeter Tyser u32 prc4_ilck_ctrl_reg; /* 0xCC */ 77819833afSPeter Tyser u32 prc1_intr_ctrl_reg; /* 0xD0 */ 78819833afSPeter Tyser u32 prc2_intr_ctrl_reg; /* 0xD4 */ 79819833afSPeter Tyser u32 prc3_intr_ctrl_reg; /* 0xD8 */ 80819833afSPeter Tyser u32 prc4_intr_ctrl_reg; /* 0xDC */ 81819833afSPeter Tyser u32 powerdown_cfg_reg; /* 0xE0 */ 82819833afSPeter Tyser u32 ddr_1v8_compensation; /* 0xE4 */ 83819833afSPeter Tyser u32 ddr_2v5_compensation; /* 0xE8 */ 84819833afSPeter Tyser u32 core_3v3_compensation; /* 0xEC */ 85819833afSPeter Tyser u32 ddr_pad; /* 0xF0 */ 86819833afSPeter Tyser u32 bist1_ctr_reg; /* 0xF4 */ 87819833afSPeter Tyser u32 bist2_ctr_reg; /* 0xF8 */ 88819833afSPeter Tyser u32 bist3_ctr_reg; /* 0xFC */ 89819833afSPeter Tyser u32 bist4_ctr_reg; /* 0x100 */ 90819833afSPeter Tyser u32 bist5_ctr_reg; /* 0x104 */ 91819833afSPeter Tyser u32 bist1_rslt_reg; /* 0x108 */ 92819833afSPeter Tyser u32 bist2_rslt_reg; /* 0x10C */ 93819833afSPeter Tyser u32 bist3_rslt_reg; /* 0x110 */ 94819833afSPeter Tyser u32 bist4_rslt_reg; /* 0x114 */ 95819833afSPeter Tyser u32 bist5_rslt_reg; /* 0x118 */ 96819833afSPeter Tyser u32 syst_error_reg; /* 0x11C */ 97819833afSPeter Tyser u32 reserved_3[0x1FB8]; /* 0x120--0x7FFC */ 98819833afSPeter Tyser u32 ras_gpp1_in; /* 0x8000 */ 99819833afSPeter Tyser u32 ras_gpp2_in; /* 0x8004 */ 100819833afSPeter Tyser u32 ras_gpp1_out; /* 0x8008 */ 101819833afSPeter Tyser u32 ras_gpp2_out; /* 0x800C */ 102819833afSPeter Tyser }; 103819833afSPeter Tyser 104819833afSPeter Tyser /* AUTO_CFG_REG value */ 105819833afSPeter Tyser #define MISC_SOCCFGMSK 0x0000003F 106819833afSPeter Tyser #define MISC_SOCCFG30 0x0000000C 107819833afSPeter Tyser #define MISC_SOCCFG31 0x0000000D 108819833afSPeter Tyser #define MISC_NANDDIS 0x00020000 109819833afSPeter Tyser 110819833afSPeter Tyser /* PERIPH_CLK_CFG value */ 111819833afSPeter Tyser #define MISC_GPT3SYNTH 0x00000400 112819833afSPeter Tyser #define MISC_GPT4SYNTH 0x00000800 113819833afSPeter Tyser 114819833afSPeter Tyser /* PRSC_CLK_CFG value */ 115819833afSPeter Tyser /* 116819833afSPeter Tyser * Fout = Fin / (2^(N+1) * (M + 1)) 117819833afSPeter Tyser */ 118819833afSPeter Tyser #define MISC_PRSC_N_1 0x00001000 119819833afSPeter Tyser #define MISC_PRSC_M_9 0x00000009 120819833afSPeter Tyser #define MISC_PRSC_N_4 0x00004000 121819833afSPeter Tyser #define MISC_PRSC_M_399 0x0000018F 122819833afSPeter Tyser #define MISC_PRSC_N_6 0x00006000 123819833afSPeter Tyser #define MISC_PRSC_M_2593 0x00000A21 124819833afSPeter Tyser #define MISC_PRSC_M_124 0x0000007C 125819833afSPeter Tyser #define MISC_PRSC_CFG (MISC_PRSC_N_1 | MISC_PRSC_M_9) 126819833afSPeter Tyser 127819833afSPeter Tyser /* PERIPH1_CLKEN, PERIPH1_RST value */ 128819833afSPeter Tyser #define MISC_USBDENB 0x01000000 129*962d026bSVipin KUMAR #define MISC_ETHENB 0x00800000 130*962d026bSVipin KUMAR #define MISC_SMIENB 0x00200000 131*962d026bSVipin KUMAR #define MISC_GPT3ENB 0x00010000 132*962d026bSVipin KUMAR #define MISC_GPT2ENB 0x00000800 133*962d026bSVipin KUMAR #define MISC_FSMCENB 0x00000200 134*962d026bSVipin KUMAR #define MISC_I2CENB 0x00000080 135*962d026bSVipin KUMAR #define MISC_UART0ENB 0x00000008 136819833afSPeter Tyser 137819833afSPeter Tyser #endif 138