xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-spear/spr_misc.h (revision 4ae8bc4392ec038566276e15c4dfe29f0fe9682f)
1819833afSPeter Tyser /*
2819833afSPeter Tyser  * (C) Copyright 2009
3819833afSPeter Tyser  * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
4819833afSPeter Tyser  *
5819833afSPeter Tyser  * See file CREDITS for list of people who contributed to this
6819833afSPeter Tyser  * project.
7819833afSPeter Tyser  *
8819833afSPeter Tyser  * This program is free software; you can redistribute it and/or
9819833afSPeter Tyser  * modify it under the terms of the GNU General Public License as
10819833afSPeter Tyser  * published by the Free Software Foundation; either version 2 of
11819833afSPeter Tyser  * the License, or (at your option) any later version.
12819833afSPeter Tyser  *
13819833afSPeter Tyser  * This program is distributed in the hope that it will be useful,
14819833afSPeter Tyser  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15819833afSPeter Tyser  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16819833afSPeter Tyser  * GNU General Public License for more details.
17819833afSPeter Tyser  *
18819833afSPeter Tyser  * You should have received a copy of the GNU General Public License
19819833afSPeter Tyser  * along with this program; if not, write to the Free Software
20819833afSPeter Tyser  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21819833afSPeter Tyser  * MA 02111-1307 USA
22819833afSPeter Tyser  */
23819833afSPeter Tyser 
24819833afSPeter Tyser #ifndef _SPR_MISC_H
25819833afSPeter Tyser #define _SPR_MISC_H
26819833afSPeter Tyser 
27819833afSPeter Tyser struct misc_regs {
28819833afSPeter Tyser 	u32 auto_cfg_reg;	/* 0x0 */
29819833afSPeter Tyser 	u32 armdbg_ctr_reg;	/* 0x4 */
30819833afSPeter Tyser 	u32 pll1_cntl;		/* 0x8 */
31819833afSPeter Tyser 	u32 pll1_frq;		/* 0xc */
32819833afSPeter Tyser 	u32 pll1_mod;		/* 0x10 */
33819833afSPeter Tyser 	u32 pll2_cntl;		/* 0x14 */
34819833afSPeter Tyser 	u32 pll2_frq;		/* 0x18 */
35819833afSPeter Tyser 	u32 pll2_mod;		/* 0x1C */
36819833afSPeter Tyser 	u32 pll_ctr_reg;	/* 0x20 */
37819833afSPeter Tyser 	u32 amba_clk_cfg;	/* 0x24 */
38819833afSPeter Tyser 	u32 periph_clk_cfg;	/* 0x28 */
39819833afSPeter Tyser 	u32 periph1_clken;	/* 0x2C */
40f28e5c94SShiraz Hashim 	u32 soc_core_id;	/* 0x30 */
41819833afSPeter Tyser 	u32 ras_clken;		/* 0x34 */
42819833afSPeter Tyser 	u32 periph1_rst;	/* 0x38 */
43819833afSPeter Tyser 	u32 periph2_rst;	/* 0x3C */
44819833afSPeter Tyser 	u32 ras_rst;		/* 0x40 */
45819833afSPeter Tyser 	u32 prsc1_clk_cfg;	/* 0x44 */
46819833afSPeter Tyser 	u32 prsc2_clk_cfg;	/* 0x48 */
47819833afSPeter Tyser 	u32 prsc3_clk_cfg;	/* 0x4C */
48819833afSPeter Tyser 	u32 amem_cfg_ctrl;	/* 0x50 */
49*4ae8bc43SStefan Roese 	u32 expi_clk_cfg;	/* 0x54 */
50819833afSPeter Tyser 	u32 reserved_1;		/* 0x58 */
51819833afSPeter Tyser 	u32 clcd_synth_clk;	/* 0x5C */
52819833afSPeter Tyser 	u32 irda_synth_clk;	/* 0x60 */
53819833afSPeter Tyser 	u32 uart_synth_clk;	/* 0x64 */
54819833afSPeter Tyser 	u32 gmac_synth_clk;	/* 0x68 */
55819833afSPeter Tyser 	u32 ras_synth1_clk;	/* 0x6C */
56819833afSPeter Tyser 	u32 ras_synth2_clk;	/* 0x70 */
57819833afSPeter Tyser 	u32 ras_synth3_clk;	/* 0x74 */
58819833afSPeter Tyser 	u32 ras_synth4_clk;	/* 0x78 */
59819833afSPeter Tyser 	u32 arb_icm_ml1;	/* 0x7C */
60819833afSPeter Tyser 	u32 arb_icm_ml2;	/* 0x80 */
61819833afSPeter Tyser 	u32 arb_icm_ml3;	/* 0x84 */
62819833afSPeter Tyser 	u32 arb_icm_ml4;	/* 0x88 */
63819833afSPeter Tyser 	u32 arb_icm_ml5;	/* 0x8C */
64819833afSPeter Tyser 	u32 arb_icm_ml6;	/* 0x90 */
65819833afSPeter Tyser 	u32 arb_icm_ml7;	/* 0x94 */
66819833afSPeter Tyser 	u32 arb_icm_ml8;	/* 0x98 */
67819833afSPeter Tyser 	u32 arb_icm_ml9;	/* 0x9C */
68819833afSPeter Tyser 	u32 dma_src_sel;	/* 0xA0 */
69819833afSPeter Tyser 	u32 uphy_ctr_reg;	/* 0xA4 */
70819833afSPeter Tyser 	u32 gmac_ctr_reg;	/* 0xA8 */
71819833afSPeter Tyser 	u32 port_bridge_ctrl;	/* 0xAC */
72819833afSPeter Tyser 	u32 reserved_2[4];	/* 0xB0--0xBC */
73819833afSPeter Tyser 	u32 prc1_ilck_ctrl_reg;	/* 0xC0 */
74819833afSPeter Tyser 	u32 prc2_ilck_ctrl_reg;	/* 0xC4 */
75819833afSPeter Tyser 	u32 prc3_ilck_ctrl_reg;	/* 0xC8 */
76819833afSPeter Tyser 	u32 prc4_ilck_ctrl_reg;	/* 0xCC */
77819833afSPeter Tyser 	u32 prc1_intr_ctrl_reg;	/* 0xD0 */
78819833afSPeter Tyser 	u32 prc2_intr_ctrl_reg;	/* 0xD4 */
79819833afSPeter Tyser 	u32 prc3_intr_ctrl_reg;	/* 0xD8 */
80819833afSPeter Tyser 	u32 prc4_intr_ctrl_reg;	/* 0xDC */
81819833afSPeter Tyser 	u32 powerdown_cfg_reg;	/* 0xE0 */
82819833afSPeter Tyser 	u32 ddr_1v8_compensation;	/* 0xE4  */
83819833afSPeter Tyser 	u32 ddr_2v5_compensation;	/* 0xE8 */
84819833afSPeter Tyser 	u32 core_3v3_compensation;	/* 0xEC */
85819833afSPeter Tyser 	u32 ddr_pad;		/* 0xF0 */
86819833afSPeter Tyser 	u32 bist1_ctr_reg;	/* 0xF4 */
87819833afSPeter Tyser 	u32 bist2_ctr_reg;	/* 0xF8 */
88819833afSPeter Tyser 	u32 bist3_ctr_reg;	/* 0xFC */
89819833afSPeter Tyser 	u32 bist4_ctr_reg;	/* 0x100 */
90819833afSPeter Tyser 	u32 bist5_ctr_reg;	/* 0x104 */
91819833afSPeter Tyser 	u32 bist1_rslt_reg;	/* 0x108 */
92819833afSPeter Tyser 	u32 bist2_rslt_reg;	/* 0x10C */
93819833afSPeter Tyser 	u32 bist3_rslt_reg;	/* 0x110 */
94819833afSPeter Tyser 	u32 bist4_rslt_reg;	/* 0x114 */
95819833afSPeter Tyser 	u32 bist5_rslt_reg;	/* 0x118 */
96819833afSPeter Tyser 	u32 syst_error_reg;	/* 0x11C */
97819833afSPeter Tyser 	u32 reserved_3[0x1FB8];	/* 0x120--0x7FFC */
98819833afSPeter Tyser 	u32 ras_gpp1_in;	/* 0x8000 */
99819833afSPeter Tyser 	u32 ras_gpp2_in;	/* 0x8004 */
100819833afSPeter Tyser 	u32 ras_gpp1_out;	/* 0x8008 */
101819833afSPeter Tyser 	u32 ras_gpp2_out;	/* 0x800C */
102819833afSPeter Tyser };
103819833afSPeter Tyser 
104*4ae8bc43SStefan Roese /* SYNTH_CLK value*/
105*4ae8bc43SStefan Roese #define SYNTH23			0x00020003
106*4ae8bc43SStefan Roese 
107*4ae8bc43SStefan Roese /* PLLx_FRQ value */
108*4ae8bc43SStefan Roese #if defined(CONFIG_SPEAR3XX)
109*4ae8bc43SStefan Roese #define FREQ_332		0xA600010C
110*4ae8bc43SStefan Roese #define FREQ_266		0x8500010C
111*4ae8bc43SStefan Roese #elif defined(CONFIG_SPEAR600)
112*4ae8bc43SStefan Roese #define FREQ_332		0xA600010F
113*4ae8bc43SStefan Roese #define FREQ_266		0x8500010F
114*4ae8bc43SStefan Roese #endif
115*4ae8bc43SStefan Roese 
116*4ae8bc43SStefan Roese /* PLL_CTR_REG   */
117*4ae8bc43SStefan Roese #define MEM_CLK_SEL_MSK		0x70000000
118*4ae8bc43SStefan Roese #define MEM_CLK_HCLK		0x00000000
119*4ae8bc43SStefan Roese #define MEM_CLK_2HCLK		0x10000000
120*4ae8bc43SStefan Roese #define MEM_CLK_PLL2		0x30000000
121*4ae8bc43SStefan Roese 
122*4ae8bc43SStefan Roese #define EXPI_CLK_CFG_LOW_COMPR	0x2000
123*4ae8bc43SStefan Roese #define EXPI_CLK_CFG_CLK_EN	0x0400
124*4ae8bc43SStefan Roese #define EXPI_CLK_CFG_RST	0x0200
125*4ae8bc43SStefan Roese #define EXPI_CLK_SYNT_EN	0x0010
126*4ae8bc43SStefan Roese #define EXPI_CLK_CFG_SEL_PLL2	0x0004
127*4ae8bc43SStefan Roese #define EXPI_CLK_CFG_INT_CLK_EN	0x0001
128*4ae8bc43SStefan Roese 
129*4ae8bc43SStefan Roese #define PLL2_CNTL_6UA		0x1c00
130*4ae8bc43SStefan Roese #define PLL2_CNTL_SAMPLE	0x0008
131*4ae8bc43SStefan Roese #define PLL2_CNTL_ENABLE	0x0004
132*4ae8bc43SStefan Roese #define PLL2_CNTL_RESETN	0x0002
133*4ae8bc43SStefan Roese #define PLL2_CNTL_LOCK		0x0001
134*4ae8bc43SStefan Roese 
135819833afSPeter Tyser /* AUTO_CFG_REG value */
136819833afSPeter Tyser #define MISC_SOCCFGMSK                  0x0000003F
137819833afSPeter Tyser #define MISC_SOCCFG30                   0x0000000C
138819833afSPeter Tyser #define MISC_SOCCFG31                   0x0000000D
139819833afSPeter Tyser #define MISC_NANDDIS			0x00020000
140819833afSPeter Tyser 
141819833afSPeter Tyser /* PERIPH_CLK_CFG value */
142819833afSPeter Tyser #define MISC_GPT3SYNTH			0x00000400
143819833afSPeter Tyser #define MISC_GPT4SYNTH			0x00000800
1447c885a0eSShiraz Hashim #define CONFIG_SPEAR_UART48M		0
1457c885a0eSShiraz Hashim #define CONFIG_SPEAR_UARTCLKMSK		(0x1 << 4)
146819833afSPeter Tyser 
147819833afSPeter Tyser /* PRSC_CLK_CFG value */
148819833afSPeter Tyser /*
149819833afSPeter Tyser  * Fout = Fin / (2^(N+1) * (M + 1))
150819833afSPeter Tyser  */
151819833afSPeter Tyser #define MISC_PRSC_N_1			0x00001000
152819833afSPeter Tyser #define MISC_PRSC_M_9			0x00000009
153819833afSPeter Tyser #define MISC_PRSC_N_4			0x00004000
154819833afSPeter Tyser #define MISC_PRSC_M_399			0x0000018F
155819833afSPeter Tyser #define MISC_PRSC_N_6			0x00006000
156819833afSPeter Tyser #define MISC_PRSC_M_2593		0x00000A21
157819833afSPeter Tyser #define MISC_PRSC_M_124			0x0000007C
158819833afSPeter Tyser #define MISC_PRSC_CFG			(MISC_PRSC_N_1 | MISC_PRSC_M_9)
159819833afSPeter Tyser 
160819833afSPeter Tyser /* PERIPH1_CLKEN, PERIPH1_RST value */
161819833afSPeter Tyser #define MISC_USBDENB			0x01000000
162962d026bSVipin KUMAR #define MISC_ETHENB			0x00800000
163962d026bSVipin KUMAR #define MISC_SMIENB			0x00200000
164962d026bSVipin KUMAR #define MISC_GPT3ENB			0x00010000
165*4ae8bc43SStefan Roese #define MISC_GPIO4ENB			0x00002000
166962d026bSVipin KUMAR #define MISC_GPT2ENB			0x00000800
167962d026bSVipin KUMAR #define MISC_FSMCENB			0x00000200
168962d026bSVipin KUMAR #define MISC_I2CENB			0x00000080
169*4ae8bc43SStefan Roese #define MISC_SSP2ENB			0x00000070
170962d026bSVipin KUMAR #define MISC_UART0ENB			0x00000008
171819833afSPeter Tyser 
172*4ae8bc43SStefan Roese /*   PERIPH_CLK_CFG   */
173*4ae8bc43SStefan Roese #define  XTALTIMEEN		0x00000001
174*4ae8bc43SStefan Roese #define  PLLTIMEEN		0x00000002
175*4ae8bc43SStefan Roese #define  CLCDCLK_SYNTH		0x00000000
176*4ae8bc43SStefan Roese #define  CLCDCLK_48MHZ		0x00000004
177*4ae8bc43SStefan Roese #define  CLCDCLK_EXT		0x00000008
178*4ae8bc43SStefan Roese #define  UARTCLK_MASK		(0x1 << 4)
179*4ae8bc43SStefan Roese #define  UARTCLK_48MHZ		0x00000000
180*4ae8bc43SStefan Roese #define  UARTCLK_SYNTH		0x00000010
181*4ae8bc43SStefan Roese #define  IRDACLK_48MHZ		0x00000000
182*4ae8bc43SStefan Roese #define  IRDACLK_SYNTH		0x00000020
183*4ae8bc43SStefan Roese #define  IRDACLK_EXT		0x00000040
184*4ae8bc43SStefan Roese #define  RTC_DISABLE		0x00000080
185*4ae8bc43SStefan Roese #define  GPT1CLK_48MHZ		0x00000000
186*4ae8bc43SStefan Roese #define  GPT1CLK_SYNTH		0x00000100
187*4ae8bc43SStefan Roese #define  GPT2CLK_48MHZ		0x00000000
188*4ae8bc43SStefan Roese #define  GPT2CLK_SYNTH		0x00000200
189*4ae8bc43SStefan Roese #define  GPT3CLK_48MHZ		0x00000000
190*4ae8bc43SStefan Roese #define  GPT3CLK_SYNTH		0x00000400
191*4ae8bc43SStefan Roese #define  GPT4CLK_48MHZ		0x00000000
192*4ae8bc43SStefan Roese #define  GPT4CLK_SYNTH		0x00000800
193*4ae8bc43SStefan Roese #define  GPT5CLK_48MHZ		0x00000000
194*4ae8bc43SStefan Roese #define  GPT5CLK_SYNTH		0x00001000
195*4ae8bc43SStefan Roese #define  GPT1_FREEZE		0x00002000
196*4ae8bc43SStefan Roese #define  GPT2_FREEZE		0x00004000
197*4ae8bc43SStefan Roese #define  GPT3_FREEZE		0x00008000
198*4ae8bc43SStefan Roese #define  GPT4_FREEZE		0x00010000
199*4ae8bc43SStefan Roese #define  GPT5_FREEZE		0x00020000
200*4ae8bc43SStefan Roese 
201*4ae8bc43SStefan Roese /*  PERIPH1_CLKEN bits  */
202*4ae8bc43SStefan Roese #define PERIPH_ARM1_WE		0x00000001
203*4ae8bc43SStefan Roese #define PERIPH_ARM1		0x00000002
204*4ae8bc43SStefan Roese #define PERIPH_ARM2		0x00000004
205*4ae8bc43SStefan Roese #define PERIPH_UART1		0x00000008
206*4ae8bc43SStefan Roese #define PERIPH_UART2		0x00000010
207*4ae8bc43SStefan Roese #define PERIPH_SSP1		0x00000020
208*4ae8bc43SStefan Roese #define PERIPH_SSP2		0x00000040
209*4ae8bc43SStefan Roese #define PERIPH_I2C		0x00000080
210*4ae8bc43SStefan Roese #define PERIPH_JPEG		0x00000100
211*4ae8bc43SStefan Roese #define PERIPH_FSMC		0x00000200
212*4ae8bc43SStefan Roese #define PERIPH_FIRDA		0x00000400
213*4ae8bc43SStefan Roese #define PERIPH_GPT4		0x00000800
214*4ae8bc43SStefan Roese #define PERIPH_GPT5		0x00001000
215*4ae8bc43SStefan Roese #define PERIPH_GPIO4		0x00002000
216*4ae8bc43SStefan Roese #define PERIPH_SSP3		0x00004000
217*4ae8bc43SStefan Roese #define PERIPH_ADC		0x00008000
218*4ae8bc43SStefan Roese #define PERIPH_GPT3		0x00010000
219*4ae8bc43SStefan Roese #define PERIPH_RTC		0x00020000
220*4ae8bc43SStefan Roese #define PERIPH_GPIO3		0x00040000
221*4ae8bc43SStefan Roese #define PERIPH_DMA		0x00080000
222*4ae8bc43SStefan Roese #define PERIPH_ROM		0x00100000
223*4ae8bc43SStefan Roese #define PERIPH_SMI		0x00200000
224*4ae8bc43SStefan Roese #define PERIPH_CLCD		0x00400000
225*4ae8bc43SStefan Roese #define PERIPH_GMAC		0x00800000
226*4ae8bc43SStefan Roese #define PERIPH_USBD		0x01000000
227*4ae8bc43SStefan Roese #define PERIPH_USBH1		0x02000000
228*4ae8bc43SStefan Roese #define PERIPH_USBH2		0x04000000
229*4ae8bc43SStefan Roese #define PERIPH_MPMC		0x08000000
230*4ae8bc43SStefan Roese #define PERIPH_RAMW		0x10000000
231*4ae8bc43SStefan Roese #define PERIPH_MPMC_EN		0x20000000
232*4ae8bc43SStefan Roese #define PERIPH_MPMC_WE		0x40000000
233*4ae8bc43SStefan Roese #define PERIPH_MPMCMSK		0x60000000
234*4ae8bc43SStefan Roese 
235*4ae8bc43SStefan Roese #define PERIPH_CLK_ALL		0x0FFFFFF8
236*4ae8bc43SStefan Roese #define PERIPH_RST_ALL		0x00000004
237*4ae8bc43SStefan Roese 
238*4ae8bc43SStefan Roese /* DDR_PAD values */
239*4ae8bc43SStefan Roese #define DDR_PAD_CNF_MSK		0x0000ffff
240*4ae8bc43SStefan Roese #define DDR_PAD_SW_CONF		0x00060000
241*4ae8bc43SStefan Roese #define DDR_PAD_SSTL_SEL	0x00000001
242*4ae8bc43SStefan Roese #define DDR_PAD_DRAM_TYPE	0x00008000
243*4ae8bc43SStefan Roese 
244*4ae8bc43SStefan Roese /* DDR_COMP values */
245*4ae8bc43SStefan Roese #define DDR_COMP_ACCURATE	0x00000010
246*4ae8bc43SStefan Roese 
247*4ae8bc43SStefan Roese /* SoC revision stuff */
248*4ae8bc43SStefan Roese #define SOC_PRI_SHFT		16
249*4ae8bc43SStefan Roese #define SOC_SEC_SHFT		8
250*4ae8bc43SStefan Roese 
251*4ae8bc43SStefan Roese /* Revision definitions */
252*4ae8bc43SStefan Roese #define SOC_SPEAR_NA		0
253*4ae8bc43SStefan Roese 
254*4ae8bc43SStefan Roese /*
255*4ae8bc43SStefan Roese  * The definitons have started from
256*4ae8bc43SStefan Roese  * 101 for SPEAr6xx
257*4ae8bc43SStefan Roese  * 201 for SPEAr3xx
258*4ae8bc43SStefan Roese  * 301 for SPEAr13xx
259*4ae8bc43SStefan Roese  */
260*4ae8bc43SStefan Roese #define SOC_SPEAR600_AA		101
261*4ae8bc43SStefan Roese #define SOC_SPEAR600_AB		102
262*4ae8bc43SStefan Roese #define SOC_SPEAR600_BA		103
263*4ae8bc43SStefan Roese #define SOC_SPEAR600_BB		104
264*4ae8bc43SStefan Roese #define SOC_SPEAR600_BC		105
265*4ae8bc43SStefan Roese #define SOC_SPEAR600_BD		106
266*4ae8bc43SStefan Roese 
267*4ae8bc43SStefan Roese #define SOC_SPEAR300		201
268*4ae8bc43SStefan Roese #define SOC_SPEAR310		202
269*4ae8bc43SStefan Roese #define SOC_SPEAR320		203
270*4ae8bc43SStefan Roese 
271*4ae8bc43SStefan Roese extern int get_socrev(void);
272*4ae8bc43SStefan Roese 
273819833afSPeter Tyser #endif
274