1819833afSPeter Tyser /* 2819833afSPeter Tyser * (C) Copyright 2009 3819833afSPeter Tyser * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com. 4819833afSPeter Tyser * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6819833afSPeter Tyser */ 7819833afSPeter Tyser 8819833afSPeter Tyser #ifndef _SPR_MISC_H 9819833afSPeter Tyser #define _SPR_MISC_H 10819833afSPeter Tyser 11819833afSPeter Tyser struct misc_regs { 12819833afSPeter Tyser u32 auto_cfg_reg; /* 0x0 */ 13819833afSPeter Tyser u32 armdbg_ctr_reg; /* 0x4 */ 14819833afSPeter Tyser u32 pll1_cntl; /* 0x8 */ 15819833afSPeter Tyser u32 pll1_frq; /* 0xc */ 16819833afSPeter Tyser u32 pll1_mod; /* 0x10 */ 17819833afSPeter Tyser u32 pll2_cntl; /* 0x14 */ 18819833afSPeter Tyser u32 pll2_frq; /* 0x18 */ 19819833afSPeter Tyser u32 pll2_mod; /* 0x1C */ 20819833afSPeter Tyser u32 pll_ctr_reg; /* 0x20 */ 21819833afSPeter Tyser u32 amba_clk_cfg; /* 0x24 */ 22819833afSPeter Tyser u32 periph_clk_cfg; /* 0x28 */ 23819833afSPeter Tyser u32 periph1_clken; /* 0x2C */ 24f28e5c94SShiraz Hashim u32 soc_core_id; /* 0x30 */ 25819833afSPeter Tyser u32 ras_clken; /* 0x34 */ 26819833afSPeter Tyser u32 periph1_rst; /* 0x38 */ 27819833afSPeter Tyser u32 periph2_rst; /* 0x3C */ 28819833afSPeter Tyser u32 ras_rst; /* 0x40 */ 29819833afSPeter Tyser u32 prsc1_clk_cfg; /* 0x44 */ 30819833afSPeter Tyser u32 prsc2_clk_cfg; /* 0x48 */ 31819833afSPeter Tyser u32 prsc3_clk_cfg; /* 0x4C */ 32819833afSPeter Tyser u32 amem_cfg_ctrl; /* 0x50 */ 334ae8bc43SStefan Roese u32 expi_clk_cfg; /* 0x54 */ 34819833afSPeter Tyser u32 reserved_1; /* 0x58 */ 35819833afSPeter Tyser u32 clcd_synth_clk; /* 0x5C */ 36819833afSPeter Tyser u32 irda_synth_clk; /* 0x60 */ 37819833afSPeter Tyser u32 uart_synth_clk; /* 0x64 */ 38819833afSPeter Tyser u32 gmac_synth_clk; /* 0x68 */ 39819833afSPeter Tyser u32 ras_synth1_clk; /* 0x6C */ 40819833afSPeter Tyser u32 ras_synth2_clk; /* 0x70 */ 41819833afSPeter Tyser u32 ras_synth3_clk; /* 0x74 */ 42819833afSPeter Tyser u32 ras_synth4_clk; /* 0x78 */ 43819833afSPeter Tyser u32 arb_icm_ml1; /* 0x7C */ 44819833afSPeter Tyser u32 arb_icm_ml2; /* 0x80 */ 45819833afSPeter Tyser u32 arb_icm_ml3; /* 0x84 */ 46819833afSPeter Tyser u32 arb_icm_ml4; /* 0x88 */ 47819833afSPeter Tyser u32 arb_icm_ml5; /* 0x8C */ 48819833afSPeter Tyser u32 arb_icm_ml6; /* 0x90 */ 49819833afSPeter Tyser u32 arb_icm_ml7; /* 0x94 */ 50819833afSPeter Tyser u32 arb_icm_ml8; /* 0x98 */ 51819833afSPeter Tyser u32 arb_icm_ml9; /* 0x9C */ 52819833afSPeter Tyser u32 dma_src_sel; /* 0xA0 */ 53819833afSPeter Tyser u32 uphy_ctr_reg; /* 0xA4 */ 54819833afSPeter Tyser u32 gmac_ctr_reg; /* 0xA8 */ 55819833afSPeter Tyser u32 port_bridge_ctrl; /* 0xAC */ 56819833afSPeter Tyser u32 reserved_2[4]; /* 0xB0--0xBC */ 57819833afSPeter Tyser u32 prc1_ilck_ctrl_reg; /* 0xC0 */ 58819833afSPeter Tyser u32 prc2_ilck_ctrl_reg; /* 0xC4 */ 59819833afSPeter Tyser u32 prc3_ilck_ctrl_reg; /* 0xC8 */ 60819833afSPeter Tyser u32 prc4_ilck_ctrl_reg; /* 0xCC */ 61819833afSPeter Tyser u32 prc1_intr_ctrl_reg; /* 0xD0 */ 62819833afSPeter Tyser u32 prc2_intr_ctrl_reg; /* 0xD4 */ 63819833afSPeter Tyser u32 prc3_intr_ctrl_reg; /* 0xD8 */ 64819833afSPeter Tyser u32 prc4_intr_ctrl_reg; /* 0xDC */ 65819833afSPeter Tyser u32 powerdown_cfg_reg; /* 0xE0 */ 66819833afSPeter Tyser u32 ddr_1v8_compensation; /* 0xE4 */ 67819833afSPeter Tyser u32 ddr_2v5_compensation; /* 0xE8 */ 68819833afSPeter Tyser u32 core_3v3_compensation; /* 0xEC */ 69819833afSPeter Tyser u32 ddr_pad; /* 0xF0 */ 70819833afSPeter Tyser u32 bist1_ctr_reg; /* 0xF4 */ 71819833afSPeter Tyser u32 bist2_ctr_reg; /* 0xF8 */ 72819833afSPeter Tyser u32 bist3_ctr_reg; /* 0xFC */ 73819833afSPeter Tyser u32 bist4_ctr_reg; /* 0x100 */ 74819833afSPeter Tyser u32 bist5_ctr_reg; /* 0x104 */ 75819833afSPeter Tyser u32 bist1_rslt_reg; /* 0x108 */ 76819833afSPeter Tyser u32 bist2_rslt_reg; /* 0x10C */ 77819833afSPeter Tyser u32 bist3_rslt_reg; /* 0x110 */ 78819833afSPeter Tyser u32 bist4_rslt_reg; /* 0x114 */ 79819833afSPeter Tyser u32 bist5_rslt_reg; /* 0x118 */ 80819833afSPeter Tyser u32 syst_error_reg; /* 0x11C */ 81819833afSPeter Tyser u32 reserved_3[0x1FB8]; /* 0x120--0x7FFC */ 82819833afSPeter Tyser u32 ras_gpp1_in; /* 0x8000 */ 83819833afSPeter Tyser u32 ras_gpp2_in; /* 0x8004 */ 84819833afSPeter Tyser u32 ras_gpp1_out; /* 0x8008 */ 85819833afSPeter Tyser u32 ras_gpp2_out; /* 0x800C */ 86819833afSPeter Tyser }; 87819833afSPeter Tyser 884ae8bc43SStefan Roese /* SYNTH_CLK value*/ 894ae8bc43SStefan Roese #define SYNTH23 0x00020003 904ae8bc43SStefan Roese 914ae8bc43SStefan Roese /* PLLx_FRQ value */ 924ae8bc43SStefan Roese #if defined(CONFIG_SPEAR3XX) 934ae8bc43SStefan Roese #define FREQ_332 0xA600010C 944ae8bc43SStefan Roese #define FREQ_266 0x8500010C 954ae8bc43SStefan Roese #elif defined(CONFIG_SPEAR600) 964ae8bc43SStefan Roese #define FREQ_332 0xA600010F 974ae8bc43SStefan Roese #define FREQ_266 0x8500010F 984ae8bc43SStefan Roese #endif 994ae8bc43SStefan Roese 1004ae8bc43SStefan Roese /* PLL_CTR_REG */ 1014ae8bc43SStefan Roese #define MEM_CLK_SEL_MSK 0x70000000 1024ae8bc43SStefan Roese #define MEM_CLK_HCLK 0x00000000 1034ae8bc43SStefan Roese #define MEM_CLK_2HCLK 0x10000000 1044ae8bc43SStefan Roese #define MEM_CLK_PLL2 0x30000000 1054ae8bc43SStefan Roese 1064ae8bc43SStefan Roese #define EXPI_CLK_CFG_LOW_COMPR 0x2000 1074ae8bc43SStefan Roese #define EXPI_CLK_CFG_CLK_EN 0x0400 1084ae8bc43SStefan Roese #define EXPI_CLK_CFG_RST 0x0200 1094ae8bc43SStefan Roese #define EXPI_CLK_SYNT_EN 0x0010 1104ae8bc43SStefan Roese #define EXPI_CLK_CFG_SEL_PLL2 0x0004 1114ae8bc43SStefan Roese #define EXPI_CLK_CFG_INT_CLK_EN 0x0001 1124ae8bc43SStefan Roese 1134ae8bc43SStefan Roese #define PLL2_CNTL_6UA 0x1c00 1144ae8bc43SStefan Roese #define PLL2_CNTL_SAMPLE 0x0008 1154ae8bc43SStefan Roese #define PLL2_CNTL_ENABLE 0x0004 1164ae8bc43SStefan Roese #define PLL2_CNTL_RESETN 0x0002 1174ae8bc43SStefan Roese #define PLL2_CNTL_LOCK 0x0001 1184ae8bc43SStefan Roese 119819833afSPeter Tyser /* AUTO_CFG_REG value */ 120819833afSPeter Tyser #define MISC_SOCCFGMSK 0x0000003F 121819833afSPeter Tyser #define MISC_SOCCFG30 0x0000000C 122819833afSPeter Tyser #define MISC_SOCCFG31 0x0000000D 123819833afSPeter Tyser #define MISC_NANDDIS 0x00020000 124819833afSPeter Tyser 125819833afSPeter Tyser /* PERIPH_CLK_CFG value */ 126819833afSPeter Tyser #define MISC_GPT3SYNTH 0x00000400 127819833afSPeter Tyser #define MISC_GPT4SYNTH 0x00000800 1287c885a0eSShiraz Hashim #define CONFIG_SPEAR_UART48M 0 1297c885a0eSShiraz Hashim #define CONFIG_SPEAR_UARTCLKMSK (0x1 << 4) 130819833afSPeter Tyser 131819833afSPeter Tyser /* PRSC_CLK_CFG value */ 132819833afSPeter Tyser /* 133819833afSPeter Tyser * Fout = Fin / (2^(N+1) * (M + 1)) 134819833afSPeter Tyser */ 135819833afSPeter Tyser #define MISC_PRSC_N_1 0x00001000 136819833afSPeter Tyser #define MISC_PRSC_M_9 0x00000009 137819833afSPeter Tyser #define MISC_PRSC_N_4 0x00004000 138819833afSPeter Tyser #define MISC_PRSC_M_399 0x0000018F 139819833afSPeter Tyser #define MISC_PRSC_N_6 0x00006000 140819833afSPeter Tyser #define MISC_PRSC_M_2593 0x00000A21 141819833afSPeter Tyser #define MISC_PRSC_M_124 0x0000007C 142819833afSPeter Tyser #define MISC_PRSC_CFG (MISC_PRSC_N_1 | MISC_PRSC_M_9) 143819833afSPeter Tyser 144819833afSPeter Tyser /* PERIPH1_CLKEN, PERIPH1_RST value */ 145819833afSPeter Tyser #define MISC_USBDENB 0x01000000 146962d026bSVipin KUMAR #define MISC_ETHENB 0x00800000 147962d026bSVipin KUMAR #define MISC_SMIENB 0x00200000 148962d026bSVipin KUMAR #define MISC_GPT3ENB 0x00010000 1494ae8bc43SStefan Roese #define MISC_GPIO4ENB 0x00002000 150962d026bSVipin KUMAR #define MISC_GPT2ENB 0x00000800 151962d026bSVipin KUMAR #define MISC_FSMCENB 0x00000200 152962d026bSVipin KUMAR #define MISC_I2CENB 0x00000080 1534ae8bc43SStefan Roese #define MISC_SSP2ENB 0x00000070 154962d026bSVipin KUMAR #define MISC_UART0ENB 0x00000008 155819833afSPeter Tyser 1564ae8bc43SStefan Roese /* PERIPH_CLK_CFG */ 1574ae8bc43SStefan Roese #define XTALTIMEEN 0x00000001 1584ae8bc43SStefan Roese #define PLLTIMEEN 0x00000002 1594ae8bc43SStefan Roese #define CLCDCLK_SYNTH 0x00000000 1604ae8bc43SStefan Roese #define CLCDCLK_48MHZ 0x00000004 1614ae8bc43SStefan Roese #define CLCDCLK_EXT 0x00000008 1624ae8bc43SStefan Roese #define UARTCLK_MASK (0x1 << 4) 1634ae8bc43SStefan Roese #define UARTCLK_48MHZ 0x00000000 1644ae8bc43SStefan Roese #define UARTCLK_SYNTH 0x00000010 1654ae8bc43SStefan Roese #define IRDACLK_48MHZ 0x00000000 1664ae8bc43SStefan Roese #define IRDACLK_SYNTH 0x00000020 1674ae8bc43SStefan Roese #define IRDACLK_EXT 0x00000040 1684ae8bc43SStefan Roese #define RTC_DISABLE 0x00000080 1694ae8bc43SStefan Roese #define GPT1CLK_48MHZ 0x00000000 1704ae8bc43SStefan Roese #define GPT1CLK_SYNTH 0x00000100 1714ae8bc43SStefan Roese #define GPT2CLK_48MHZ 0x00000000 1724ae8bc43SStefan Roese #define GPT2CLK_SYNTH 0x00000200 1734ae8bc43SStefan Roese #define GPT3CLK_48MHZ 0x00000000 1744ae8bc43SStefan Roese #define GPT3CLK_SYNTH 0x00000400 1754ae8bc43SStefan Roese #define GPT4CLK_48MHZ 0x00000000 1764ae8bc43SStefan Roese #define GPT4CLK_SYNTH 0x00000800 1774ae8bc43SStefan Roese #define GPT5CLK_48MHZ 0x00000000 1784ae8bc43SStefan Roese #define GPT5CLK_SYNTH 0x00001000 1794ae8bc43SStefan Roese #define GPT1_FREEZE 0x00002000 1804ae8bc43SStefan Roese #define GPT2_FREEZE 0x00004000 1814ae8bc43SStefan Roese #define GPT3_FREEZE 0x00008000 1824ae8bc43SStefan Roese #define GPT4_FREEZE 0x00010000 1834ae8bc43SStefan Roese #define GPT5_FREEZE 0x00020000 1844ae8bc43SStefan Roese 1854ae8bc43SStefan Roese /* PERIPH1_CLKEN bits */ 1864ae8bc43SStefan Roese #define PERIPH_ARM1_WE 0x00000001 1874ae8bc43SStefan Roese #define PERIPH_ARM1 0x00000002 1884ae8bc43SStefan Roese #define PERIPH_ARM2 0x00000004 1894ae8bc43SStefan Roese #define PERIPH_UART1 0x00000008 1904ae8bc43SStefan Roese #define PERIPH_UART2 0x00000010 1914ae8bc43SStefan Roese #define PERIPH_SSP1 0x00000020 1924ae8bc43SStefan Roese #define PERIPH_SSP2 0x00000040 1934ae8bc43SStefan Roese #define PERIPH_I2C 0x00000080 1944ae8bc43SStefan Roese #define PERIPH_JPEG 0x00000100 1954ae8bc43SStefan Roese #define PERIPH_FSMC 0x00000200 1964ae8bc43SStefan Roese #define PERIPH_FIRDA 0x00000400 1974ae8bc43SStefan Roese #define PERIPH_GPT4 0x00000800 1984ae8bc43SStefan Roese #define PERIPH_GPT5 0x00001000 1994ae8bc43SStefan Roese #define PERIPH_GPIO4 0x00002000 2004ae8bc43SStefan Roese #define PERIPH_SSP3 0x00004000 2014ae8bc43SStefan Roese #define PERIPH_ADC 0x00008000 2024ae8bc43SStefan Roese #define PERIPH_GPT3 0x00010000 2034ae8bc43SStefan Roese #define PERIPH_RTC 0x00020000 2044ae8bc43SStefan Roese #define PERIPH_GPIO3 0x00040000 2054ae8bc43SStefan Roese #define PERIPH_DMA 0x00080000 2064ae8bc43SStefan Roese #define PERIPH_ROM 0x00100000 2074ae8bc43SStefan Roese #define PERIPH_SMI 0x00200000 2084ae8bc43SStefan Roese #define PERIPH_CLCD 0x00400000 2094ae8bc43SStefan Roese #define PERIPH_GMAC 0x00800000 2104ae8bc43SStefan Roese #define PERIPH_USBD 0x01000000 2114ae8bc43SStefan Roese #define PERIPH_USBH1 0x02000000 2124ae8bc43SStefan Roese #define PERIPH_USBH2 0x04000000 2134ae8bc43SStefan Roese #define PERIPH_MPMC 0x08000000 2144ae8bc43SStefan Roese #define PERIPH_RAMW 0x10000000 2154ae8bc43SStefan Roese #define PERIPH_MPMC_EN 0x20000000 2164ae8bc43SStefan Roese #define PERIPH_MPMC_WE 0x40000000 2174ae8bc43SStefan Roese #define PERIPH_MPMCMSK 0x60000000 2184ae8bc43SStefan Roese 2194ae8bc43SStefan Roese #define PERIPH_CLK_ALL 0x0FFFFFF8 2204ae8bc43SStefan Roese #define PERIPH_RST_ALL 0x00000004 2214ae8bc43SStefan Roese 2224ae8bc43SStefan Roese /* DDR_PAD values */ 2234ae8bc43SStefan Roese #define DDR_PAD_CNF_MSK 0x0000ffff 2244ae8bc43SStefan Roese #define DDR_PAD_SW_CONF 0x00060000 2254ae8bc43SStefan Roese #define DDR_PAD_SSTL_SEL 0x00000001 2264ae8bc43SStefan Roese #define DDR_PAD_DRAM_TYPE 0x00008000 2274ae8bc43SStefan Roese 2284ae8bc43SStefan Roese /* DDR_COMP values */ 2294ae8bc43SStefan Roese #define DDR_COMP_ACCURATE 0x00000010 2304ae8bc43SStefan Roese 2314ae8bc43SStefan Roese /* SoC revision stuff */ 2324ae8bc43SStefan Roese #define SOC_PRI_SHFT 16 2334ae8bc43SStefan Roese #define SOC_SEC_SHFT 8 2344ae8bc43SStefan Roese 2354ae8bc43SStefan Roese /* Revision definitions */ 2364ae8bc43SStefan Roese #define SOC_SPEAR_NA 0 2374ae8bc43SStefan Roese 2384ae8bc43SStefan Roese /* 2394ae8bc43SStefan Roese * The definitons have started from 2404ae8bc43SStefan Roese * 101 for SPEAr6xx 2414ae8bc43SStefan Roese * 201 for SPEAr3xx 2424ae8bc43SStefan Roese * 301 for SPEAr13xx 2434ae8bc43SStefan Roese */ 2444ae8bc43SStefan Roese #define SOC_SPEAR600_AA 101 2454ae8bc43SStefan Roese #define SOC_SPEAR600_AB 102 2464ae8bc43SStefan Roese #define SOC_SPEAR600_BA 103 2474ae8bc43SStefan Roese #define SOC_SPEAR600_BB 104 2484ae8bc43SStefan Roese #define SOC_SPEAR600_BC 105 2494ae8bc43SStefan Roese #define SOC_SPEAR600_BD 106 2504ae8bc43SStefan Roese 2514ae8bc43SStefan Roese #define SOC_SPEAR300 201 2524ae8bc43SStefan Roese #define SOC_SPEAR310 202 2534ae8bc43SStefan Roese #define SOC_SPEAR320 203 2544ae8bc43SStefan Roese 2554ae8bc43SStefan Roese extern int get_socrev(void); 256*da53ba02SStefan Roese int fsmc_nand_switch_ecc(uint32_t eccstrength); 2574ae8bc43SStefan Roese 258819833afSPeter Tyser #endif 259