xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-rockchip/pmu_rk3288.h (revision a4275f5e5264525205f0516015bd3e6b3ecc4d72)
17f4fd26bSSimon Glass /*
27f4fd26bSSimon Glass  * Copyright (c) 2015 Google, Inc
37f4fd26bSSimon Glass  *
47f4fd26bSSimon Glass  * Copyright 2014 Rockchip Inc.
57f4fd26bSSimon Glass  *
67f4fd26bSSimon Glass  * SPDX-License-Identifier:	GPL-2.0+
77f4fd26bSSimon Glass  */
87f4fd26bSSimon Glass 
97f4fd26bSSimon Glass #ifndef _ASM_ARCH_PMU_RK3288_H
107f4fd26bSSimon Glass #define _ASM_ARCH_PMU_RK3288_H
117f4fd26bSSimon Glass 
127f4fd26bSSimon Glass struct rk3288_pmu {
137f4fd26bSSimon Glass 	u32 wakeup_cfg[2];
147f4fd26bSSimon Glass 	u32 pwrdn_con;
157f4fd26bSSimon Glass 	u32 pwrdn_st;
167f4fd26bSSimon Glass 
177f4fd26bSSimon Glass 	u32 idle_req;
187f4fd26bSSimon Glass 	u32 idle_st;
197f4fd26bSSimon Glass 	u32 pwrmode_con;
207f4fd26bSSimon Glass 	u32 pwr_state;
217f4fd26bSSimon Glass 
227f4fd26bSSimon Glass 	u32 osc_cnt;
237f4fd26bSSimon Glass 	u32 pll_cnt;
247f4fd26bSSimon Glass 	u32 stabl_cnt;
257f4fd26bSSimon Glass 	u32 ddr0io_pwron_cnt;
267f4fd26bSSimon Glass 
277f4fd26bSSimon Glass 	u32 ddr1io_pwron_cnt;
287f4fd26bSSimon Glass 	u32 core_pwrdn_cnt;
297f4fd26bSSimon Glass 	u32 core_pwrup_cnt;
307f4fd26bSSimon Glass 	u32 gpu_pwrdn_cnt;
317f4fd26bSSimon Glass 
327f4fd26bSSimon Glass 	u32 gpu_pwrup_cnt;
337f4fd26bSSimon Glass 	u32 wakeup_rst_clr_cnt;
347f4fd26bSSimon Glass 	u32 sft_con;
357f4fd26bSSimon Glass 	u32 ddr_sref_st;
367f4fd26bSSimon Glass 
377f4fd26bSSimon Glass 	u32 int_con;
387f4fd26bSSimon Glass 	u32 int_st;
397f4fd26bSSimon Glass 	u32 boot_addr_sel;
407f4fd26bSSimon Glass 	u32 grf_con;
417f4fd26bSSimon Glass 
427f4fd26bSSimon Glass 	u32 gpio_sr;
437f4fd26bSSimon Glass 	u32 gpio0pull[3];
447f4fd26bSSimon Glass 
457f4fd26bSSimon Glass 	u32 gpio0drv[3];
467f4fd26bSSimon Glass 	u32 gpio_op;
477f4fd26bSSimon Glass 
487f4fd26bSSimon Glass 	u32 gpio0_sel18;	/* 0x80 */
49*a4275f5eSSimon Glass 	u32 gpio0_iomux[4];	/* a, b, c, d */
507f4fd26bSSimon Glass 	u32 sys_reg[4];
517f4fd26bSSimon Glass };
527f4fd26bSSimon Glass check_member(rk3288_pmu, sys_reg[3], 0x00a0);
537f4fd26bSSimon Glass 
54*a4275f5eSSimon Glass enum {
55*a4275f5eSSimon Glass 	PMU_GPIO0_A	= 0,
56*a4275f5eSSimon Glass 	PMU_GPIO0_B,
57*a4275f5eSSimon Glass 	PMU_GPIO0_C,
58*a4275f5eSSimon Glass 	PMU_GPIO0_D,
59*a4275f5eSSimon Glass };
60*a4275f5eSSimon Glass 
617f4fd26bSSimon Glass /* PMU_GPIO0_B_IOMUX */
627f4fd26bSSimon Glass enum {
637f4fd26bSSimon Glass 	GPIO0_B7_SHIFT		= 14,
647f4fd26bSSimon Glass 	GPIO0_B7_MASK		= 1,
657f4fd26bSSimon Glass 	GPIO0_B7_GPIOB7		= 0,
667f4fd26bSSimon Glass 	GPIO0_B7_I2C0PMU_SDA,
677f4fd26bSSimon Glass 
687f4fd26bSSimon Glass 	GPIO0_B5_SHIFT		= 10,
697f4fd26bSSimon Glass 	GPIO0_B5_MASK		= 1,
707f4fd26bSSimon Glass 	GPIO0_B5_GPIOB5		= 0,
717f4fd26bSSimon Glass 	GPIO0_B5_CLK_27M,
727f4fd26bSSimon Glass 
737f4fd26bSSimon Glass 	GPIO0_B2_SHIFT		= 4,
747f4fd26bSSimon Glass 	GPIO0_B2_MASK		= 1,
757f4fd26bSSimon Glass 	GPIO0_B2_GPIOB2		= 0,
767f4fd26bSSimon Glass 	GPIO0_B2_TSADC_INT,
777f4fd26bSSimon Glass };
787f4fd26bSSimon Glass 
797f4fd26bSSimon Glass /* PMU_GPIO0_C_IOMUX */
807f4fd26bSSimon Glass enum {
817f4fd26bSSimon Glass 	GPIO0_C1_SHIFT		= 2,
827f4fd26bSSimon Glass 	GPIO0_C1_MASK		= 3,
837f4fd26bSSimon Glass 	GPIO0_C1_GPIOC1		= 0,
847f4fd26bSSimon Glass 	GPIO0_C1_TEST_CLKOUT,
857f4fd26bSSimon Glass 	GPIO0_C1_CLKT1_27M,
867f4fd26bSSimon Glass 
877f4fd26bSSimon Glass 	GPIO0_C0_SHIFT		= 0,
887f4fd26bSSimon Glass 	GPIO0_C0_MASK		= 1,
897f4fd26bSSimon Glass 	GPIO0_C0_GPIOC0		= 0,
907f4fd26bSSimon Glass 	GPIO0_C0_I2C0PMU_SCL,
917f4fd26bSSimon Glass };
927f4fd26bSSimon Glass 
937f4fd26bSSimon Glass #endif
94