1*35ac89ddSJacob Chen /* 2*35ac89ddSJacob Chen * Copyright 2016 Rockchip Inc. 3*35ac89ddSJacob Chen * 4*35ac89ddSJacob Chen * SPDX-License-Identifier: GPL-2.0+ 5*35ac89ddSJacob Chen */ 6*35ac89ddSJacob Chen 7*35ac89ddSJacob Chen #ifndef _ASM_ARCH_LVDS_RK3288_H 8*35ac89ddSJacob Chen #define _ASM_ARCH_LVDS_RK3288_H 9*35ac89ddSJacob Chen 10*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG0 0x00 11*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG0_LVDS_EN BIT(7) 12*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG0_TTL_EN BIT(6) 13*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG0_LANECK_EN BIT(5) 14*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG0_LANE4_EN BIT(4) 15*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG0_LANE3_EN BIT(3) 16*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG0_LANE2_EN BIT(2) 17*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG0_LANE1_EN BIT(1) 18*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG0_LANE0_EN BIT(0) 19*35ac89ddSJacob Chen 20*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG1 0x04 21*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG1_LANECK_BIAS BIT(5) 22*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG1_LANE4_BIAS BIT(4) 23*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG1_LANE3_BIAS BIT(3) 24*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG1_LANE2_BIAS BIT(2) 25*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG1_LANE1_BIAS BIT(1) 26*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG1_LANE0_BIAS BIT(0) 27*35ac89ddSJacob Chen 28*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG2 0x08 29*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG2_RESERVE_ON BIT(7) 30*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG2_LANECK_LVDS_MODE BIT(6) 31*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG2_LANE4_LVDS_MODE BIT(5) 32*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG2_LANE3_LVDS_MODE BIT(4) 33*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG2_LANE2_LVDS_MODE BIT(3) 34*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG2_LANE1_LVDS_MODE BIT(2) 35*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG2_LANE0_LVDS_MODE BIT(1) 36*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG2_PLL_FBDIV8 BIT(0) 37*35ac89ddSJacob Chen 38*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG3 0x0c 39*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG3_PLL_FBDIV_MASK 0xff 40*35ac89ddSJacob Chen 41*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG4 0x10 42*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG4_LANECK_TTL_MODE BIT(5) 43*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG4_LANE4_TTL_MODE BIT(4) 44*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG4_LANE3_TTL_MODE BIT(3) 45*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG4_LANE2_TTL_MODE BIT(2) 46*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG4_LANE1_TTL_MODE BIT(1) 47*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG4_LANE0_TTL_MODE BIT(0) 48*35ac89ddSJacob Chen 49*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG5 0x14 50*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG5_LANECK_TTL_DATA BIT(5) 51*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG5_LANE4_TTL_DATA BIT(4) 52*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG5_LANE3_TTL_DATA BIT(3) 53*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG5_LANE2_TTL_DATA BIT(2) 54*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG5_LANE1_TTL_DATA BIT(1) 55*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG5_LANE0_TTL_DATA BIT(0) 56*35ac89ddSJacob Chen 57*35ac89ddSJacob Chen #define RK3288_LVDS_CFG_REGC 0x30 58*35ac89ddSJacob Chen #define RK3288_LVDS_CFG_REGC_PLL_ENABLE 0x00 59*35ac89ddSJacob Chen #define RK3288_LVDS_CFG_REGC_PLL_DISABLE 0xff 60*35ac89ddSJacob Chen 61*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REGD 0x34 62*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REGD_PLL_PREDIV_MASK 0x1f 63*35ac89ddSJacob Chen 64*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG20 0x80 65*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG20_MSB 0x45 66*35ac89ddSJacob Chen #define RK3288_LVDS_CH0_REG20_LSB 0x44 67*35ac89ddSJacob Chen 68*35ac89ddSJacob Chen #define RK3288_LVDS_CFG_REG21 0x84 69*35ac89ddSJacob Chen #define RK3288_LVDS_CFG_REG21_TX_ENABLE 0x92 70*35ac89ddSJacob Chen #define RK3288_LVDS_CFG_REG21_TX_DISABLE 0x00 71*35ac89ddSJacob Chen 72*35ac89ddSJacob Chen /* fbdiv value is split over 2 registers, with bit8 in reg2 */ 73*35ac89ddSJacob Chen #define RK3288_LVDS_PLL_FBDIV_REG2(_fbd) \ 74*35ac89ddSJacob Chen (_fbd & BIT(8) ? RK3288_LVDS_CH0_REG2_PLL_FBDIV8 : 0) 75*35ac89ddSJacob Chen #define RK3288_LVDS_PLL_FBDIV_REG3(_fbd) \ 76*35ac89ddSJacob Chen (_fbd & RK3288_LVDS_CH0_REG3_PLL_FBDIV_MASK) 77*35ac89ddSJacob Chen #define RK3288_LVDS_PLL_PREDIV_REGD(_pd) \ 78*35ac89ddSJacob Chen (_pd & RK3288_LVDS_CH0_REGD_PLL_PREDIV_MASK) 79*35ac89ddSJacob Chen 80*35ac89ddSJacob Chen #define RK3288_LVDS_SOC_CON6_SEL_VOP_LIT BIT(3) 81*35ac89ddSJacob Chen 82*35ac89ddSJacob Chen #define LVDS_FMT_MASK (7 << 16) 83*35ac89ddSJacob Chen #define LVDS_MSB (1 << 3) 84*35ac89ddSJacob Chen #define LVDS_DUAL (1 << 4) 85*35ac89ddSJacob Chen #define LVDS_FMT_1 (1 << 5) 86*35ac89ddSJacob Chen #define LVDS_TTL_EN (1 << 6) 87*35ac89ddSJacob Chen #define LVDS_START_PHASE_RST_1 (1 << 7) 88*35ac89ddSJacob Chen #define LVDS_DCLK_INV (1 << 8) 89*35ac89ddSJacob Chen #define LVDS_CH0_EN (1 << 11) 90*35ac89ddSJacob Chen #define LVDS_CH1_EN (1 << 12) 91*35ac89ddSJacob Chen #define LVDS_PWRDN (1 << 15) 92*35ac89ddSJacob Chen 93*35ac89ddSJacob Chen #define LVDS_24BIT (0 << 1) 94*35ac89ddSJacob Chen #define LVDS_18BIT (1 << 1) 95*35ac89ddSJacob Chen 96*35ac89ddSJacob Chen 97*35ac89ddSJacob Chen #endif 98