1819833afSPeter Tyser /* 2819833afSPeter Tyser * linux/include/asm-arm/arch-pxa/pxa-regs.h 3819833afSPeter Tyser * 4819833afSPeter Tyser * Author: Nicolas Pitre 5819833afSPeter Tyser * Created: Jun 15, 2001 6819833afSPeter Tyser * Copyright: MontaVista Software Inc. 7819833afSPeter Tyser * 8819833afSPeter Tyser * This program is free software; you can redistribute it and/or modify 9819833afSPeter Tyser * it under the terms of the GNU General Public License version 2 as 10819833afSPeter Tyser * published by the Free Software Foundation. 11819833afSPeter Tyser * 12819833afSPeter Tyser * - 2003/01/20: Robert Schwebel <r.schwebel@pengutronix.de 13819833afSPeter Tyser * Original file taken from linux-2.4.19-rmk4-pxa1. Added some definitions. 14819833afSPeter Tyser * Added include for hardware.h (for __REG definition) 15819833afSPeter Tyser */ 16819833afSPeter Tyser #ifndef _PXA_REGS_H_ 17819833afSPeter Tyser #define _PXA_REGS_H_ 18819833afSPeter Tyser 19819833afSPeter Tyser #include "bitfield.h" 20819833afSPeter Tyser #include "hardware.h" 21819833afSPeter Tyser 22819833afSPeter Tyser /* FIXME hack so that SA-1111.h will work [cb] */ 23819833afSPeter Tyser 24819833afSPeter Tyser #ifndef __ASSEMBLY__ 25819833afSPeter Tyser typedef unsigned short Word16 ; 26819833afSPeter Tyser typedef unsigned int Word32 ; 27819833afSPeter Tyser typedef Word32 Word ; 28819833afSPeter Tyser typedef Word Quad [4] ; 29819833afSPeter Tyser typedef void *Address ; 30819833afSPeter Tyser typedef void (*ExcpHndlr) (void) ; 31819833afSPeter Tyser #endif 32819833afSPeter Tyser 33819833afSPeter Tyser /* 34819833afSPeter Tyser * PXA Chip selects 35819833afSPeter Tyser */ 36819833afSPeter Tyser #ifdef CONFIG_CPU_MONAHANS 37819833afSPeter Tyser #define PXA_CS0_PHYS 0x00000000 /* for both small and large same start */ 38819833afSPeter Tyser #define PXA_CS1_PHYS 0x04000000 /* Small partition start address (64MB) */ 39819833afSPeter Tyser #define PXA_CS1_LPHYS 0x30000000 /* Large partition start address (256MB) */ 40819833afSPeter Tyser #define PXA_CS2_PHYS 0x10000000 /* (64MB) */ 41819833afSPeter Tyser #define PXA_CS3_PHYS 0x14000000 /* (64MB) */ 42819833afSPeter Tyser #define PXA_PCMCIA_PHYS 0x20000000 /* (256MB) */ 43819833afSPeter Tyser #else 44819833afSPeter Tyser #define PXA_CS0_PHYS 0x00000000 45819833afSPeter Tyser #define PXA_CS1_PHYS 0x04000000 46819833afSPeter Tyser #define PXA_CS2_PHYS 0x08000000 47819833afSPeter Tyser #define PXA_CS3_PHYS 0x0C000000 48819833afSPeter Tyser #define PXA_CS4_PHYS 0x10000000 49819833afSPeter Tyser #define PXA_CS5_PHYS 0x14000000 50819833afSPeter Tyser #endif /* CONFIG_CPU_MONAHANS */ 51819833afSPeter Tyser 52819833afSPeter Tyser /* 53819833afSPeter Tyser * Personal Computer Memory Card International Association (PCMCIA) sockets 54819833afSPeter Tyser */ 55819833afSPeter Tyser #define PCMCIAPrtSp 0x04000000 /* PCMCIA Partition Space [byte] */ 56819833afSPeter Tyser #define PCMCIASp (4*PCMCIAPrtSp) /* PCMCIA Space [byte] */ 57819833afSPeter Tyser #define PCMCIAIOSp PCMCIAPrtSp /* PCMCIA I/O Space [byte] */ 58819833afSPeter Tyser #define PCMCIAAttrSp PCMCIAPrtSp /* PCMCIA Attribute Space [byte] */ 59819833afSPeter Tyser #define PCMCIAMemSp PCMCIAPrtSp /* PCMCIA Memory Space [byte] */ 60819833afSPeter Tyser 61819833afSPeter Tyser #ifndef CONFIG_CPU_MONAHANS /* Monahans supports only one slot */ 62819833afSPeter Tyser #define PCMCIA0Sp PCMCIASp /* PCMCIA 0 Space [byte] */ 63819833afSPeter Tyser #define PCMCIA0IOSp PCMCIAIOSp /* PCMCIA 0 I/O Space [byte] */ 64819833afSPeter Tyser #define PCMCIA0AttrSp PCMCIAAttrSp /* PCMCIA 0 Attribute Space [byte] */ 65819833afSPeter Tyser #define PCMCIA0MemSp PCMCIAMemSp /* PCMCIA 0 Memory Space [byte] */ 66819833afSPeter Tyser #endif 67819833afSPeter Tyser 68819833afSPeter Tyser #define PCMCIA1Sp PCMCIASp /* PCMCIA 1 Space [byte] */ 69819833afSPeter Tyser #define PCMCIA1IOSp PCMCIAIOSp /* PCMCIA 1 I/O Space [byte] */ 70819833afSPeter Tyser #define PCMCIA1AttrSp PCMCIAAttrSp /* PCMCIA 1 Attribute Space [byte] */ 71819833afSPeter Tyser #define PCMCIA1MemSp PCMCIAMemSp /* PCMCIA 1 Memory Space [byte] */ 72819833afSPeter Tyser 73819833afSPeter Tyser #define _PCMCIA(Nb) /* PCMCIA [0..1] */ \ 74819833afSPeter Tyser (0x20000000 + (Nb)*PCMCIASp) 75819833afSPeter Tyser #define _PCMCIAIO(Nb) _PCMCIA (Nb) /* PCMCIA I/O [0..1] */ 76819833afSPeter Tyser #define _PCMCIAAttr(Nb) /* PCMCIA Attribute [0..1] */ \ 77819833afSPeter Tyser (_PCMCIA (Nb) + 2*PCMCIAPrtSp) 78819833afSPeter Tyser #define _PCMCIAMem(Nb) /* PCMCIA Memory [0..1] */ \ 79819833afSPeter Tyser (_PCMCIA (Nb) + 3*PCMCIAPrtSp) 80819833afSPeter Tyser 81819833afSPeter Tyser #define _PCMCIA0 _PCMCIA (0) /* PCMCIA 0 */ 82819833afSPeter Tyser #define _PCMCIA0IO _PCMCIAIO (0) /* PCMCIA 0 I/O */ 83819833afSPeter Tyser #define _PCMCIA0Attr _PCMCIAAttr (0) /* PCMCIA 0 Attribute */ 84819833afSPeter Tyser #define _PCMCIA0Mem _PCMCIAMem (0) /* PCMCIA 0 Memory */ 85819833afSPeter Tyser 86819833afSPeter Tyser #ifndef CONFIG_CPU_MONAHANS /* Monahans supports only one slot */ 87819833afSPeter Tyser #define _PCMCIA1 _PCMCIA (1) /* PCMCIA 1 */ 88819833afSPeter Tyser #define _PCMCIA1IO _PCMCIAIO (1) /* PCMCIA 1 I/O */ 89819833afSPeter Tyser #define _PCMCIA1Attr _PCMCIAAttr (1) /* PCMCIA 1 Attribute */ 90819833afSPeter Tyser #define _PCMCIA1Mem _PCMCIAMem (1) /* PCMCIA 1 Memory */ 91819833afSPeter Tyser #endif 92819833afSPeter Tyser 93819833afSPeter Tyser /* 94819833afSPeter Tyser * DMA Controller 95819833afSPeter Tyser */ 963ba8bf7cSMarek Vasut #define DCSR0 0x40000000 /* DMA Control / Status Register for Channel 0 */ 973ba8bf7cSMarek Vasut #define DCSR1 0x40000004 /* DMA Control / Status Register for Channel 1 */ 983ba8bf7cSMarek Vasut #define DCSR2 0x40000008 /* DMA Control / Status Register for Channel 2 */ 993ba8bf7cSMarek Vasut #define DCSR3 0x4000000c /* DMA Control / Status Register for Channel 3 */ 1003ba8bf7cSMarek Vasut #define DCSR4 0x40000010 /* DMA Control / Status Register for Channel 4 */ 1013ba8bf7cSMarek Vasut #define DCSR5 0x40000014 /* DMA Control / Status Register for Channel 5 */ 1023ba8bf7cSMarek Vasut #define DCSR6 0x40000018 /* DMA Control / Status Register for Channel 6 */ 1033ba8bf7cSMarek Vasut #define DCSR7 0x4000001c /* DMA Control / Status Register for Channel 7 */ 1043ba8bf7cSMarek Vasut #define DCSR8 0x40000020 /* DMA Control / Status Register for Channel 8 */ 1053ba8bf7cSMarek Vasut #define DCSR9 0x40000024 /* DMA Control / Status Register for Channel 9 */ 1063ba8bf7cSMarek Vasut #define DCSR10 0x40000028 /* DMA Control / Status Register for Channel 10 */ 1073ba8bf7cSMarek Vasut #define DCSR11 0x4000002c /* DMA Control / Status Register for Channel 11 */ 1083ba8bf7cSMarek Vasut #define DCSR12 0x40000030 /* DMA Control / Status Register for Channel 12 */ 1093ba8bf7cSMarek Vasut #define DCSR13 0x40000034 /* DMA Control / Status Register for Channel 13 */ 1103ba8bf7cSMarek Vasut #define DCSR14 0x40000038 /* DMA Control / Status Register for Channel 14 */ 1113ba8bf7cSMarek Vasut #define DCSR15 0x4000003c /* DMA Control / Status Register for Channel 15 */ 112abc20abaSMarek Vasut #if defined(CONFIG_CPU_PXA27X) || defined(CONFIG_CPU_MONAHANS) 1133ba8bf7cSMarek Vasut #define DCSR16 0x40000040 /* DMA Control / Status Register for Channel 16 */ 1143ba8bf7cSMarek Vasut #define DCSR17 0x40000044 /* DMA Control / Status Register for Channel 17 */ 1153ba8bf7cSMarek Vasut #define DCSR18 0x40000048 /* DMA Control / Status Register for Channel 18 */ 1163ba8bf7cSMarek Vasut #define DCSR19 0x4000004c /* DMA Control / Status Register for Channel 19 */ 1173ba8bf7cSMarek Vasut #define DCSR20 0x40000050 /* DMA Control / Status Register for Channel 20 */ 1183ba8bf7cSMarek Vasut #define DCSR21 0x40000054 /* DMA Control / Status Register for Channel 21 */ 1193ba8bf7cSMarek Vasut #define DCSR22 0x40000058 /* DMA Control / Status Register for Channel 22 */ 1203ba8bf7cSMarek Vasut #define DCSR23 0x4000005c /* DMA Control / Status Register for Channel 23 */ 1213ba8bf7cSMarek Vasut #define DCSR24 0x40000060 /* DMA Control / Status Register for Channel 24 */ 1223ba8bf7cSMarek Vasut #define DCSR25 0x40000064 /* DMA Control / Status Register for Channel 25 */ 1233ba8bf7cSMarek Vasut #define DCSR26 0x40000068 /* DMA Control / Status Register for Channel 26 */ 1243ba8bf7cSMarek Vasut #define DCSR27 0x4000006c /* DMA Control / Status Register for Channel 27 */ 1253ba8bf7cSMarek Vasut #define DCSR28 0x40000070 /* DMA Control / Status Register for Channel 28 */ 1263ba8bf7cSMarek Vasut #define DCSR29 0x40000074 /* DMA Control / Status Register for Channel 29 */ 1273ba8bf7cSMarek Vasut #define DCSR30 0x40000078 /* DMA Control / Status Register for Channel 30 */ 1283ba8bf7cSMarek Vasut #define DCSR31 0x4000007c /* DMA Control / Status Register for Channel 31 */ 129abc20abaSMarek Vasut #endif /* CONFIG_CPU_PXA27X || CONFIG_CPU_MONAHANS */ 130819833afSPeter Tyser 1313ba8bf7cSMarek Vasut #define DCSR(x) (0x40000000 | ((x) << 2)) 132819833afSPeter Tyser 133819833afSPeter Tyser #define DCSR_RUN (1 << 31) /* Run Bit (read / write) */ 134819833afSPeter Tyser #define DCSR_NODESC (1 << 30) /* No-Descriptor Fetch (read / write) */ 135819833afSPeter Tyser #define DCSR_STOPIRQEN (1 << 29) /* Stop Interrupt Enable (read / write) */ 136819833afSPeter Tyser 137abc20abaSMarek Vasut #if defined(CONFIG_CPU_PXA27X) || defined(CONFIG_CPU_MONAHANS) 138819833afSPeter Tyser #define DCSR_EORIRQEN (1 << 28) /* End of Receive Interrupt Enable (R/W) */ 139819833afSPeter Tyser #define DCSR_EORJMPEN (1 << 27) /* Jump to next descriptor on EOR */ 140819833afSPeter Tyser #define DCSR_EORSTOPEN (1 << 26) /* STOP on an EOR */ 141819833afSPeter Tyser #define DCSR_SETCMPST (1 << 25) /* Set Descriptor Compare Status */ 142819833afSPeter Tyser #define DCSR_CLRCMPST (1 << 24) /* Clear Descriptor Compare Status */ 143819833afSPeter Tyser #define DCSR_CMPST (1 << 10) /* The Descriptor Compare Status */ 144819833afSPeter Tyser #define DCSR_ENRINTR (1 << 9) /* The end of Receive */ 145819833afSPeter Tyser #endif 146819833afSPeter Tyser 147819833afSPeter Tyser #define DCSR_REQPEND (1 << 8) /* Request Pending (read-only) */ 148819833afSPeter Tyser #define DCSR_STOPSTATE (1 << 3) /* Stop State (read-only) */ 149819833afSPeter Tyser #define DCSR_ENDINTR (1 << 2) /* End Interrupt (read / write) */ 150819833afSPeter Tyser #define DCSR_STARTINTR (1 << 1) /* Start Interrupt (read / write) */ 151819833afSPeter Tyser #define DCSR_BUSERR (1 << 0) /* Bus Error Interrupt (read / write) */ 152819833afSPeter Tyser 1533ba8bf7cSMarek Vasut #define DINT 0x400000f0 /* DMA Interrupt Register */ 154819833afSPeter Tyser 1553ba8bf7cSMarek Vasut #define DRCMR0 0x40000100 /* Request to Channel Map Register for DREQ 0 */ 1563ba8bf7cSMarek Vasut #define DRCMR1 0x40000104 /* Request to Channel Map Register for DREQ 1 */ 1573ba8bf7cSMarek Vasut #define DRCMR2 0x40000108 /* Request to Channel Map Register for I2S receive Request */ 1583ba8bf7cSMarek Vasut #define DRCMR3 0x4000010c /* Request to Channel Map Register for I2S transmit Request */ 1593ba8bf7cSMarek Vasut #define DRCMR4 0x40000110 /* Request to Channel Map Register for BTUART receive Request */ 1603ba8bf7cSMarek Vasut #define DRCMR5 0x40000114 /* Request to Channel Map Register for BTUART transmit Request. */ 1613ba8bf7cSMarek Vasut #define DRCMR6 0x40000118 /* Request to Channel Map Register for FFUART receive Request */ 1623ba8bf7cSMarek Vasut #define DRCMR7 0x4000011c /* Request to Channel Map Register for FFUART transmit Request */ 1633ba8bf7cSMarek Vasut #define DRCMR8 0x40000120 /* Request to Channel Map Register for AC97 microphone Request */ 1643ba8bf7cSMarek Vasut #define DRCMR9 0x40000124 /* Request to Channel Map Register for AC97 modem receive Request */ 1653ba8bf7cSMarek Vasut #define DRCMR10 0x40000128 /* Request to Channel Map Register for AC97 modem transmit Request */ 1663ba8bf7cSMarek Vasut #define DRCMR11 0x4000012c /* Request to Channel Map Register for AC97 audio receive Request */ 1673ba8bf7cSMarek Vasut #define DRCMR12 0x40000130 /* Request to Channel Map Register for AC97 audio transmit Request */ 1683ba8bf7cSMarek Vasut #define DRCMR13 0x40000134 /* Request to Channel Map Register for SSP receive Request */ 1693ba8bf7cSMarek Vasut #define DRCMR14 0x40000138 /* Request to Channel Map Register for SSP transmit Request */ 1703ba8bf7cSMarek Vasut #define DRCMR15 0x4000013c /* Reserved */ 1713ba8bf7cSMarek Vasut #define DRCMR16 0x40000140 /* Reserved */ 1723ba8bf7cSMarek Vasut #define DRCMR17 0x40000144 /* Request to Channel Map Register for ICP receive Request */ 1733ba8bf7cSMarek Vasut #define DRCMR18 0x40000148 /* Request to Channel Map Register for ICP transmit Request */ 1743ba8bf7cSMarek Vasut #define DRCMR19 0x4000014c /* Request to Channel Map Register for STUART receive Request */ 1753ba8bf7cSMarek Vasut #define DRCMR20 0x40000150 /* Request to Channel Map Register for STUART transmit Request */ 1763ba8bf7cSMarek Vasut #define DRCMR21 0x40000154 /* Request to Channel Map Register for MMC receive Request */ 1773ba8bf7cSMarek Vasut #define DRCMR22 0x40000158 /* Request to Channel Map Register for MMC transmit Request */ 1783ba8bf7cSMarek Vasut #define DRCMR23 0x4000015c /* Reserved */ 1793ba8bf7cSMarek Vasut #define DRCMR24 0x40000160 /* Reserved */ 1803ba8bf7cSMarek Vasut #define DRCMR25 0x40000164 /* Request to Channel Map Register for USB endpoint 1 Request */ 1813ba8bf7cSMarek Vasut #define DRCMR26 0x40000168 /* Request to Channel Map Register for USB endpoint 2 Request */ 1823ba8bf7cSMarek Vasut #define DRCMR27 0x4000016C /* Request to Channel Map Register for USB endpoint 3 Request */ 1833ba8bf7cSMarek Vasut #define DRCMR28 0x40000170 /* Request to Channel Map Register for USB endpoint 4 Request */ 1843ba8bf7cSMarek Vasut #define DRCMR29 0x40000174 /* Reserved */ 1853ba8bf7cSMarek Vasut #define DRCMR30 0x40000178 /* Request to Channel Map Register for USB endpoint 6 Request */ 1863ba8bf7cSMarek Vasut #define DRCMR31 0x4000017C /* Request to Channel Map Register for USB endpoint 7 Request */ 1873ba8bf7cSMarek Vasut #define DRCMR32 0x40000180 /* Request to Channel Map Register for USB endpoint 8 Request */ 1883ba8bf7cSMarek Vasut #define DRCMR33 0x40000184 /* Request to Channel Map Register for USB endpoint 9 Request */ 1893ba8bf7cSMarek Vasut #define DRCMR34 0x40000188 /* Reserved */ 1903ba8bf7cSMarek Vasut #define DRCMR35 0x4000018C /* Request to Channel Map Register for USB endpoint 11 Request */ 1913ba8bf7cSMarek Vasut #define DRCMR36 0x40000190 /* Request to Channel Map Register for USB endpoint 12 Request */ 1923ba8bf7cSMarek Vasut #define DRCMR37 0x40000194 /* Request to Channel Map Register for USB endpoint 13 Request */ 1933ba8bf7cSMarek Vasut #define DRCMR38 0x40000198 /* Request to Channel Map Register for USB endpoint 14 Request */ 1943ba8bf7cSMarek Vasut #define DRCMR39 0x4000019C /* Reserved */ 195819833afSPeter Tyser 1963ba8bf7cSMarek Vasut #define DRCMR68 0x40001110 /* Request to Channel Map Register for Camera FIFO 0 Request */ 1973ba8bf7cSMarek Vasut #define DRCMR69 0x40001114 /* Request to Channel Map Register for Camera FIFO 1 Request */ 1983ba8bf7cSMarek Vasut #define DRCMR70 0x40001118 /* Request to Channel Map Register for Camera FIFO 2 Request */ 199819833afSPeter Tyser 200819833afSPeter Tyser #define DRCMRRXSADR DRCMR2 201819833afSPeter Tyser #define DRCMRTXSADR DRCMR3 202819833afSPeter Tyser #define DRCMRRXBTRBR DRCMR4 203819833afSPeter Tyser #define DRCMRTXBTTHR DRCMR5 204819833afSPeter Tyser #define DRCMRRXFFRBR DRCMR6 205819833afSPeter Tyser #define DRCMRTXFFTHR DRCMR7 206819833afSPeter Tyser #define DRCMRRXMCDR DRCMR8 207819833afSPeter Tyser #define DRCMRRXMODR DRCMR9 208819833afSPeter Tyser #define DRCMRTXMODR DRCMR10 209819833afSPeter Tyser #define DRCMRRXPCDR DRCMR11 210819833afSPeter Tyser #define DRCMRTXPCDR DRCMR12 211819833afSPeter Tyser #define DRCMRRXSSDR DRCMR13 212819833afSPeter Tyser #define DRCMRTXSSDR DRCMR14 213819833afSPeter Tyser #define DRCMRRXICDR DRCMR17 214819833afSPeter Tyser #define DRCMRTXICDR DRCMR18 215819833afSPeter Tyser #define DRCMRRXSTRBR DRCMR19 216819833afSPeter Tyser #define DRCMRTXSTTHR DRCMR20 217819833afSPeter Tyser #define DRCMRRXMMC DRCMR21 218819833afSPeter Tyser #define DRCMRTXMMC DRCMR22 219819833afSPeter Tyser 220819833afSPeter Tyser #define DRCMR_MAPVLD (1 << 7) /* Map Valid (read / write) */ 221819833afSPeter Tyser #define DRCMR_CHLNUM 0x0f /* mask for Channel Number (read / write) */ 222819833afSPeter Tyser 2233ba8bf7cSMarek Vasut #define DDADR0 0x40000200 /* DMA Descriptor Address Register Channel 0 */ 2243ba8bf7cSMarek Vasut #define DSADR0 0x40000204 /* DMA Source Address Register Channel 0 */ 2253ba8bf7cSMarek Vasut #define DTADR0 0x40000208 /* DMA Target Address Register Channel 0 */ 2263ba8bf7cSMarek Vasut #define DCMD0 0x4000020c /* DMA Command Address Register Channel 0 */ 2273ba8bf7cSMarek Vasut #define DDADR1 0x40000210 /* DMA Descriptor Address Register Channel 1 */ 2283ba8bf7cSMarek Vasut #define DSADR1 0x40000214 /* DMA Source Address Register Channel 1 */ 2293ba8bf7cSMarek Vasut #define DTADR1 0x40000218 /* DMA Target Address Register Channel 1 */ 2303ba8bf7cSMarek Vasut #define DCMD1 0x4000021c /* DMA Command Address Register Channel 1 */ 2313ba8bf7cSMarek Vasut #define DDADR2 0x40000220 /* DMA Descriptor Address Register Channel 2 */ 2323ba8bf7cSMarek Vasut #define DSADR2 0x40000224 /* DMA Source Address Register Channel 2 */ 2333ba8bf7cSMarek Vasut #define DTADR2 0x40000228 /* DMA Target Address Register Channel 2 */ 2343ba8bf7cSMarek Vasut #define DCMD2 0x4000022c /* DMA Command Address Register Channel 2 */ 2353ba8bf7cSMarek Vasut #define DDADR3 0x40000230 /* DMA Descriptor Address Register Channel 3 */ 2363ba8bf7cSMarek Vasut #define DSADR3 0x40000234 /* DMA Source Address Register Channel 3 */ 2373ba8bf7cSMarek Vasut #define DTADR3 0x40000238 /* DMA Target Address Register Channel 3 */ 2383ba8bf7cSMarek Vasut #define DCMD3 0x4000023c /* DMA Command Address Register Channel 3 */ 2393ba8bf7cSMarek Vasut #define DDADR4 0x40000240 /* DMA Descriptor Address Register Channel 4 */ 2403ba8bf7cSMarek Vasut #define DSADR4 0x40000244 /* DMA Source Address Register Channel 4 */ 2413ba8bf7cSMarek Vasut #define DTADR4 0x40000248 /* DMA Target Address Register Channel 4 */ 2423ba8bf7cSMarek Vasut #define DCMD4 0x4000024c /* DMA Command Address Register Channel 4 */ 2433ba8bf7cSMarek Vasut #define DDADR5 0x40000250 /* DMA Descriptor Address Register Channel 5 */ 2443ba8bf7cSMarek Vasut #define DSADR5 0x40000254 /* DMA Source Address Register Channel 5 */ 2453ba8bf7cSMarek Vasut #define DTADR5 0x40000258 /* DMA Target Address Register Channel 5 */ 2463ba8bf7cSMarek Vasut #define DCMD5 0x4000025c /* DMA Command Address Register Channel 5 */ 2473ba8bf7cSMarek Vasut #define DDADR6 0x40000260 /* DMA Descriptor Address Register Channel 6 */ 2483ba8bf7cSMarek Vasut #define DSADR6 0x40000264 /* DMA Source Address Register Channel 6 */ 2493ba8bf7cSMarek Vasut #define DTADR6 0x40000268 /* DMA Target Address Register Channel 6 */ 2503ba8bf7cSMarek Vasut #define DCMD6 0x4000026c /* DMA Command Address Register Channel 6 */ 2513ba8bf7cSMarek Vasut #define DDADR7 0x40000270 /* DMA Descriptor Address Register Channel 7 */ 2523ba8bf7cSMarek Vasut #define DSADR7 0x40000274 /* DMA Source Address Register Channel 7 */ 2533ba8bf7cSMarek Vasut #define DTADR7 0x40000278 /* DMA Target Address Register Channel 7 */ 2543ba8bf7cSMarek Vasut #define DCMD7 0x4000027c /* DMA Command Address Register Channel 7 */ 2553ba8bf7cSMarek Vasut #define DDADR8 0x40000280 /* DMA Descriptor Address Register Channel 8 */ 2563ba8bf7cSMarek Vasut #define DSADR8 0x40000284 /* DMA Source Address Register Channel 8 */ 2573ba8bf7cSMarek Vasut #define DTADR8 0x40000288 /* DMA Target Address Register Channel 8 */ 2583ba8bf7cSMarek Vasut #define DCMD8 0x4000028c /* DMA Command Address Register Channel 8 */ 2593ba8bf7cSMarek Vasut #define DDADR9 0x40000290 /* DMA Descriptor Address Register Channel 9 */ 2603ba8bf7cSMarek Vasut #define DSADR9 0x40000294 /* DMA Source Address Register Channel 9 */ 2613ba8bf7cSMarek Vasut #define DTADR9 0x40000298 /* DMA Target Address Register Channel 9 */ 2623ba8bf7cSMarek Vasut #define DCMD9 0x4000029c /* DMA Command Address Register Channel 9 */ 2633ba8bf7cSMarek Vasut #define DDADR10 0x400002a0 /* DMA Descriptor Address Register Channel 10 */ 2643ba8bf7cSMarek Vasut #define DSADR10 0x400002a4 /* DMA Source Address Register Channel 10 */ 2653ba8bf7cSMarek Vasut #define DTADR10 0x400002a8 /* DMA Target Address Register Channel 10 */ 2663ba8bf7cSMarek Vasut #define DCMD10 0x400002ac /* DMA Command Address Register Channel 10 */ 2673ba8bf7cSMarek Vasut #define DDADR11 0x400002b0 /* DMA Descriptor Address Register Channel 11 */ 2683ba8bf7cSMarek Vasut #define DSADR11 0x400002b4 /* DMA Source Address Register Channel 11 */ 2693ba8bf7cSMarek Vasut #define DTADR11 0x400002b8 /* DMA Target Address Register Channel 11 */ 2703ba8bf7cSMarek Vasut #define DCMD11 0x400002bc /* DMA Command Address Register Channel 11 */ 2713ba8bf7cSMarek Vasut #define DDADR12 0x400002c0 /* DMA Descriptor Address Register Channel 12 */ 2723ba8bf7cSMarek Vasut #define DSADR12 0x400002c4 /* DMA Source Address Register Channel 12 */ 2733ba8bf7cSMarek Vasut #define DTADR12 0x400002c8 /* DMA Target Address Register Channel 12 */ 2743ba8bf7cSMarek Vasut #define DCMD12 0x400002cc /* DMA Command Address Register Channel 12 */ 2753ba8bf7cSMarek Vasut #define DDADR13 0x400002d0 /* DMA Descriptor Address Register Channel 13 */ 2763ba8bf7cSMarek Vasut #define DSADR13 0x400002d4 /* DMA Source Address Register Channel 13 */ 2773ba8bf7cSMarek Vasut #define DTADR13 0x400002d8 /* DMA Target Address Register Channel 13 */ 2783ba8bf7cSMarek Vasut #define DCMD13 0x400002dc /* DMA Command Address Register Channel 13 */ 2793ba8bf7cSMarek Vasut #define DDADR14 0x400002e0 /* DMA Descriptor Address Register Channel 14 */ 2803ba8bf7cSMarek Vasut #define DSADR14 0x400002e4 /* DMA Source Address Register Channel 14 */ 2813ba8bf7cSMarek Vasut #define DTADR14 0x400002e8 /* DMA Target Address Register Channel 14 */ 2823ba8bf7cSMarek Vasut #define DCMD14 0x400002ec /* DMA Command Address Register Channel 14 */ 2833ba8bf7cSMarek Vasut #define DDADR15 0x400002f0 /* DMA Descriptor Address Register Channel 15 */ 2843ba8bf7cSMarek Vasut #define DSADR15 0x400002f4 /* DMA Source Address Register Channel 15 */ 2853ba8bf7cSMarek Vasut #define DTADR15 0x400002f8 /* DMA Target Address Register Channel 15 */ 2863ba8bf7cSMarek Vasut #define DCMD15 0x400002fc /* DMA Command Address Register Channel 15 */ 287819833afSPeter Tyser 2883ba8bf7cSMarek Vasut #define DDADR(x) (0x40000200 | ((x) << 4)) 2893ba8bf7cSMarek Vasut #define DSADR(x) (0x40000204 | ((x) << 4)) 2903ba8bf7cSMarek Vasut #define DTADR(x) (0x40000208 | ((x) << 4)) 2913ba8bf7cSMarek Vasut #define DCMD(x) (0x4000020c | ((x) << 4)) 292819833afSPeter Tyser 293819833afSPeter Tyser #define DDADR_DESCADDR 0xfffffff0 /* Address of next descriptor (mask) */ 294819833afSPeter Tyser #define DDADR_STOP (1 << 0) /* Stop (read / write) */ 295819833afSPeter Tyser 296819833afSPeter Tyser #define DCMD_INCSRCADDR (1 << 31) /* Source Address Increment Setting. */ 297819833afSPeter Tyser #define DCMD_INCTRGADDR (1 << 30) /* Target Address Increment Setting. */ 298819833afSPeter Tyser #define DCMD_FLOWSRC (1 << 29) /* Flow Control by the source. */ 299819833afSPeter Tyser #define DCMD_FLOWTRG (1 << 28) /* Flow Control by the target. */ 300819833afSPeter Tyser #define DCMD_STARTIRQEN (1 << 22) /* Start Interrupt Enable */ 301819833afSPeter Tyser #define DCMD_ENDIRQEN (1 << 21) /* End Interrupt Enable */ 302819833afSPeter Tyser #define DCMD_ENDIAN (1 << 18) /* Device Endian-ness. */ 303819833afSPeter Tyser #define DCMD_BURST8 (1 << 16) /* 8 byte burst */ 304819833afSPeter Tyser #define DCMD_BURST16 (2 << 16) /* 16 byte burst */ 305819833afSPeter Tyser #define DCMD_BURST32 (3 << 16) /* 32 byte burst */ 306819833afSPeter Tyser #define DCMD_WIDTH1 (1 << 14) /* 1 byte width */ 307819833afSPeter Tyser #define DCMD_WIDTH2 (2 << 14) /* 2 byte width (HalfWord) */ 308819833afSPeter Tyser #define DCMD_WIDTH4 (3 << 14) /* 4 byte width (Word) */ 309819833afSPeter Tyser #define DCMD_LENGTH 0x01fff /* length mask (max = 8K - 1) */ 310819833afSPeter Tyser 311819833afSPeter Tyser /* default combinations */ 312819833afSPeter Tyser #define DCMD_RXPCDR (DCMD_INCTRGADDR|DCMD_FLOWSRC|DCMD_BURST32|DCMD_WIDTH4) 313819833afSPeter Tyser #define DCMD_RXMCDR (DCMD_INCTRGADDR|DCMD_FLOWSRC|DCMD_BURST32|DCMD_WIDTH4) 314819833afSPeter Tyser #define DCMD_TXPCDR (DCMD_INCSRCADDR|DCMD_FLOWTRG|DCMD_BURST32|DCMD_WIDTH4) 315819833afSPeter Tyser 3163ba8bf7cSMarek Vasut /******************************************************************************/ 317819833afSPeter Tyser /* 318819833afSPeter Tyser * IrSR (Infrared Selection Register) 319819833afSPeter Tyser */ 320819833afSPeter Tyser #define IrSR_OFFSET 0x20 321819833afSPeter Tyser 322819833afSPeter Tyser #define IrSR_RXPL_NEG_IS_ZERO (1<<4) 323819833afSPeter Tyser #define IrSR_RXPL_POS_IS_ZERO 0x0 324819833afSPeter Tyser #define IrSR_TXPL_NEG_IS_ZERO (1<<3) 325819833afSPeter Tyser #define IrSR_TXPL_POS_IS_ZERO 0x0 326819833afSPeter Tyser #define IrSR_XMODE_PULSE_1_6 (1<<2) 327819833afSPeter Tyser #define IrSR_XMODE_PULSE_3_16 0x0 328819833afSPeter Tyser #define IrSR_RCVEIR_IR_MODE (1<<1) 329819833afSPeter Tyser #define IrSR_RCVEIR_UART_MODE 0x0 330819833afSPeter Tyser #define IrSR_XMITIR_IR_MODE (1<<0) 331819833afSPeter Tyser #define IrSR_XMITIR_UART_MODE 0x0 332819833afSPeter Tyser 333819833afSPeter Tyser #define IrSR_IR_RECEIVE_ON (\ 334819833afSPeter Tyser IrSR_RXPL_NEG_IS_ZERO | \ 335819833afSPeter Tyser IrSR_TXPL_POS_IS_ZERO | \ 336819833afSPeter Tyser IrSR_XMODE_PULSE_3_16 | \ 337819833afSPeter Tyser IrSR_RCVEIR_IR_MODE | \ 338819833afSPeter Tyser IrSR_XMITIR_UART_MODE) 339819833afSPeter Tyser 340819833afSPeter Tyser #define IrSR_IR_TRANSMIT_ON (\ 341819833afSPeter Tyser IrSR_RXPL_NEG_IS_ZERO | \ 342819833afSPeter Tyser IrSR_TXPL_POS_IS_ZERO | \ 343819833afSPeter Tyser IrSR_XMODE_PULSE_3_16 | \ 344819833afSPeter Tyser IrSR_RCVEIR_UART_MODE | \ 345819833afSPeter Tyser IrSR_XMITIR_IR_MODE) 346819833afSPeter Tyser 347819833afSPeter Tyser /* 348819833afSPeter Tyser * Serial Audio Controller 349819833afSPeter Tyser */ 350819833afSPeter Tyser /* FIXME the audio defines collide w/ the SA1111 defines. I don't like these 351819833afSPeter Tyser * short defines because there is too much chance of namespace collision 352819833afSPeter Tyser */ 3533ba8bf7cSMarek Vasut #define SACR0 0x40400000 /* Global Control Register */ 3543ba8bf7cSMarek Vasut #define SACR1 0x40400004 /* Serial Audio I 2 S/MSB-Justified Control Register */ 3553ba8bf7cSMarek Vasut #define SASR0 0x4040000C /* Serial Audio I 2 S/MSB-Justified Interface and FIFO Status Register */ 3563ba8bf7cSMarek Vasut #define SAIMR 0x40400014 /* Serial Audio Interrupt Mask Register */ 3573ba8bf7cSMarek Vasut #define SAICR 0x40400018 /* Serial Audio Interrupt Clear Register */ 3583ba8bf7cSMarek Vasut #define SADIV 0x40400060 /* Audio Clock Divider Register. */ 3593ba8bf7cSMarek Vasut #define SADR 0x40400080 /* Serial Audio Data Register (TX and RX FIFO access Register). */ 360819833afSPeter Tyser 361819833afSPeter Tyser /* 362819833afSPeter Tyser * AC97 Controller registers 363819833afSPeter Tyser */ 3643ba8bf7cSMarek Vasut #define POCR 0x40500000 /* PCM Out Control Register */ 365819833afSPeter Tyser #define POCR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */ 366819833afSPeter Tyser 3673ba8bf7cSMarek Vasut #define PICR 0x40500004 /* PCM In Control Register */ 368819833afSPeter Tyser #define PICR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */ 369819833afSPeter Tyser 3703ba8bf7cSMarek Vasut #define MCCR 0x40500008 /* Mic In Control Register */ 371819833afSPeter Tyser #define MCCR_FEIE (1 << 3) /* FIFO Error Interrupt Enable */ 372819833afSPeter Tyser 3733ba8bf7cSMarek Vasut #define GCR 0x4050000C /* Global Control Register */ 374819833afSPeter Tyser #define GCR_CDONE_IE (1 << 19) /* Command Done Interrupt Enable */ 375819833afSPeter Tyser #define GCR_SDONE_IE (1 << 18) /* Status Done Interrupt Enable */ 376819833afSPeter Tyser #define GCR_SECRDY_IEN (1 << 9) /* Secondary Ready Interrupt Enable */ 377819833afSPeter Tyser #define GCR_PRIRDY_IEN (1 << 8) /* Primary Ready Interrupt Enable */ 378819833afSPeter Tyser #define GCR_SECRES_IEN (1 << 5) /* Secondary Resume Interrupt Enable */ 379819833afSPeter Tyser #define GCR_PRIRES_IEN (1 << 4) /* Primary Resume Interrupt Enable */ 380819833afSPeter Tyser #define GCR_ACLINK_OFF (1 << 3) /* AC-link Shut Off */ 381819833afSPeter Tyser #define GCR_WARM_RST (1 << 2) /* AC97 Warm Reset */ 382819833afSPeter Tyser #define GCR_COLD_RST (1 << 1) /* AC'97 Cold Reset (0 = active) */ 383819833afSPeter Tyser #define GCR_GIE (1 << 0) /* Codec GPI Interrupt Enable */ 384819833afSPeter Tyser 3853ba8bf7cSMarek Vasut #define POSR 0x40500010 /* PCM Out Status Register */ 386819833afSPeter Tyser #define POSR_FIFOE (1 << 4) /* FIFO error */ 387819833afSPeter Tyser 3883ba8bf7cSMarek Vasut #define PISR 0x40500014 /* PCM In Status Register */ 389819833afSPeter Tyser #define PISR_FIFOE (1 << 4) /* FIFO error */ 390819833afSPeter Tyser 3913ba8bf7cSMarek Vasut #define MCSR 0x40500018 /* Mic In Status Register */ 392819833afSPeter Tyser #define MCSR_FIFOE (1 << 4) /* FIFO error */ 393819833afSPeter Tyser 3943ba8bf7cSMarek Vasut #define GSR 0x4050001C /* Global Status Register */ 395819833afSPeter Tyser #define GSR_CDONE (1 << 19) /* Command Done */ 396819833afSPeter Tyser #define GSR_SDONE (1 << 18) /* Status Done */ 397819833afSPeter Tyser #define GSR_RDCS (1 << 15) /* Read Completion Status */ 398819833afSPeter Tyser #define GSR_BIT3SLT12 (1 << 14) /* Bit 3 of slot 12 */ 399819833afSPeter Tyser #define GSR_BIT2SLT12 (1 << 13) /* Bit 2 of slot 12 */ 400819833afSPeter Tyser #define GSR_BIT1SLT12 (1 << 12) /* Bit 1 of slot 12 */ 401819833afSPeter Tyser #define GSR_SECRES (1 << 11) /* Secondary Resume Interrupt */ 402819833afSPeter Tyser #define GSR_PRIRES (1 << 10) /* Primary Resume Interrupt */ 403819833afSPeter Tyser #define GSR_SCR (1 << 9) /* Secondary Codec Ready */ 404819833afSPeter Tyser #define GSR_PCR (1 << 8) /* Primary Codec Ready */ 405819833afSPeter Tyser #define GSR_MINT (1 << 7) /* Mic In Interrupt */ 406819833afSPeter Tyser #define GSR_POINT (1 << 6) /* PCM Out Interrupt */ 407819833afSPeter Tyser #define GSR_PIINT (1 << 5) /* PCM In Interrupt */ 408819833afSPeter Tyser #define GSR_MOINT (1 << 2) /* Modem Out Interrupt */ 409819833afSPeter Tyser #define GSR_MIINT (1 << 1) /* Modem In Interrupt */ 410819833afSPeter Tyser #define GSR_GSCI (1 << 0) /* Codec GPI Status Change Interrupt */ 411819833afSPeter Tyser 4123ba8bf7cSMarek Vasut #define CAR 0x40500020 /* CODEC Access Register */ 413819833afSPeter Tyser #define CAR_CAIP (1 << 0) /* Codec Access In Progress */ 414819833afSPeter Tyser 4153ba8bf7cSMarek Vasut #define PCDR 0x40500040 /* PCM FIFO Data Register */ 4163ba8bf7cSMarek Vasut #define MCDR 0x40500060 /* Mic-in FIFO Data Register */ 417819833afSPeter Tyser 4183ba8bf7cSMarek Vasut #define MOCR 0x40500100 /* Modem Out Control Register */ 419819833afSPeter Tyser #define MOCR_FEIE (1 << 3) /* FIFO Error */ 420819833afSPeter Tyser 4213ba8bf7cSMarek Vasut #define MICR 0x40500108 /* Modem In Control Register */ 422819833afSPeter Tyser #define MICR_FEIE (1 << 3) /* FIFO Error */ 423819833afSPeter Tyser 4243ba8bf7cSMarek Vasut #define MOSR 0x40500110 /* Modem Out Status Register */ 425819833afSPeter Tyser #define MOSR_FIFOE (1 << 4) /* FIFO error */ 426819833afSPeter Tyser 4273ba8bf7cSMarek Vasut #define MISR 0x40500118 /* Modem In Status Register */ 428819833afSPeter Tyser #define MISR_FIFOE (1 << 4) /* FIFO error */ 429819833afSPeter Tyser 4303ba8bf7cSMarek Vasut #define MODR 0x40500140 /* Modem FIFO Data Register */ 431819833afSPeter Tyser 4323ba8bf7cSMarek Vasut #define PAC_REG_BASE 0x40500200 /* Primary Audio Codec */ 4333ba8bf7cSMarek Vasut #define SAC_REG_BASE 0x40500300 /* Secondary Audio Codec */ 4343ba8bf7cSMarek Vasut #define PMC_REG_BASE 0x40500400 /* Primary Modem Codec */ 4353ba8bf7cSMarek Vasut #define SMC_REG_BASE 0x40500500 /* Secondary Modem Codec */ 436819833afSPeter Tyser 437819833afSPeter Tyser 438819833afSPeter Tyser /* 439819833afSPeter Tyser * USB Device Controller 440819833afSPeter Tyser */ 441abc20abaSMarek Vasut #if defined(CONFIG_CPU_PXA27X) || defined(CONFIG_CPU_MONAHANS) 442819833afSPeter Tyser 4433ba8bf7cSMarek Vasut #define UDCCR 0x40600000 /* UDC Control Register */ 444819833afSPeter Tyser #define UDCCR_UDE (1 << 0) /* UDC enable */ 445819833afSPeter Tyser #define UDCCR_UDA (1 << 1) /* UDC active */ 446819833afSPeter Tyser #define UDCCR_RSM (1 << 2) /* Device resume */ 447819833afSPeter Tyser #define UDCCR_EMCE (1 << 3) /* Endpoint Memory Configuration Error */ 448819833afSPeter Tyser #define UDCCR_SMAC (1 << 4) /* Switch Endpoint Memory to Active Configuration */ 449819833afSPeter Tyser #define UDCCR_RESIR (1 << 29) /* Resume interrupt request */ 450819833afSPeter Tyser #define UDCCR_SUSIR (1 << 28) /* Suspend interrupt request */ 451819833afSPeter Tyser #define UDCCR_SM (1 << 28) /* Suspend interrupt mask */ 452819833afSPeter Tyser #define UDCCR_RSTIR (1 << 27) /* Reset interrupt request */ 453819833afSPeter Tyser #define UDCCR_REM (1 << 27) /* Reset interrupt mask */ 454819833afSPeter Tyser #define UDCCR_RM (1 << 29) /* resume interrupt mask */ 455819833afSPeter Tyser #define UDCCR_SRM (UDCCR_SM|UDCCR_RM) 456819833afSPeter Tyser #define UDCCR_OEN (1 << 31) /* On-the-Go Enable */ 457819833afSPeter Tyser #define UDCCR_AALTHNP (1 << 30) /* A-device Alternate Host Negotiation Protocol Port Support */ 458819833afSPeter Tyser #define UDCCR_AHNP (1 << 29) /* A-device Host Negotiation Protocol Support */ 459819833afSPeter Tyser #define UDCCR_BHNP (1 << 28) /* B-device Host Negotiation Protocol Enable */ 460819833afSPeter Tyser #define UDCCR_DWRE (1 << 16) /* Device Remote Wake-up Enable */ 461819833afSPeter Tyser #define UDCCR_ACN (0x03 << 11) /* Active UDC configuration Number */ 462819833afSPeter Tyser #define UDCCR_ACN_S 11 463819833afSPeter Tyser #define UDCCR_AIN (0x07 << 8) /* Active UDC interface Number */ 464819833afSPeter Tyser #define UDCCR_AIN_S 8 465819833afSPeter Tyser #define UDCCR_AAISN (0x07 << 5) /* Active UDC Alternate Interface Setting Number */ 466819833afSPeter Tyser #define UDCCR_AAISN_S 5 467819833afSPeter Tyser 4683ba8bf7cSMarek Vasut #define UDCCS0 0x40600100 /* UDC Endpoint 0 Control/Status Register */ 469819833afSPeter Tyser #define UDCCS0_OPR (1 << 0) /* OUT packet ready */ 470819833afSPeter Tyser #define UDCCS0_IPR (1 << 1) /* IN packet ready */ 471819833afSPeter Tyser #define UDCCS0_FTF (1 << 2) /* Flush Tx FIFO */ 472819833afSPeter Tyser #define UDCCS0_DRWF (1 << 16) /* Device remote wakeup feature */ 473819833afSPeter Tyser #define UDCCS0_SST (1 << 4) /* Sent stall */ 474819833afSPeter Tyser #define UDCCS0_FST (1 << 5) /* Force stall */ 475819833afSPeter Tyser #define UDCCS0_RNE (1 << 6) /* Receive FIFO no empty */ 476819833afSPeter Tyser #define UDCCS0_SA (1 << 7) /* Setup active */ 477819833afSPeter Tyser 478819833afSPeter Tyser /* Bulk IN - Endpoint 1,6,11 */ 4793ba8bf7cSMarek Vasut #define UDCCS1 0x40600104 /* UDC Endpoint 1 (IN) Control/Status Register */ 4803ba8bf7cSMarek Vasut #define UDCCS6 0x40600028 /* UDC Endpoint 6 (IN) Control/Status Register */ 4813ba8bf7cSMarek Vasut #define UDCCS11 0x4060003C /* UDC Endpoint 11 (IN) Control/Status Register */ 482819833afSPeter Tyser 483819833afSPeter Tyser #define UDCCS_BI_TFS (1 << 0) /* Transmit FIFO service */ 484819833afSPeter Tyser #define UDCCS_BI_TPC (1 << 1) /* Transmit packet complete */ 485819833afSPeter Tyser #define UDCCS_BI_FTF (1 << 8) /* Flush Tx FIFO */ 486819833afSPeter Tyser #define UDCCS_BI_TUR (1 << 3) /* Transmit FIFO underrun */ 487819833afSPeter Tyser #define UDCCS_BI_SST (1 << 4) /* Sent stall */ 488819833afSPeter Tyser #define UDCCS_BI_FST (1 << 5) /* Force stall */ 489819833afSPeter Tyser #define UDCCS_BI_TSP (1 << 7) /* Transmit short packet */ 490819833afSPeter Tyser 491819833afSPeter Tyser /* Bulk OUT - Endpoint 2,7,12 */ 4923ba8bf7cSMarek Vasut #define UDCCS2 0x40600108 /* UDC Endpoint 2 (OUT) Control/Status Register */ 4933ba8bf7cSMarek Vasut #define UDCCS7 0x4060002C /* UDC Endpoint 7 (OUT) Control/Status Register */ 4943ba8bf7cSMarek Vasut #define UDCCS12 0x40600040 /* UDC Endpoint 12 (OUT) Control/Status Register */ 495819833afSPeter Tyser 496819833afSPeter Tyser #define UDCCS_BO_RFS (1 << 0) /* Receive FIFO service */ 497819833afSPeter Tyser #define UDCCS_BO_RPC (1 << 1) /* Receive packet complete */ 498819833afSPeter Tyser #define UDCCS_BO_DME (1 << 3) /* DMA enable */ 499819833afSPeter Tyser #define UDCCS_BO_SST (1 << 4) /* Sent stall */ 500819833afSPeter Tyser #define UDCCS_BO_FST (1 << 5) /* Force stall */ 501819833afSPeter Tyser #define UDCCS_BO_RNE (1 << 6) /* Receive FIFO not empty */ 502819833afSPeter Tyser #define UDCCS_BO_RSP (1 << 7) /* Receive short packet */ 503819833afSPeter Tyser 504819833afSPeter Tyser /* Isochronous IN - Endpoint 3,8,13 */ 5053ba8bf7cSMarek Vasut #define UDCCS3 0x4060001C /* UDC Endpoint 3 (IN) Control/Status Register */ 5063ba8bf7cSMarek Vasut #define UDCCS8 0x40600030 /* UDC Endpoint 8 (IN) Control/Status Register */ 5073ba8bf7cSMarek Vasut #define UDCCS13 0x40600044 /* UDC Endpoint 13 (IN) Control/Status Register */ 508819833afSPeter Tyser 509819833afSPeter Tyser #define UDCCS_II_TFS (1 << 0) /* Transmit FIFO service */ 510819833afSPeter Tyser #define UDCCS_II_TPC (1 << 1) /* Transmit packet complete */ 511819833afSPeter Tyser #define UDCCS_II_FTF (1 << 2) /* Flush Tx FIFO */ 512819833afSPeter Tyser #define UDCCS_II_TUR (1 << 3) /* Transmit FIFO underrun */ 513819833afSPeter Tyser #define UDCCS_II_TSP (1 << 7) /* Transmit short packet */ 514819833afSPeter Tyser 515819833afSPeter Tyser /* Isochronous OUT - Endpoint 4,9,14 */ 5163ba8bf7cSMarek Vasut #define UDCCS4 0x40600020 /* UDC Endpoint 4 (OUT) Control/Status Register */ 5173ba8bf7cSMarek Vasut #define UDCCS9 0x40600034 /* UDC Endpoint 9 (OUT) Control/Status Register */ 5183ba8bf7cSMarek Vasut #define UDCCS14 0x40600048 /* UDC Endpoint 14 (OUT) Control/Status Register */ 519819833afSPeter Tyser 520819833afSPeter Tyser #define UDCCS_IO_RFS (1 << 0) /* Receive FIFO service */ 521819833afSPeter Tyser #define UDCCS_IO_RPC (1 << 1) /* Receive packet complete */ 522819833afSPeter Tyser #define UDCCS_IO_ROF (1 << 3) /* Receive overflow */ 523819833afSPeter Tyser #define UDCCS_IO_DME (1 << 3) /* DMA enable */ 524819833afSPeter Tyser #define UDCCS_IO_RNE (1 << 6) /* Receive FIFO not empty */ 525819833afSPeter Tyser #define UDCCS_IO_RSP (1 << 7) /* Receive short packet */ 526819833afSPeter Tyser 527819833afSPeter Tyser /* Interrupt IN - Endpoint 5,10,15 */ 5283ba8bf7cSMarek Vasut #define UDCCS5 0x40600024 /* UDC Endpoint 5 (Interrupt) Control/Status Register */ 5293ba8bf7cSMarek Vasut #define UDCCS10 0x40600038 /* UDC Endpoint 10 (Interrupt) Control/Status Register */ 5303ba8bf7cSMarek Vasut #define UDCCS15 0x4060004C /* UDC Endpoint 15 (Interrupt) Control/Status Register */ 531819833afSPeter Tyser 532819833afSPeter Tyser #define UDCCS_INT_TFS (1 << 0) /* Transmit FIFO service */ 533819833afSPeter Tyser #define UDCCS_INT_TPC (1 << 1) /* Transmit packet complete */ 534819833afSPeter Tyser #define UDCCS_INT_FTF (1 << 2) /* Flush Tx FIFO */ 535819833afSPeter Tyser #define UDCCS_INT_TUR (1 << 3) /* Transmit FIFO underrun */ 536819833afSPeter Tyser #define UDCCS_INT_SST (1 << 4) /* Sent stall */ 537819833afSPeter Tyser #define UDCCS_INT_FST (1 << 5) /* Force stall */ 538819833afSPeter Tyser #define UDCCS_INT_TSP (1 << 7) /* Transmit short packet */ 539819833afSPeter Tyser 5403ba8bf7cSMarek Vasut #define UFNRH 0x40600060 /* UDC Frame Number Register High */ 5413ba8bf7cSMarek Vasut #define UFNRL 0x40600014 /* UDC Frame Number Register Low */ 5423ba8bf7cSMarek Vasut #define UBCR2 0x40600208 /* UDC Byte Count Reg 2 */ 5433ba8bf7cSMarek Vasut #define UBCR4 0x4060006c /* UDC Byte Count Reg 4 */ 5443ba8bf7cSMarek Vasut #define UBCR7 0x40600070 /* UDC Byte Count Reg 7 */ 5453ba8bf7cSMarek Vasut #define UBCR9 0x40600074 /* UDC Byte Count Reg 9 */ 5463ba8bf7cSMarek Vasut #define UBCR12 0x40600078 /* UDC Byte Count Reg 12 */ 5473ba8bf7cSMarek Vasut #define UBCR14 0x4060007c /* UDC Byte Count Reg 14 */ 5483ba8bf7cSMarek Vasut #define UDDR0 0x40600300 /* UDC Endpoint 0 Data Register */ 5493ba8bf7cSMarek Vasut #define UDDR1 0x40600304 /* UDC Endpoint 1 Data Register */ 5503ba8bf7cSMarek Vasut #define UDDR2 0x40600308 /* UDC Endpoint 2 Data Register */ 5513ba8bf7cSMarek Vasut #define UDDR3 0x40600200 /* UDC Endpoint 3 Data Register */ 5523ba8bf7cSMarek Vasut #define UDDR4 0x40600400 /* UDC Endpoint 4 Data Register */ 5533ba8bf7cSMarek Vasut #define UDDR5 0x406000A0 /* UDC Endpoint 5 Data Register */ 5543ba8bf7cSMarek Vasut #define UDDR6 0x40600600 /* UDC Endpoint 6 Data Register */ 5553ba8bf7cSMarek Vasut #define UDDR7 0x40600680 /* UDC Endpoint 7 Data Register */ 5563ba8bf7cSMarek Vasut #define UDDR8 0x40600700 /* UDC Endpoint 8 Data Register */ 5573ba8bf7cSMarek Vasut #define UDDR9 0x40600900 /* UDC Endpoint 9 Data Register */ 5583ba8bf7cSMarek Vasut #define UDDR10 0x406000C0 /* UDC Endpoint 10 Data Register */ 5593ba8bf7cSMarek Vasut #define UDDR11 0x40600B00 /* UDC Endpoint 11 Data Register */ 5603ba8bf7cSMarek Vasut #define UDDR12 0x40600B80 /* UDC Endpoint 12 Data Register */ 5613ba8bf7cSMarek Vasut #define UDDR13 0x40600C00 /* UDC Endpoint 13 Data Register */ 5623ba8bf7cSMarek Vasut #define UDDR14 0x40600E00 /* UDC Endpoint 14 Data Register */ 5633ba8bf7cSMarek Vasut #define UDDR15 0x406000E0 /* UDC Endpoint 15 Data Register */ 564819833afSPeter Tyser 5653ba8bf7cSMarek Vasut #define UICR0 0x40600004 /* UDC Interrupt Control Register 0 */ 566819833afSPeter Tyser 567819833afSPeter Tyser #define UICR0_IM0 (1 << 0) /* Interrupt mask ep 0 */ 568819833afSPeter Tyser #define UICR0_IM1 (1 << 1) /* Interrupt mask ep 1 */ 569819833afSPeter Tyser #define UICR0_IM2 (1 << 2) /* Interrupt mask ep 2 */ 570819833afSPeter Tyser #define UICR0_IM3 (1 << 3) /* Interrupt mask ep 3 */ 571819833afSPeter Tyser #define UICR0_IM4 (1 << 4) /* Interrupt mask ep 4 */ 572819833afSPeter Tyser #define UICR0_IM5 (1 << 5) /* Interrupt mask ep 5 */ 573819833afSPeter Tyser #define UICR0_IM6 (1 << 6) /* Interrupt mask ep 6 */ 574819833afSPeter Tyser #define UICR0_IM7 (1 << 7) /* Interrupt mask ep 7 */ 575819833afSPeter Tyser 5763ba8bf7cSMarek Vasut #define UICR1 0x40600008 /* UDC Interrupt Control Register 1 */ 577819833afSPeter Tyser 578819833afSPeter Tyser #define UICR1_IM8 (1 << 0) /* Interrupt mask ep 8 */ 579819833afSPeter Tyser #define UICR1_IM9 (1 << 1) /* Interrupt mask ep 9 */ 580819833afSPeter Tyser #define UICR1_IM10 (1 << 2) /* Interrupt mask ep 10 */ 581819833afSPeter Tyser #define UICR1_IM11 (1 << 3) /* Interrupt mask ep 11 */ 582819833afSPeter Tyser #define UICR1_IM12 (1 << 4) /* Interrupt mask ep 12 */ 583819833afSPeter Tyser #define UICR1_IM13 (1 << 5) /* Interrupt mask ep 13 */ 584819833afSPeter Tyser #define UICR1_IM14 (1 << 6) /* Interrupt mask ep 14 */ 585819833afSPeter Tyser #define UICR1_IM15 (1 << 7) /* Interrupt mask ep 15 */ 586819833afSPeter Tyser 5873ba8bf7cSMarek Vasut #define USIR0 0x4060000C /* UDC Status Interrupt Register 0 */ 588819833afSPeter Tyser 589819833afSPeter Tyser #define USIR0_IR0 (1 << 0) /* Interrup request ep 0 */ 590819833afSPeter Tyser #define USIR0_IR1 (1 << 2) /* Interrup request ep 1 */ 591819833afSPeter Tyser #define USIR0_IR2 (1 << 4) /* Interrup request ep 2 */ 592819833afSPeter Tyser #define USIR0_IR3 (1 << 3) /* Interrup request ep 3 */ 593819833afSPeter Tyser #define USIR0_IR4 (1 << 4) /* Interrup request ep 4 */ 594819833afSPeter Tyser #define USIR0_IR5 (1 << 5) /* Interrup request ep 5 */ 595819833afSPeter Tyser #define USIR0_IR6 (1 << 6) /* Interrup request ep 6 */ 596819833afSPeter Tyser #define USIR0_IR7 (1 << 7) /* Interrup request ep 7 */ 597819833afSPeter Tyser 5983ba8bf7cSMarek Vasut #define USIR1 0x40600010 /* UDC Status Interrupt Register 1 */ 599819833afSPeter Tyser 600819833afSPeter Tyser #define USIR1_IR8 (1 << 0) /* Interrup request ep 8 */ 601819833afSPeter Tyser #define USIR1_IR9 (1 << 1) /* Interrup request ep 9 */ 602819833afSPeter Tyser #define USIR1_IR10 (1 << 2) /* Interrup request ep 10 */ 603819833afSPeter Tyser #define USIR1_IR11 (1 << 3) /* Interrup request ep 11 */ 604819833afSPeter Tyser #define USIR1_IR12 (1 << 4) /* Interrup request ep 12 */ 605819833afSPeter Tyser #define USIR1_IR13 (1 << 5) /* Interrup request ep 13 */ 606819833afSPeter Tyser #define USIR1_IR14 (1 << 6) /* Interrup request ep 14 */ 607819833afSPeter Tyser #define USIR1_IR15 (1 << 7) /* Interrup request ep 15 */ 608819833afSPeter Tyser 609819833afSPeter Tyser 6103ba8bf7cSMarek Vasut #define UDCICR0 0x40600004 /* UDC Interrupt Control Register0 */ 6113ba8bf7cSMarek Vasut #define UDCICR1 0x40600008 /* UDC Interrupt Control Register1 */ 612819833afSPeter Tyser #define UDCICR_FIFOERR (1 << 1) /* FIFO Error interrupt for EP */ 613819833afSPeter Tyser #define UDCICR_PKTCOMPL (1 << 0) /* Packet Complete interrupt for EP */ 614819833afSPeter Tyser 615819833afSPeter Tyser #define UDCICR_INT(n, intr) (((intr) & 0x03) << (((n) & 0x0F) * 2)) 616819833afSPeter Tyser #define UDCICR1_IECC (1 << 31) /* IntEn - Configuration Change */ 617819833afSPeter Tyser #define UDCICR1_IESOF (1 << 30) /* IntEn - Start of Frame */ 618819833afSPeter Tyser #define UDCICR1_IERU (1 << 29) /* IntEn - Resume */ 619819833afSPeter Tyser #define UDCICR1_IESU (1 << 28) /* IntEn - Suspend */ 620819833afSPeter Tyser #define UDCICR1_IERS (1 << 27) /* IntEn - Reset */ 621819833afSPeter Tyser 6223ba8bf7cSMarek Vasut #define UDCISR0 0x4060000C /* UDC Interrupt Status Register 0 */ 6233ba8bf7cSMarek Vasut #define UDCISR1 0x40600010 /* UDC Interrupt Status Register 1 */ 624819833afSPeter Tyser #define UDCISR_INT(n, intr) (((intr) & 0x03) << (((n) & 0x0F) * 2)) 625819833afSPeter Tyser #define UDCISR1_IRCC (1 << 31) /* IntEn - Configuration Change */ 626819833afSPeter Tyser #define UDCISR1_IRSOF (1 << 30) /* IntEn - Start of Frame */ 627819833afSPeter Tyser #define UDCISR1_IRRU (1 << 29) /* IntEn - Resume */ 628819833afSPeter Tyser #define UDCISR1_IRSU (1 << 28) /* IntEn - Suspend */ 629819833afSPeter Tyser #define UDCISR1_IRRS (1 << 27) /* IntEn - Reset */ 630819833afSPeter Tyser 631819833afSPeter Tyser 6323ba8bf7cSMarek Vasut #define UDCFNR 0x40600014 /* UDC Frame Number Register */ 6333ba8bf7cSMarek Vasut #define UDCOTGICR 0x40600018 /* UDC On-The-Go interrupt control */ 634819833afSPeter Tyser #define UDCOTGICR_IESF (1 << 24) /* OTG SET_FEATURE command recvd */ 635819833afSPeter Tyser #define UDCOTGICR_IEXR (1 << 17) /* Extra Transciever Interrupt Rising Edge Interrupt Enable */ 636819833afSPeter Tyser #define UDCOTGICR_IEXF (1 << 16) /* Extra Transciever Interrupt Falling Edge Interrupt Enable */ 637819833afSPeter Tyser #define UDCOTGICR_IEVV40R (1 << 9) /* OTG Vbus Valid 4.0V Rising Edge Interrupt Enable */ 638819833afSPeter Tyser #define UDCOTGICR_IEVV40F (1 << 8) /* OTG Vbus Valid 4.0V Falling Edge Interrupt Enable */ 639819833afSPeter Tyser #define UDCOTGICR_IEVV44R (1 << 7) /* OTG Vbus Valid 4.4V Rising Edge Interrupt Enable */ 640819833afSPeter Tyser #define UDCOTGICR_IEVV44F (1 << 6) /* OTG Vbus Valid 4.4V Falling Edge Interrupt Enable */ 641819833afSPeter Tyser #define UDCOTGICR_IESVR (1 << 5) /* OTG Session Valid Rising Edge Interrupt Enable */ 642819833afSPeter Tyser #define UDCOTGICR_IESVF (1 << 4) /* OTG Session Valid Falling Edge Interrupt Enable */ 643819833afSPeter Tyser #define UDCOTGICR_IESDR (1 << 3) /* OTG A-Device SRP Detect Rising Edge Interrupt Enable */ 644819833afSPeter Tyser #define UDCOTGICR_IESDF (1 << 2) /* OTG A-Device SRP Detect Falling Edge Interrupt Enable */ 645819833afSPeter Tyser #define UDCOTGICR_IEIDR (1 << 1) /* OTG ID Change Rising Edge Interrupt Enable */ 646819833afSPeter Tyser #define UDCOTGICR_IEIDF (1 << 0) /* OTG ID Change Falling Edge Interrupt Enable */ 647819833afSPeter Tyser 648*bdbcdc89SStefan Herbrechtsmeier #define UDCCSN(x) (0x40600100 + ((x) << 2)) 6493ba8bf7cSMarek Vasut #define UDCCSR0 0x40600100 /* UDC Control/Status register - Endpoint 0 */ 650819833afSPeter Tyser 651819833afSPeter Tyser #define UDCCSR0_SA (1 << 7) /* Setup Active */ 652819833afSPeter Tyser #define UDCCSR0_RNE (1 << 6) /* Receive FIFO Not Empty */ 653819833afSPeter Tyser #define UDCCSR0_FST (1 << 5) /* Force Stall */ 654819833afSPeter Tyser #define UDCCSR0_SST (1 << 4) /* Sent Stall */ 655819833afSPeter Tyser #define UDCCSR0_DME (1 << 3) /* DMA Enable */ 656819833afSPeter Tyser #define UDCCSR0_FTF (1 << 2) /* Flush Transmit FIFO */ 657819833afSPeter Tyser #define UDCCSR0_IPR (1 << 1) /* IN Packet Ready */ 658819833afSPeter Tyser #define UDCCSR0_OPC (1 << 0) /* OUT Packet Complete */ 659819833afSPeter Tyser 6603ba8bf7cSMarek Vasut #define UDCCSRA 0x40600104 /* UDC Control/Status register - Endpoint A */ 6613ba8bf7cSMarek Vasut #define UDCCSRB 0x40600108 /* UDC Control/Status register - Endpoint B */ 6623ba8bf7cSMarek Vasut #define UDCCSRC 0x4060010C /* UDC Control/Status register - Endpoint C */ 6633ba8bf7cSMarek Vasut #define UDCCSRD 0x40600110 /* UDC Control/Status register - Endpoint D */ 6643ba8bf7cSMarek Vasut #define UDCCSRE 0x40600114 /* UDC Control/Status register - Endpoint E */ 6653ba8bf7cSMarek Vasut #define UDCCSRF 0x40600118 /* UDC Control/Status register - Endpoint F */ 6663ba8bf7cSMarek Vasut #define UDCCSRG 0x4060011C /* UDC Control/Status register - Endpoint G */ 6673ba8bf7cSMarek Vasut #define UDCCSRH 0x40600120 /* UDC Control/Status register - Endpoint H */ 6683ba8bf7cSMarek Vasut #define UDCCSRI 0x40600124 /* UDC Control/Status register - Endpoint I */ 6693ba8bf7cSMarek Vasut #define UDCCSRJ 0x40600128 /* UDC Control/Status register - Endpoint J */ 6703ba8bf7cSMarek Vasut #define UDCCSRK 0x4060012C /* UDC Control/Status register - Endpoint K */ 6713ba8bf7cSMarek Vasut #define UDCCSRL 0x40600130 /* UDC Control/Status register - Endpoint L */ 6723ba8bf7cSMarek Vasut #define UDCCSRM 0x40600134 /* UDC Control/Status register - Endpoint M */ 6733ba8bf7cSMarek Vasut #define UDCCSRN 0x40600138 /* UDC Control/Status register - Endpoint N */ 6743ba8bf7cSMarek Vasut #define UDCCSRP 0x4060013C /* UDC Control/Status register - Endpoint P */ 6753ba8bf7cSMarek Vasut #define UDCCSRQ 0x40600140 /* UDC Control/Status register - Endpoint Q */ 6763ba8bf7cSMarek Vasut #define UDCCSRR 0x40600144 /* UDC Control/Status register - Endpoint R */ 6773ba8bf7cSMarek Vasut #define UDCCSRS 0x40600148 /* UDC Control/Status register - Endpoint S */ 6783ba8bf7cSMarek Vasut #define UDCCSRT 0x4060014C /* UDC Control/Status register - Endpoint T */ 6793ba8bf7cSMarek Vasut #define UDCCSRU 0x40600150 /* UDC Control/Status register - Endpoint U */ 6803ba8bf7cSMarek Vasut #define UDCCSRV 0x40600154 /* UDC Control/Status register - Endpoint V */ 6813ba8bf7cSMarek Vasut #define UDCCSRW 0x40600158 /* UDC Control/Status register - Endpoint W */ 6823ba8bf7cSMarek Vasut #define UDCCSRX 0x4060015C /* UDC Control/Status register - Endpoint X */ 683819833afSPeter Tyser 684819833afSPeter Tyser #define UDCCSR_DPE (1 << 9) /* Data Packet Error */ 685819833afSPeter Tyser #define UDCCSR_FEF (1 << 8) /* Flush Endpoint FIFO */ 686819833afSPeter Tyser #define UDCCSR_SP (1 << 7) /* Short Packet Control/Status */ 687819833afSPeter Tyser #define UDCCSR_BNE (1 << 6) /* Buffer Not Empty (IN endpoints) */ 688819833afSPeter Tyser #define UDCCSR_BNF (1 << 6) /* Buffer Not Full (OUT endpoints) */ 689819833afSPeter Tyser #define UDCCSR_FST (1 << 5) /* Force STALL */ 690819833afSPeter Tyser #define UDCCSR_SST (1 << 4) /* Sent STALL */ 691819833afSPeter Tyser #define UDCCSR_DME (1 << 3) /* DMA Enable */ 692819833afSPeter Tyser #define UDCCSR_TRN (1 << 2) /* Tx/Rx NAK */ 693819833afSPeter Tyser #define UDCCSR_PC (1 << 1) /* Packet Complete */ 694819833afSPeter Tyser #define UDCCSR_FS (1 << 0) /* FIFO needs service */ 695819833afSPeter Tyser 696*bdbcdc89SStefan Herbrechtsmeier #define UDCBCN(x) (0x40600200 + ((x) << 2)) 6973ba8bf7cSMarek Vasut #define UDCBCR0 0x40600200 /* Byte Count Register - EP0 */ 6983ba8bf7cSMarek Vasut #define UDCBCRA 0x40600204 /* Byte Count Register - EPA */ 6993ba8bf7cSMarek Vasut #define UDCBCRB 0x40600208 /* Byte Count Register - EPB */ 7003ba8bf7cSMarek Vasut #define UDCBCRC 0x4060020C /* Byte Count Register - EPC */ 7013ba8bf7cSMarek Vasut #define UDCBCRD 0x40600210 /* Byte Count Register - EPD */ 7023ba8bf7cSMarek Vasut #define UDCBCRE 0x40600214 /* Byte Count Register - EPE */ 7033ba8bf7cSMarek Vasut #define UDCBCRF 0x40600218 /* Byte Count Register - EPF */ 7043ba8bf7cSMarek Vasut #define UDCBCRG 0x4060021C /* Byte Count Register - EPG */ 7053ba8bf7cSMarek Vasut #define UDCBCRH 0x40600220 /* Byte Count Register - EPH */ 7063ba8bf7cSMarek Vasut #define UDCBCRI 0x40600224 /* Byte Count Register - EPI */ 7073ba8bf7cSMarek Vasut #define UDCBCRJ 0x40600228 /* Byte Count Register - EPJ */ 7083ba8bf7cSMarek Vasut #define UDCBCRK 0x4060022C /* Byte Count Register - EPK */ 7093ba8bf7cSMarek Vasut #define UDCBCRL 0x40600230 /* Byte Count Register - EPL */ 7103ba8bf7cSMarek Vasut #define UDCBCRM 0x40600234 /* Byte Count Register - EPM */ 7113ba8bf7cSMarek Vasut #define UDCBCRN 0x40600238 /* Byte Count Register - EPN */ 7123ba8bf7cSMarek Vasut #define UDCBCRP 0x4060023C /* Byte Count Register - EPP */ 7133ba8bf7cSMarek Vasut #define UDCBCRQ 0x40600240 /* Byte Count Register - EPQ */ 7143ba8bf7cSMarek Vasut #define UDCBCRR 0x40600244 /* Byte Count Register - EPR */ 7153ba8bf7cSMarek Vasut #define UDCBCRS 0x40600248 /* Byte Count Register - EPS */ 7163ba8bf7cSMarek Vasut #define UDCBCRT 0x4060024C /* Byte Count Register - EPT */ 7173ba8bf7cSMarek Vasut #define UDCBCRU 0x40600250 /* Byte Count Register - EPU */ 7183ba8bf7cSMarek Vasut #define UDCBCRV 0x40600254 /* Byte Count Register - EPV */ 7193ba8bf7cSMarek Vasut #define UDCBCRW 0x40600258 /* Byte Count Register - EPW */ 7203ba8bf7cSMarek Vasut #define UDCBCRX 0x4060025C /* Byte Count Register - EPX */ 721819833afSPeter Tyser 722*bdbcdc89SStefan Herbrechtsmeier #define UDCDN(x) (0x40600300 + ((x) << 2)) 7233ba8bf7cSMarek Vasut #define UDCDR0 0x40600300 /* Data Register - EP0 */ 7243ba8bf7cSMarek Vasut #define UDCDRA 0x40600304 /* Data Register - EPA */ 7253ba8bf7cSMarek Vasut #define UDCDRB 0x40600308 /* Data Register - EPB */ 7263ba8bf7cSMarek Vasut #define UDCDRC 0x4060030C /* Data Register - EPC */ 7273ba8bf7cSMarek Vasut #define UDCDRD 0x40600310 /* Data Register - EPD */ 7283ba8bf7cSMarek Vasut #define UDCDRE 0x40600314 /* Data Register - EPE */ 7293ba8bf7cSMarek Vasut #define UDCDRF 0x40600318 /* Data Register - EPF */ 7303ba8bf7cSMarek Vasut #define UDCDRG 0x4060031C /* Data Register - EPG */ 7313ba8bf7cSMarek Vasut #define UDCDRH 0x40600320 /* Data Register - EPH */ 7323ba8bf7cSMarek Vasut #define UDCDRI 0x40600324 /* Data Register - EPI */ 7333ba8bf7cSMarek Vasut #define UDCDRJ 0x40600328 /* Data Register - EPJ */ 7343ba8bf7cSMarek Vasut #define UDCDRK 0x4060032C /* Data Register - EPK */ 7353ba8bf7cSMarek Vasut #define UDCDRL 0x40600330 /* Data Register - EPL */ 7363ba8bf7cSMarek Vasut #define UDCDRM 0x40600334 /* Data Register - EPM */ 7373ba8bf7cSMarek Vasut #define UDCDRN 0x40600338 /* Data Register - EPN */ 7383ba8bf7cSMarek Vasut #define UDCDRP 0x4060033C /* Data Register - EPP */ 7393ba8bf7cSMarek Vasut #define UDCDRQ 0x40600340 /* Data Register - EPQ */ 7403ba8bf7cSMarek Vasut #define UDCDRR 0x40600344 /* Data Register - EPR */ 7413ba8bf7cSMarek Vasut #define UDCDRS 0x40600348 /* Data Register - EPS */ 7423ba8bf7cSMarek Vasut #define UDCDRT 0x4060034C /* Data Register - EPT */ 7433ba8bf7cSMarek Vasut #define UDCDRU 0x40600350 /* Data Register - EPU */ 7443ba8bf7cSMarek Vasut #define UDCDRV 0x40600354 /* Data Register - EPV */ 7453ba8bf7cSMarek Vasut #define UDCDRW 0x40600358 /* Data Register - EPW */ 7463ba8bf7cSMarek Vasut #define UDCDRX 0x4060035C /* Data Register - EPX */ 747819833afSPeter Tyser 748*bdbcdc89SStefan Herbrechtsmeier #define UDCCN(x) (0x40600400 + ((x) << 2)) 7493ba8bf7cSMarek Vasut #define UDCCRA 0x40600404 /* Configuration register EPA */ 7503ba8bf7cSMarek Vasut #define UDCCRB 0x40600408 /* Configuration register EPB */ 7513ba8bf7cSMarek Vasut #define UDCCRC 0x4060040C /* Configuration register EPC */ 7523ba8bf7cSMarek Vasut #define UDCCRD 0x40600410 /* Configuration register EPD */ 7533ba8bf7cSMarek Vasut #define UDCCRE 0x40600414 /* Configuration register EPE */ 7543ba8bf7cSMarek Vasut #define UDCCRF 0x40600418 /* Configuration register EPF */ 7553ba8bf7cSMarek Vasut #define UDCCRG 0x4060041C /* Configuration register EPG */ 7563ba8bf7cSMarek Vasut #define UDCCRH 0x40600420 /* Configuration register EPH */ 7573ba8bf7cSMarek Vasut #define UDCCRI 0x40600424 /* Configuration register EPI */ 7583ba8bf7cSMarek Vasut #define UDCCRJ 0x40600428 /* Configuration register EPJ */ 7593ba8bf7cSMarek Vasut #define UDCCRK 0x4060042C /* Configuration register EPK */ 7603ba8bf7cSMarek Vasut #define UDCCRL 0x40600430 /* Configuration register EPL */ 7613ba8bf7cSMarek Vasut #define UDCCRM 0x40600434 /* Configuration register EPM */ 7623ba8bf7cSMarek Vasut #define UDCCRN 0x40600438 /* Configuration register EPN */ 7633ba8bf7cSMarek Vasut #define UDCCRP 0x4060043C /* Configuration register EPP */ 7643ba8bf7cSMarek Vasut #define UDCCRQ 0x40600440 /* Configuration register EPQ */ 7653ba8bf7cSMarek Vasut #define UDCCRR 0x40600444 /* Configuration register EPR */ 7663ba8bf7cSMarek Vasut #define UDCCRS 0x40600448 /* Configuration register EPS */ 7673ba8bf7cSMarek Vasut #define UDCCRT 0x4060044C /* Configuration register EPT */ 7683ba8bf7cSMarek Vasut #define UDCCRU 0x40600450 /* Configuration register EPU */ 7693ba8bf7cSMarek Vasut #define UDCCRV 0x40600454 /* Configuration register EPV */ 7703ba8bf7cSMarek Vasut #define UDCCRW 0x40600458 /* Configuration register EPW */ 7713ba8bf7cSMarek Vasut #define UDCCRX 0x4060045C /* Configuration register EPX */ 772819833afSPeter Tyser 773819833afSPeter Tyser #define UDCCONR_CN (0x03 << 25) /* Configuration Number */ 774819833afSPeter Tyser #define UDCCONR_CN_S (25) 775819833afSPeter Tyser #define UDCCONR_IN (0x07 << 22) /* Interface Number */ 776819833afSPeter Tyser #define UDCCONR_IN_S (22) 777819833afSPeter Tyser #define UDCCONR_AISN (0x07 << 19) /* Alternate Interface Number */ 778819833afSPeter Tyser #define UDCCONR_AISN_S (19) 779819833afSPeter Tyser #define UDCCONR_EN (0x0f << 15) /* Endpoint Number */ 780819833afSPeter Tyser #define UDCCONR_EN_S (15) 781819833afSPeter Tyser #define UDCCONR_ET (0x03 << 13) /* Endpoint Type: */ 782819833afSPeter Tyser #define UDCCONR_ET_S (13) 783819833afSPeter Tyser #define UDCCONR_ET_INT (0x03 << 13) /* Interrupt */ 784819833afSPeter Tyser #define UDCCONR_ET_BULK (0x02 << 13) /* Bulk */ 785819833afSPeter Tyser #define UDCCONR_ET_ISO (0x01 << 13) /* Isochronous */ 786819833afSPeter Tyser #define UDCCONR_ET_NU (0x00 << 13) /* Not used */ 787819833afSPeter Tyser #define UDCCONR_ED (1 << 12) /* Endpoint Direction */ 788819833afSPeter Tyser #define UDCCONR_MPS (0x3ff << 2) /* Maximum Packet Size */ 789819833afSPeter Tyser #define UDCCONR_MPS_S (2) 790819833afSPeter Tyser #define UDCCONR_DE (1 << 1) /* Double Buffering Enable */ 791819833afSPeter Tyser #define UDCCONR_EE (1 << 0) /* Endpoint Enable */ 792819833afSPeter Tyser 793819833afSPeter Tyser 794819833afSPeter Tyser #define UDC_INT_FIFOERROR (0x2) 795819833afSPeter Tyser #define UDC_INT_PACKETCMP (0x1) 796819833afSPeter Tyser #define UDC_FNR_MASK (0x7ff) 797819833afSPeter Tyser #define UDCCSR_WR_MASK (UDCCSR_DME|UDCCSR_FST) 798819833afSPeter Tyser #define UDC_BCR_MASK (0x3ff) 799819833afSPeter Tyser 800abc20abaSMarek Vasut #endif /* CONFIG_CPU_PXA27X */ 801819833afSPeter Tyser 802abc20abaSMarek Vasut #if defined(CONFIG_CPU_PXA27X) || defined(CONFIG_CPU_MONAHANS) 803819833afSPeter Tyser 8043ba8bf7cSMarek Vasut /******************************************************************************/ 805819833afSPeter Tyser /* 806819833afSPeter Tyser * USB Host Controller 807819833afSPeter Tyser */ 808819833afSPeter Tyser #define OHCI_REGS_BASE 0x4C000000 /* required for ohci driver */ 8093ba8bf7cSMarek Vasut #define UHCREV 0x4C000000 8103ba8bf7cSMarek Vasut #define UHCHCON 0x4C000004 8113ba8bf7cSMarek Vasut #define UHCCOMS 0x4C000008 8123ba8bf7cSMarek Vasut #define UHCINTS 0x4C00000C 8133ba8bf7cSMarek Vasut #define UHCINTE 0x4C000010 8143ba8bf7cSMarek Vasut #define UHCINTD 0x4C000014 8153ba8bf7cSMarek Vasut #define UHCHCCA 0x4C000018 8163ba8bf7cSMarek Vasut #define UHCPCED 0x4C00001C 8173ba8bf7cSMarek Vasut #define UHCCHED 0x4C000020 8183ba8bf7cSMarek Vasut #define UHCCCED 0x4C000024 8193ba8bf7cSMarek Vasut #define UHCBHED 0x4C000028 8203ba8bf7cSMarek Vasut #define UHCBCED 0x4C00002C 8213ba8bf7cSMarek Vasut #define UHCDHEAD 0x4C000030 8223ba8bf7cSMarek Vasut #define UHCFMI 0x4C000034 8233ba8bf7cSMarek Vasut #define UHCFMR 0x4C000038 8243ba8bf7cSMarek Vasut #define UHCFMN 0x4C00003C 8253ba8bf7cSMarek Vasut #define UHCPERS 0x4C000040 8263ba8bf7cSMarek Vasut #define UHCLST 0x4C000044 8273ba8bf7cSMarek Vasut #define UHCRHDA 0x4C000048 8283ba8bf7cSMarek Vasut #define UHCRHDB 0x4C00004C 8293ba8bf7cSMarek Vasut #define UHCRHS 0x4C000050 8303ba8bf7cSMarek Vasut #define UHCRHPS1 0x4C000054 8313ba8bf7cSMarek Vasut #define UHCRHPS2 0x4C000058 8323ba8bf7cSMarek Vasut #define UHCRHPS3 0x4C00005C 8333ba8bf7cSMarek Vasut #define UHCSTAT 0x4C000060 8343ba8bf7cSMarek Vasut #define UHCHR 0x4C000064 8353ba8bf7cSMarek Vasut #define UHCHIE 0x4C000068 8363ba8bf7cSMarek Vasut #define UHCHIT 0x4C00006C 837819833afSPeter Tyser 8381c0a14ebSStefan Herbrechtsmeier #define UHCCOMS_HCR (1<<0) 8391c0a14ebSStefan Herbrechtsmeier 840819833afSPeter Tyser #define UHCHR_FSBIR (1<<0) 841819833afSPeter Tyser #define UHCHR_FHR (1<<1) 842819833afSPeter Tyser #define UHCHR_CGR (1<<2) 843819833afSPeter Tyser #define UHCHR_SSDC (1<<3) 844819833afSPeter Tyser #define UHCHR_UIT (1<<4) 845819833afSPeter Tyser #define UHCHR_SSE (1<<5) 846819833afSPeter Tyser #define UHCHR_PSPL (1<<6) 847819833afSPeter Tyser #define UHCHR_PCPL (1<<7) 848819833afSPeter Tyser #define UHCHR_SSEP0 (1<<9) 849819833afSPeter Tyser #define UHCHR_SSEP1 (1<<10) 850819833afSPeter Tyser #define UHCHR_SSEP2 (1<<11) 851819833afSPeter Tyser 852819833afSPeter Tyser #define UHCHIE_UPRIE (1<<13) 853819833afSPeter Tyser #define UHCHIE_UPS2IE (1<<12) 854819833afSPeter Tyser #define UHCHIE_UPS1IE (1<<11) 855819833afSPeter Tyser #define UHCHIE_TAIE (1<<10) 856819833afSPeter Tyser #define UHCHIE_HBAIE (1<<8) 857819833afSPeter Tyser #define UHCHIE_RWIE (1<<7) 858819833afSPeter Tyser 8593ba8bf7cSMarek Vasut #define UP2OCR 0x40600020 86052dc45e5SMarek Vasut 86152dc45e5SMarek Vasut #define UP2OCR_HXOE (1<<17) 86252dc45e5SMarek Vasut #define UP2OCR_HXS (1<<16) 86352dc45e5SMarek Vasut #define UP2OCR_IDON (1<<10) 86452dc45e5SMarek Vasut #define UP2OCR_EXSUS (1<<9) 86552dc45e5SMarek Vasut #define UP2OCR_EXSP (1<<8) 86652dc45e5SMarek Vasut #define UP2OCR_DMSTATE (1<<7) 86752dc45e5SMarek Vasut #define UP2OCR_VPM (1<<6) 86852dc45e5SMarek Vasut #define UP2OCR_DPSTATE (1<<5) 86952dc45e5SMarek Vasut #define UP2OCR_DPPUE (1<<4) 87052dc45e5SMarek Vasut #define UP2OCR_DMPDE (1<<3) 87152dc45e5SMarek Vasut #define UP2OCR_DPPDE (1<<2) 87252dc45e5SMarek Vasut #define UP2OCR_CPVPE (1<<1) 87352dc45e5SMarek Vasut #define UP2OCR_CPVEN (1<<0) 87452dc45e5SMarek Vasut 875abc20abaSMarek Vasut #endif /* CONFIG_CPU_PXA27X || CONFIG_CPU_MONAHANS */ 876819833afSPeter Tyser 8773ba8bf7cSMarek Vasut /******************************************************************************/ 878819833afSPeter Tyser /* 879819833afSPeter Tyser * Fast Infrared Communication Port 880819833afSPeter Tyser */ 8813ba8bf7cSMarek Vasut #define ICCR0 0x40800000 /* ICP Control Register 0 */ 8823ba8bf7cSMarek Vasut #define ICCR1 0x40800004 /* ICP Control Register 1 */ 8833ba8bf7cSMarek Vasut #define ICCR2 0x40800008 /* ICP Control Register 2 */ 8843ba8bf7cSMarek Vasut #define ICDR 0x4080000c /* ICP Data Register */ 8853ba8bf7cSMarek Vasut #define ICSR0 0x40800014 /* ICP Status Register 0 */ 8863ba8bf7cSMarek Vasut #define ICSR1 0x40800018 /* ICP Status Register 1 */ 887819833afSPeter Tyser 888819833afSPeter Tyser /* 889819833afSPeter Tyser * Real Time Clock 890819833afSPeter Tyser */ 8913ba8bf7cSMarek Vasut #define RCNR 0x40900000 /* RTC Count Register */ 8923ba8bf7cSMarek Vasut #define RTAR 0x40900004 /* RTC Alarm Register */ 8933ba8bf7cSMarek Vasut #define RTSR 0x40900008 /* RTC Status Register */ 8943ba8bf7cSMarek Vasut #define RTTR 0x4090000C /* RTC Timer Trim Register */ 8953ba8bf7cSMarek Vasut #define RDAR1 0x40900018 /* Wristwatch Day Alarm Reg 1 */ 8963ba8bf7cSMarek Vasut #define RDAR2 0x40900020 /* Wristwatch Day Alarm Reg 2 */ 8973ba8bf7cSMarek Vasut #define RYAR1 0x4090001C /* Wristwatch Year Alarm Reg 1 */ 8983ba8bf7cSMarek Vasut #define RYAR2 0x40900024 /* Wristwatch Year Alarm Reg 2 */ 8993ba8bf7cSMarek Vasut #define SWAR1 0x4090002C /* Stopwatch Alarm Register 1 */ 9003ba8bf7cSMarek Vasut #define SWAR2 0x40900030 /* Stopwatch Alarm Register 2 */ 9013ba8bf7cSMarek Vasut #define PIAR 0x40900038 /* Periodic Interrupt Alarm Register */ 9023ba8bf7cSMarek Vasut #define RDCR 0x40900010 /* RTC Day Count Register. */ 9033ba8bf7cSMarek Vasut #define RYCR 0x40900014 /* RTC Year Count Register. */ 9043ba8bf7cSMarek Vasut #define SWCR 0x40900028 /* Stopwatch Count Register */ 9053ba8bf7cSMarek Vasut #define RTCPICR 0x40900034 /* Periodic Interrupt Counter Register */ 906819833afSPeter Tyser 907819833afSPeter Tyser #define RTSR_PICE (1 << 15) /* Peridoc interrupt count enable */ 908819833afSPeter Tyser #define RTSR_PIALE (1 << 14) /* Peridoc interrupt Alarm enable */ 909819833afSPeter Tyser #define RTSR_PIAL (1 << 13) /* Peridoc interrupt Alarm status */ 910819833afSPeter Tyser #define RTSR_HZE (1 << 3) /* HZ interrupt enable */ 911819833afSPeter Tyser #define RTSR_ALE (1 << 2) /* RTC alarm interrupt enable */ 912819833afSPeter Tyser #define RTSR_HZ (1 << 1) /* HZ rising-edge detected */ 913819833afSPeter Tyser #define RTSR_AL (1 << 0) /* RTC alarm detected */ 914819833afSPeter Tyser 9153ba8bf7cSMarek Vasut /******************************************************************************/ 916819833afSPeter Tyser /* 917819833afSPeter Tyser * OS Timer & Match Registers 918819833afSPeter Tyser */ 9193ba8bf7cSMarek Vasut #define OSMR0 0x40A00000 /* OS Timer Match Register 0 */ 9203ba8bf7cSMarek Vasut #define OSMR1 0x40A00004 /* OS Timer Match Register 1 */ 9213ba8bf7cSMarek Vasut #define OSMR2 0x40A00008 /* OS Timer Match Register 2 */ 9223ba8bf7cSMarek Vasut #define OSMR3 0x40A0000C /* OS Timer Match Register 3 */ 9233ba8bf7cSMarek Vasut #define OSCR 0x40A00010 /* OS Timer Counter Register */ 9243ba8bf7cSMarek Vasut #define OSSR 0x40A00014 /* OS Timer Status Register */ 9253ba8bf7cSMarek Vasut #define OWER 0x40A00018 /* OS Timer Watchdog Enable Register */ 9263ba8bf7cSMarek Vasut #define OIER 0x40A0001C /* OS Timer Interrupt Enable Register */ 927819833afSPeter Tyser 928abc20abaSMarek Vasut #if defined(CONFIG_CPU_PXA27X) || defined(CONFIG_CPU_MONAHANS) 9293ba8bf7cSMarek Vasut #define OSCR4 0x40A00040 /* OS Timer Counter Register 4 */ 9303ba8bf7cSMarek Vasut #define OSCR5 0x40A00044 /* OS Timer Counter Register 5 */ 9313ba8bf7cSMarek Vasut #define OSCR6 0x40A00048 /* OS Timer Counter Register 6 */ 9323ba8bf7cSMarek Vasut #define OSCR7 0x40A0004C /* OS Timer Counter Register 7 */ 9333ba8bf7cSMarek Vasut #define OSCR8 0x40A00050 /* OS Timer Counter Register 8 */ 9343ba8bf7cSMarek Vasut #define OSCR9 0x40A00054 /* OS Timer Counter Register 9 */ 9353ba8bf7cSMarek Vasut #define OSCR10 0x40A00058 /* OS Timer Counter Register 10 */ 9363ba8bf7cSMarek Vasut #define OSCR11 0x40A0005C /* OS Timer Counter Register 11 */ 937819833afSPeter Tyser 9383ba8bf7cSMarek Vasut #define OSMR4 0x40A00080 /* OS Timer Match Register 4 */ 9393ba8bf7cSMarek Vasut #define OSMR5 0x40A00084 /* OS Timer Match Register 5 */ 9403ba8bf7cSMarek Vasut #define OSMR6 0x40A00088 /* OS Timer Match Register 6 */ 9413ba8bf7cSMarek Vasut #define OSMR7 0x40A0008C /* OS Timer Match Register 7 */ 9423ba8bf7cSMarek Vasut #define OSMR8 0x40A00090 /* OS Timer Match Register 8 */ 9433ba8bf7cSMarek Vasut #define OSMR9 0x40A00094 /* OS Timer Match Register 9 */ 9443ba8bf7cSMarek Vasut #define OSMR10 0x40A00098 /* OS Timer Match Register 10 */ 9453ba8bf7cSMarek Vasut #define OSMR11 0x40A0009C /* OS Timer Match Register 11 */ 946819833afSPeter Tyser 9473ba8bf7cSMarek Vasut #define OMCR4 0x40A000C0 /* OS Match Control Register 4 */ 9483ba8bf7cSMarek Vasut #define OMCR5 0x40A000C4 /* OS Match Control Register 5 */ 9493ba8bf7cSMarek Vasut #define OMCR6 0x40A000C8 /* OS Match Control Register 6 */ 9503ba8bf7cSMarek Vasut #define OMCR7 0x40A000CC /* OS Match Control Register 7 */ 9513ba8bf7cSMarek Vasut #define OMCR8 0x40A000D0 /* OS Match Control Register 8 */ 9523ba8bf7cSMarek Vasut #define OMCR9 0x40A000D4 /* OS Match Control Register 9 */ 9533ba8bf7cSMarek Vasut #define OMCR10 0x40A000D8 /* OS Match Control Register 10 */ 9543ba8bf7cSMarek Vasut #define OMCR11 0x40A000DC /* OS Match Control Register 11 */ 955819833afSPeter Tyser 956abc20abaSMarek Vasut #endif /* CONFIG_CPU_PXA27X || CONFIG_CPU_MONAHANS */ 957819833afSPeter Tyser 958819833afSPeter Tyser #define OSSR_M4 (1 << 4) /* Match status channel 4 */ 959819833afSPeter Tyser #define OSSR_M3 (1 << 3) /* Match status channel 3 */ 960819833afSPeter Tyser #define OSSR_M2 (1 << 2) /* Match status channel 2 */ 961819833afSPeter Tyser #define OSSR_M1 (1 << 1) /* Match status channel 1 */ 962819833afSPeter Tyser #define OSSR_M0 (1 << 0) /* Match status channel 0 */ 963819833afSPeter Tyser 964819833afSPeter Tyser #define OWER_WME (1 << 0) /* Watchdog Match Enable */ 965819833afSPeter Tyser 966819833afSPeter Tyser #define OIER_E4 (1 << 4) /* Interrupt enable channel 4 */ 967819833afSPeter Tyser #define OIER_E3 (1 << 3) /* Interrupt enable channel 3 */ 968819833afSPeter Tyser #define OIER_E2 (1 << 2) /* Interrupt enable channel 2 */ 969819833afSPeter Tyser #define OIER_E1 (1 << 1) /* Interrupt enable channel 1 */ 970819833afSPeter Tyser #define OIER_E0 (1 << 0) /* Interrupt enable channel 0 */ 971819833afSPeter Tyser 9723ba8bf7cSMarek Vasut #define OSCR_CLK_FREQ 3250 9733ba8bf7cSMarek Vasut 9743ba8bf7cSMarek Vasut /******************************************************************************/ 9753ba8bf7cSMarek Vasut /* 9763ba8bf7cSMarek Vasut * Core Clock 9773ba8bf7cSMarek Vasut */ 9783ba8bf7cSMarek Vasut 9793ba8bf7cSMarek Vasut #if defined(CONFIG_CPU_MONAHANS) 9803ba8bf7cSMarek Vasut #define ACCR 0x41340000 /* Application Subsystem Clock Configuration Register */ 9813ba8bf7cSMarek Vasut #define ACSR 0x41340004 /* Application Subsystem Clock Status Register */ 9823ba8bf7cSMarek Vasut #define AICSR 0x41340008 /* Application Subsystem Interrupt Control/Status Register */ 9833ba8bf7cSMarek Vasut #define CKENA 0x4134000C /* A Clock Enable Register */ 9843ba8bf7cSMarek Vasut #define CKENB 0x41340010 /* B Clock Enable Register */ 9853ba8bf7cSMarek Vasut #define AC97_DIV 0x41340014 /* AC97 clock divisor value register */ 9863ba8bf7cSMarek Vasut 9873ba8bf7cSMarek Vasut #define ACCR_SMC_MASK 0x03800000 /* Static Memory Controller Frequency Select */ 9883ba8bf7cSMarek Vasut #define ACCR_SRAM_MASK 0x000c0000 /* SRAM Controller Frequency Select */ 9893ba8bf7cSMarek Vasut #define ACCR_FC_MASK 0x00030000 /* Frequency Change Frequency Select */ 9903ba8bf7cSMarek Vasut #define ACCR_HSIO_MASK 0x0000c000 /* High Speed IO Frequency Select */ 9913ba8bf7cSMarek Vasut #define ACCR_DDR_MASK 0x00003000 /* DDR Memory Controller Frequency Select */ 9923ba8bf7cSMarek Vasut #define ACCR_XN_MASK 0x00000700 /* Run Mode Frequency to Turbo Mode Frequency Multiplier */ 9933ba8bf7cSMarek Vasut #define ACCR_XL_MASK 0x0000001f /* Crystal Frequency to Memory Frequency Multiplier */ 9943ba8bf7cSMarek Vasut #define ACCR_XPDIS (1 << 31) 9953ba8bf7cSMarek Vasut #define ACCR_SPDIS (1 << 30) 9963ba8bf7cSMarek Vasut #define ACCR_13MEND1 (1 << 27) 9973ba8bf7cSMarek Vasut #define ACCR_D0CS (1 << 26) 9983ba8bf7cSMarek Vasut #define ACCR_13MEND2 (1 << 21) 9993ba8bf7cSMarek Vasut #define ACCR_PCCE (1 << 11) 10003ba8bf7cSMarek Vasut 10013ba8bf7cSMarek Vasut #define CKENA_30_MSL0 (1 << 30) /* MSL0 Interface Unit Clock Enable */ 10023ba8bf7cSMarek Vasut #define CKENA_29_SSP4 (1 << 29) /* SSP3 Unit Clock Enable */ 10033ba8bf7cSMarek Vasut #define CKENA_28_SSP3 (1 << 28) /* SSP2 Unit Clock Enable */ 10043ba8bf7cSMarek Vasut #define CKENA_27_SSP2 (1 << 27) /* SSP1 Unit Clock Enable */ 10053ba8bf7cSMarek Vasut #define CKENA_26_SSP1 (1 << 26) /* SSP0 Unit Clock Enable */ 10063ba8bf7cSMarek Vasut #define CKENA_25_TSI (1 << 25) /* TSI Clock Enable */ 10073ba8bf7cSMarek Vasut #define CKENA_24_AC97 (1 << 24) /* AC97 Unit Clock Enable */ 10083ba8bf7cSMarek Vasut #define CKENA_23_STUART (1 << 23) /* STUART Unit Clock Enable */ 10093ba8bf7cSMarek Vasut #define CKENA_22_FFUART (1 << 22) /* FFUART Unit Clock Enable */ 10103ba8bf7cSMarek Vasut #define CKENA_21_BTUART (1 << 21) /* BTUART Unit Clock Enable */ 10113ba8bf7cSMarek Vasut #define CKENA_20_UDC (1 << 20) /* UDC Clock Enable */ 10123ba8bf7cSMarek Vasut #define CKENA_19_TPM (1 << 19) /* TPM Unit Clock Enable */ 10133ba8bf7cSMarek Vasut #define CKENA_18_USIM1 (1 << 18) /* USIM1 Unit Clock Enable */ 10143ba8bf7cSMarek Vasut #define CKENA_17_USIM0 (1 << 17) /* USIM0 Unit Clock Enable */ 10153ba8bf7cSMarek Vasut #define CKENA_15_CIR (1 << 15) /* Consumer IR Clock Enable */ 10163ba8bf7cSMarek Vasut #define CKENA_14_KEY (1 << 14) /* Keypad Controller Clock Enable */ 10173ba8bf7cSMarek Vasut #define CKENA_13_MMC1 (1 << 13) /* MMC1 Clock Enable */ 10183ba8bf7cSMarek Vasut #define CKENA_12_MMC0 (1 << 12) /* MMC0 Clock Enable */ 10193ba8bf7cSMarek Vasut #define CKENA_11_FLASH (1 << 11) /* Boot ROM Clock Enable */ 10203ba8bf7cSMarek Vasut #define CKENA_10_SRAM (1 << 10) /* SRAM Controller Clock Enable */ 10213ba8bf7cSMarek Vasut #define CKENA_9_SMC (1 << 9) /* Static Memory Controller */ 10223ba8bf7cSMarek Vasut #define CKENA_8_DMC (1 << 8) /* Dynamic Memory Controller */ 10233ba8bf7cSMarek Vasut #define CKENA_7_GRAPHICS (1 << 7) /* 2D Graphics Clock Enable */ 10243ba8bf7cSMarek Vasut #define CKENA_6_USBCLI (1 << 6) /* USB Client Unit Clock Enable */ 10253ba8bf7cSMarek Vasut #define CKENA_4_NAND (1 << 4) /* NAND Flash Controller Clock Enable */ 10263ba8bf7cSMarek Vasut #define CKENA_3_CAMERA (1 << 3) /* Camera Interface Clock Enable */ 10273ba8bf7cSMarek Vasut #define CKENA_2_USBHOST (1 << 2) /* USB Host Unit Clock Enable */ 10283ba8bf7cSMarek Vasut #define CKENA_1_LCD (1 << 1) /* LCD Unit Clock Enable */ 10293ba8bf7cSMarek Vasut 10303ba8bf7cSMarek Vasut #define CKENB_9_SYSBUS2 (1 << 9) /* System bus 2 */ 10313ba8bf7cSMarek Vasut #define CKENB_8_1WIRE (1 << 8) /* One Wire Interface Unit Clock Enable */ 10323ba8bf7cSMarek Vasut #define CKENB_7_GPIO (1 << 7) /* GPIO Clock Enable */ 10333ba8bf7cSMarek Vasut #define CKENB_6_IRQ (1 << 6) /* Interrupt Controller Clock Enable */ 10343ba8bf7cSMarek Vasut #define CKENB_4_I2C (1 << 4) /* I2C Unit Clock Enable */ 10353ba8bf7cSMarek Vasut #define CKENB_1_PWM1 (1 << 1) /* PWM2 & PWM3 Clock Enable */ 10363ba8bf7cSMarek Vasut #define CKENB_0_PWM0 (1 << 0) /* PWM0 & PWM1 Clock Enable */ 10373ba8bf7cSMarek Vasut 10383ba8bf7cSMarek Vasut #else /* if defined CONFIG_CPU_MONAHANS */ 10393ba8bf7cSMarek Vasut 10403ba8bf7cSMarek Vasut #define CCCR 0x41300000 /* Core Clock Configuration Register */ 10413ba8bf7cSMarek Vasut #define CKEN 0x41300004 /* Clock Enable Register */ 10423ba8bf7cSMarek Vasut #define OSCC 0x41300008 /* Oscillator Configuration Register */ 10433ba8bf7cSMarek Vasut #define CCSR 0x4130000C /* Core Clock Status Register */ 10443ba8bf7cSMarek Vasut 10453ba8bf7cSMarek Vasut #define CKEN23_SSP1 (1 << 23) /* SSP1 Unit Clock Enable */ 10463ba8bf7cSMarek Vasut #define CKEN22_MEMC (1 << 22) /* Memory Controler */ 10473ba8bf7cSMarek Vasut #define CKEN21_MSHC (1 << 21) /* Memery Stick Host Controller */ 10483ba8bf7cSMarek Vasut #define CKEN20_IM (1 << 20) /* Internal Memory Clock Enable */ 10493ba8bf7cSMarek Vasut #define CKEN19_KEYPAD (1 << 19) /* Keypad Interface Clock Enable */ 10503ba8bf7cSMarek Vasut #define CKEN18_USIM (1 << 18) /* USIM Unit Clock Enable */ 10513ba8bf7cSMarek Vasut #define CKEN17_MSL (1 << 17) /* MSL Interface Unit Clock Enable */ 10523ba8bf7cSMarek Vasut #define CKEN15_PWR_I2C (1 << 15) /* PWR_I2C Unit Clock Enable */ 10533ba8bf7cSMarek Vasut #define CKEN9_OST (1 << 9) /* OS Timer Unit Clock Enable */ 10543ba8bf7cSMarek Vasut #define CKEN4_SSP3 (1 << 4) /* SSP3 Unit Clock Enable */ 10553ba8bf7cSMarek Vasut 10563ba8bf7cSMarek Vasut #define CCCR_N_MASK 0x0380 /* Run Mode Frequency to Turbo Mode Frequency Multiplier */ 1057abc20abaSMarek Vasut #if !defined(CONFIG_CPU_PXA27X) 10583ba8bf7cSMarek Vasut #define CCCR_M_MASK 0x0060 /* Memory Frequency to Run Mode Frequency Multiplier */ 10593ba8bf7cSMarek Vasut #endif 10603ba8bf7cSMarek Vasut #define CCCR_L_MASK 0x001f /* Crystal Frequency to Memory Frequency Multiplier */ 10613ba8bf7cSMarek Vasut 10623ba8bf7cSMarek Vasut #define CKEN24_CAMERA (1 << 24) /* Camera Interface Clock Enable */ 10633ba8bf7cSMarek Vasut #define CKEN23_SSP1 (1 << 23) /* SSP1 Unit Clock Enable */ 10643ba8bf7cSMarek Vasut #define CKEN22_MEMC (1 << 22) /* Memory Controller Clock Enable */ 10653ba8bf7cSMarek Vasut #define CKEN21_MEMSTK (1 << 21) /* Memory Stick Host Controller */ 10663ba8bf7cSMarek Vasut #define CKEN20_IM (1 << 20) /* Internal Memory Clock Enable */ 10673ba8bf7cSMarek Vasut #define CKEN19_KEYPAD (1 << 19) /* Keypad Interface Clock Enable */ 10683ba8bf7cSMarek Vasut #define CKEN18_USIM (1 << 18) /* USIM Unit Clock Enable */ 10693ba8bf7cSMarek Vasut #define CKEN17_MSL (1 << 17) /* MSL Unit Clock Enable */ 10703ba8bf7cSMarek Vasut #define CKEN16_LCD (1 << 16) /* LCD Unit Clock Enable */ 10713ba8bf7cSMarek Vasut #define CKEN15_PWRI2C (1 << 15) /* PWR I2C Unit Clock Enable */ 10723ba8bf7cSMarek Vasut #define CKEN14_I2C (1 << 14) /* I2C Unit Clock Enable */ 10733ba8bf7cSMarek Vasut #define CKEN13_FICP (1 << 13) /* FICP Unit Clock Enable */ 10743ba8bf7cSMarek Vasut #define CKEN12_MMC (1 << 12) /* MMC Unit Clock Enable */ 10753ba8bf7cSMarek Vasut #define CKEN11_USB (1 << 11) /* USB Unit Clock Enable */ 1076abc20abaSMarek Vasut #if defined(CONFIG_CPU_PXA27X) 10773ba8bf7cSMarek Vasut #define CKEN10_USBHOST (1 << 10) /* USB Host Unit Clock Enable */ 10783ba8bf7cSMarek Vasut #define CKEN24_CAMERA (1 << 24) /* Camera Unit Clock Enable */ 10793ba8bf7cSMarek Vasut #endif 10803ba8bf7cSMarek Vasut #define CKEN8_I2S (1 << 8) /* I2S Unit Clock Enable */ 10813ba8bf7cSMarek Vasut #define CKEN7_BTUART (1 << 7) /* BTUART Unit Clock Enable */ 10823ba8bf7cSMarek Vasut #define CKEN6_FFUART (1 << 6) /* FFUART Unit Clock Enable */ 10833ba8bf7cSMarek Vasut #define CKEN5_STUART (1 << 5) /* STUART Unit Clock Enable */ 10843ba8bf7cSMarek Vasut #define CKEN3_SSP (1 << 3) /* SSP Unit Clock Enable */ 10853ba8bf7cSMarek Vasut #define CKEN2_AC97 (1 << 2) /* AC97 Unit Clock Enable */ 10863ba8bf7cSMarek Vasut #define CKEN1_PWM1 (1 << 1) /* PWM1 Clock Enable */ 10873ba8bf7cSMarek Vasut #define CKEN0_PWM0 (1 << 0) /* PWM0 Clock Enable */ 10883ba8bf7cSMarek Vasut 10893ba8bf7cSMarek Vasut #define OSCC_OON (1 << 1) /* 32.768kHz OON (write-once only bit) */ 10903ba8bf7cSMarek Vasut #define OSCC_OOK (1 << 0) /* 32.768kHz OOK (read-only bit) */ 10913ba8bf7cSMarek Vasut 1092abc20abaSMarek Vasut #if !defined(CONFIG_CPU_PXA27X) 10933ba8bf7cSMarek Vasut #define CCCR_L09 (0x1F) 10943ba8bf7cSMarek Vasut #define CCCR_L27 (0x1) 10953ba8bf7cSMarek Vasut #define CCCR_L32 (0x2) 10963ba8bf7cSMarek Vasut #define CCCR_L36 (0x3) 10973ba8bf7cSMarek Vasut #define CCCR_L40 (0x4) 10983ba8bf7cSMarek Vasut #define CCCR_L45 (0x5) 10993ba8bf7cSMarek Vasut 11003ba8bf7cSMarek Vasut #define CCCR_M1 (0x1 << 5) 11013ba8bf7cSMarek Vasut #define CCCR_M2 (0x2 << 5) 11023ba8bf7cSMarek Vasut #define CCCR_M4 (0x3 << 5) 11033ba8bf7cSMarek Vasut 11043ba8bf7cSMarek Vasut #define CCCR_N10 (0x2 << 7) 11053ba8bf7cSMarek Vasut #define CCCR_N15 (0x3 << 7) 11063ba8bf7cSMarek Vasut #define CCCR_N20 (0x4 << 7) 11073ba8bf7cSMarek Vasut #define CCCR_N25 (0x5 << 7) 11083ba8bf7cSMarek Vasut #define CCCR_N30 (0x6 << 7) 11093ba8bf7cSMarek Vasut #endif 11103ba8bf7cSMarek Vasut 11113ba8bf7cSMarek Vasut #endif /* CONFIG_CPU_MONAHANS */ 11123ba8bf7cSMarek Vasut 11133ba8bf7cSMarek Vasut /******************************************************************************/ 1114819833afSPeter Tyser /* 1115819833afSPeter Tyser * Pulse Width Modulator 1116819833afSPeter Tyser */ 11173ba8bf7cSMarek Vasut #define PWM_CTRL0 0x40B00000 /* PWM 0 Control Register */ 11183ba8bf7cSMarek Vasut #define PWM_PWDUTY0 0x40B00004 /* PWM 0 Duty Cycle Register */ 11193ba8bf7cSMarek Vasut #define PWM_PERVAL0 0x40B00008 /* PWM 0 Period Control Register */ 1120819833afSPeter Tyser 11213ba8bf7cSMarek Vasut #define PWM_CTRL1 0x40C00000 /* PWM 1 Control Register */ 11223ba8bf7cSMarek Vasut #define PWM_PWDUTY1 0x40C00004 /* PWM 1 Duty Cycle Register */ 11233ba8bf7cSMarek Vasut #define PWM_PERVAL1 0x40C00008 /* PWM 1 Period Control Register */ 11248c77f232SMarek Vasut 1125abc20abaSMarek Vasut #if defined(CONFIG_CPU_PXA27X) || defined(CONFIG_CPU_MONAHANS) 11263ba8bf7cSMarek Vasut #define PWM_CTRL2 0x40B00010 /* PWM 2 Control Register */ 11273ba8bf7cSMarek Vasut #define PWM_PWDUTY2 0x40B00014 /* PWM 2 Duty Cycle Register */ 11283ba8bf7cSMarek Vasut #define PWM_PERVAL2 0x40B00018 /* PWM 2 Period Control Register */ 11298c77f232SMarek Vasut 11303ba8bf7cSMarek Vasut #define PWM_CTRL3 0x40C00010 /* PWM 3 Control Register */ 11313ba8bf7cSMarek Vasut #define PWM_PWDUTY3 0x40C00014 /* PWM 3 Duty Cycle Register */ 11323ba8bf7cSMarek Vasut #define PWM_PERVAL3 0x40C00018 /* PWM 3 Period Control Register */ 1133abc20abaSMarek Vasut #endif /* CONFIG_CPU_PXA27X || CONFIG_CPU_MONAHANS */ 1134819833afSPeter Tyser 1135819833afSPeter Tyser /* 1136819833afSPeter Tyser * Interrupt Controller 1137819833afSPeter Tyser */ 11383ba8bf7cSMarek Vasut #define ICIP 0x40D00000 /* Interrupt Controller IRQ Pending Register */ 11393ba8bf7cSMarek Vasut #define ICMR 0x40D00004 /* Interrupt Controller Mask Register */ 11403ba8bf7cSMarek Vasut #define ICLR 0x40D00008 /* Interrupt Controller Level Register */ 11413ba8bf7cSMarek Vasut #define ICFP 0x40D0000C /* Interrupt Controller FIQ Pending Register */ 11423ba8bf7cSMarek Vasut #define ICPR 0x40D00010 /* Interrupt Controller Pending Register */ 11433ba8bf7cSMarek Vasut #define ICCR 0x40D00014 /* Interrupt Controller Control Register */ 1144819833afSPeter Tyser 1145abc20abaSMarek Vasut #if defined(CONFIG_CPU_PXA27X) || defined(CONFIG_CPU_MONAHANS) 11463ba8bf7cSMarek Vasut #define ICHP 0x40D00018 /* Interrupt Controller Highest Priority Register */ 11473ba8bf7cSMarek Vasut #define ICIP2 0x40D0009C /* Interrupt Controller IRQ Pending Register 2 */ 11483ba8bf7cSMarek Vasut #define ICMR2 0x40D000A0 /* Interrupt Controller Mask Register 2 */ 11493ba8bf7cSMarek Vasut #define ICLR2 0x40D000A4 /* Interrupt Controller Level Register 2 */ 11503ba8bf7cSMarek Vasut #define ICFP2 0x40D000A8 /* Interrupt Controller FIQ Pending Register 2 */ 11513ba8bf7cSMarek Vasut #define ICPR2 0x40D000AC /* Interrupt Controller Pending Register 2 */ 1152abc20abaSMarek Vasut #endif /* CONFIG_CPU_PXA27X || CONFIG_CPU_MONAHANS */ 1153819833afSPeter Tyser 11543ba8bf7cSMarek Vasut /******************************************************************************/ 1155819833afSPeter Tyser /* 1156819833afSPeter Tyser * General Purpose I/O 1157819833afSPeter Tyser */ 11583ba8bf7cSMarek Vasut #define GPLR0 0x40E00000 /* GPIO Pin-Level Register GPIO<31:0> */ 11593ba8bf7cSMarek Vasut #define GPLR1 0x40E00004 /* GPIO Pin-Level Register GPIO<63:32> */ 11603ba8bf7cSMarek Vasut #define GPLR2 0x40E00008 /* GPIO Pin-Level Register GPIO<80:64> */ 1161819833afSPeter Tyser 11623ba8bf7cSMarek Vasut #define GPDR0 0x40E0000C /* GPIO Pin Direction Register GPIO<31:0> */ 11633ba8bf7cSMarek Vasut #define GPDR1 0x40E00010 /* GPIO Pin Direction Register GPIO<63:32> */ 11643ba8bf7cSMarek Vasut #define GPDR2 0x40E00014 /* GPIO Pin Direction Register GPIO<80:64> */ 1165819833afSPeter Tyser 11663ba8bf7cSMarek Vasut #define GPSR0 0x40E00018 /* GPIO Pin Output Set Register GPIO<31:0> */ 11673ba8bf7cSMarek Vasut #define GPSR1 0x40E0001C /* GPIO Pin Output Set Register GPIO<63:32> */ 11683ba8bf7cSMarek Vasut #define GPSR2 0x40E00020 /* GPIO Pin Output Set Register GPIO<80:64> */ 1169819833afSPeter Tyser 11703ba8bf7cSMarek Vasut #define GPCR0 0x40E00024 /* GPIO Pin Output Clear Register GPIO<31:0> */ 11713ba8bf7cSMarek Vasut #define GPCR1 0x40E00028 /* GPIO Pin Output Clear Register GPIO <63:32> */ 11723ba8bf7cSMarek Vasut #define GPCR2 0x40E0002C /* GPIO Pin Output Clear Register GPIO <80:64> */ 1173819833afSPeter Tyser 11743ba8bf7cSMarek Vasut #define GRER0 0x40E00030 /* GPIO Rising-Edge Detect Register GPIO<31:0> */ 11753ba8bf7cSMarek Vasut #define GRER1 0x40E00034 /* GPIO Rising-Edge Detect Register GPIO<63:32> */ 11763ba8bf7cSMarek Vasut #define GRER2 0x40E00038 /* GPIO Rising-Edge Detect Register GPIO<80:64> */ 1177819833afSPeter Tyser 11783ba8bf7cSMarek Vasut #define GFER0 0x40E0003C /* GPIO Falling-Edge Detect Register GPIO<31:0> */ 11793ba8bf7cSMarek Vasut #define GFER1 0x40E00040 /* GPIO Falling-Edge Detect Register GPIO<63:32> */ 11803ba8bf7cSMarek Vasut #define GFER2 0x40E00044 /* GPIO Falling-Edge Detect Register GPIO<80:64> */ 1181819833afSPeter Tyser 11823ba8bf7cSMarek Vasut #define GEDR0 0x40E00048 /* GPIO Edge Detect Status Register GPIO<31:0> */ 11833ba8bf7cSMarek Vasut #define GEDR1 0x40E0004C /* GPIO Edge Detect Status Register GPIO<63:32> */ 11843ba8bf7cSMarek Vasut #define GEDR2 0x40E00050 /* GPIO Edge Detect Status Register GPIO<80:64> */ 11853ba8bf7cSMarek Vasut 11863ba8bf7cSMarek Vasut #define GAFR0_L 0x40E00054 /* GPIO Alternate Function Select Register GPIO<15:0> */ 11873ba8bf7cSMarek Vasut #define GAFR0_U 0x40E00058 /* GPIO Alternate Function Select Register GPIO<31:16> */ 11883ba8bf7cSMarek Vasut #define GAFR1_L 0x40E0005C /* GPIO Alternate Function Select Register GPIO<47:32> */ 11893ba8bf7cSMarek Vasut #define GAFR1_U 0x40E00060 /* GPIO Alternate Function Select Register GPIO<63:48> */ 11903ba8bf7cSMarek Vasut #define GAFR2_L 0x40E00064 /* GPIO Alternate Function Select Register GPIO<79:64> */ 11913ba8bf7cSMarek Vasut #define GAFR2_U 0x40E00068 /* GPIO Alternate Function Select Register GPIO 80 */ 11923ba8bf7cSMarek Vasut 1193abc20abaSMarek Vasut #if defined(CONFIG_CPU_PXA27X) || defined(CONFIG_CPU_MONAHANS) 11943ba8bf7cSMarek Vasut #define GPLR3 0x40E00100 /* GPIO Pin-Level Register GPIO<127:96> */ 11953ba8bf7cSMarek Vasut #define GPDR3 0x40E0010C /* GPIO Pin Direction Register GPIO<127:96> */ 11963ba8bf7cSMarek Vasut #define GPSR3 0x40E00118 /* GPIO Pin Output Set Register GPIO<127:96> */ 11973ba8bf7cSMarek Vasut #define GPCR3 0x40E00124 /* GPIO Pin Output Clear Register GPIO<127:96> */ 11983ba8bf7cSMarek Vasut #define GRER3 0x40E00130 /* GPIO Rising-Edge Detect Register GPIO<127:96> */ 11993ba8bf7cSMarek Vasut #define GFER3 0x40E0013C /* GPIO Falling-Edge Detect Register GPIO<127:96> */ 12003ba8bf7cSMarek Vasut #define GEDR3 0x40E00148 /* GPIO Edge Detect Status Register GPIO<127:96> */ 12013ba8bf7cSMarek Vasut #define GAFR3_L 0x40E0006C /* GPIO Alternate Function Select Register GPIO<111:96> */ 12023ba8bf7cSMarek Vasut #define GAFR3_U 0x40E00070 /* GPIO Alternate Function Select Register GPIO<127:112> */ 1203abc20abaSMarek Vasut #endif /* CONFIG_CPU_PXA27X || CONFIG_CPU_MONAHANS */ 1204819833afSPeter Tyser 1205819833afSPeter Tyser #ifdef CONFIG_CPU_MONAHANS 12063ba8bf7cSMarek Vasut #define GSDR0 0x40E00400 /* Bit-wise Set of GPDR[31:0] */ 12073ba8bf7cSMarek Vasut #define GSDR1 0x40E00404 /* Bit-wise Set of GPDR[63:32] */ 12083ba8bf7cSMarek Vasut #define GSDR2 0x40E00408 /* Bit-wise Set of GPDR[95:64] */ 12093ba8bf7cSMarek Vasut #define GSDR3 0x40E0040C /* Bit-wise Set of GPDR[127:96] */ 1210819833afSPeter Tyser 12113ba8bf7cSMarek Vasut #define GCDR0 0x40E00420 /* Bit-wise Clear of GPDR[31:0] */ 12123ba8bf7cSMarek Vasut #define GCDR1 0x40E00424 /* Bit-wise Clear of GPDR[63:32] */ 12133ba8bf7cSMarek Vasut #define GCDR2 0x40E00428 /* Bit-wise Clear of GPDR[95:64] */ 12143ba8bf7cSMarek Vasut #define GCDR3 0x40E0042C /* Bit-wise Clear of GPDR[127:96] */ 1215819833afSPeter Tyser 12163ba8bf7cSMarek Vasut #define GSRER0 0x40E00440 /* Set Rising Edge Det. Enable [31:0] */ 12173ba8bf7cSMarek Vasut #define GSRER1 0x40E00444 /* Set Rising Edge Det. Enable [63:32] */ 12183ba8bf7cSMarek Vasut #define GSRER2 0x40E00448 /* Set Rising Edge Det. Enable [95:64] */ 12193ba8bf7cSMarek Vasut #define GSRER3 0x40E0044C /* Set Rising Edge Det. Enable [127:96] */ 1220819833afSPeter Tyser 12213ba8bf7cSMarek Vasut #define GCRER0 0x40E00460 /* Clear Rising Edge Det. Enable [31:0] */ 12223ba8bf7cSMarek Vasut #define GCRER1 0x40E00464 /* Clear Rising Edge Det. Enable [63:32] */ 12233ba8bf7cSMarek Vasut #define GCRER2 0x40E00468 /* Clear Rising Edge Det. Enable [95:64] */ 12243ba8bf7cSMarek Vasut #define GCRER3 0x40E0046C /* Clear Rising Edge Det. Enable[127:96] */ 1225819833afSPeter Tyser 12263ba8bf7cSMarek Vasut #define GSFER0 0x40E00480 /* Set Falling Edge Det. Enable [31:0] */ 12273ba8bf7cSMarek Vasut #define GSFER1 0x40E00484 /* Set Falling Edge Det. Enable [63:32] */ 12283ba8bf7cSMarek Vasut #define GSFER2 0x40E00488 /* Set Falling Edge Det. Enable [95:64] */ 12293ba8bf7cSMarek Vasut #define GSFER3 0x40E0048C /* Set Falling Edge Det. Enable[127:96] */ 1230819833afSPeter Tyser 12313ba8bf7cSMarek Vasut #define GCFER0 0x40E004A0 /* Clr Falling Edge Det. Enable [31:0] */ 12323ba8bf7cSMarek Vasut #define GCFER1 0x40E004A4 /* Clr Falling Edge Det. Enable [63:32] */ 12333ba8bf7cSMarek Vasut #define GCFER2 0x40E004A8 /* Clr Falling Edge Det. Enable [95:64] */ 12343ba8bf7cSMarek Vasut #define GCFER3 0x40E004AC /* Clr Falling Edge Det. Enable[127:96] */ 1235819833afSPeter Tyser 12363ba8bf7cSMarek Vasut #define GSDR(x) (0x40E00400 | ((x) & 0x60) >> 3) 12373ba8bf7cSMarek Vasut #define GCDR(x) (0x40E00420 | ((x) & 0x60) >> 3) 12383ba8bf7cSMarek Vasut #endif 1239819833afSPeter Tyser 12403ba8bf7cSMarek Vasut #define _GPLR(x) (0x40E00000 + (((x) & 0x60) >> 3)) 12413ba8bf7cSMarek Vasut #define _GPDR(x) (0x40E0000C + (((x) & 0x60) >> 3)) 12423ba8bf7cSMarek Vasut #define _GPSR(x) (0x40E00018 + (((x) & 0x60) >> 3)) 12433ba8bf7cSMarek Vasut #define _GPCR(x) (0x40E00024 + (((x) & 0x60) >> 3)) 12443ba8bf7cSMarek Vasut #define _GRER(x) (0x40E00030 + (((x) & 0x60) >> 3)) 12453ba8bf7cSMarek Vasut #define _GFER(x) (0x40E0003C + (((x) & 0x60) >> 3)) 12463ba8bf7cSMarek Vasut #define _GEDR(x) (0x40E00048 + (((x) & 0x60) >> 3)) 12473ba8bf7cSMarek Vasut #define _GAFR(x) (0x40E00054 + (((x) & 0x70) >> 2)) 1248819833afSPeter Tyser 1249abc20abaSMarek Vasut #if defined(CONFIG_CPU_PXA27X) || defined(CONFIG_CPU_MONAHANS) 12503ba8bf7cSMarek Vasut #define GPLR(x) (((((x) & 0x7f) < 96) ? _GPLR(x) : GPLR3)) 12513ba8bf7cSMarek Vasut #define GPDR(x) (((((x) & 0x7f) < 96) ? _GPDR(x) : GPDR3)) 12523ba8bf7cSMarek Vasut #define GPSR(x) (((((x) & 0x7f) < 96) ? _GPSR(x) : GPSR3)) 12533ba8bf7cSMarek Vasut #define GPCR(x) (((((x) & 0x7f) < 96) ? _GPCR(x) : GPCR3)) 12543ba8bf7cSMarek Vasut #define GRER(x) (((((x) & 0x7f) < 96) ? _GRER(x) : GRER3)) 12553ba8bf7cSMarek Vasut #define GFER(x) (((((x) & 0x7f) < 96) ? _GFER(x) : GFER3)) 12563ba8bf7cSMarek Vasut #define GEDR(x) (((((x) & 0x7f) < 96) ? _GEDR(x) : GEDR3)) 12573ba8bf7cSMarek Vasut #define GAFR(x) (((((x) & 0x7f) < 96) ? _GAFR(x) : \ 12583ba8bf7cSMarek Vasut ((((x) & 0x7f) < 112) ? GAFR3_L : GAFR3_U))) 12593ba8bf7cSMarek Vasut #else 12603ba8bf7cSMarek Vasut #define GPLR(x) _GPLR(x) 12613ba8bf7cSMarek Vasut #define GPDR(x) _GPDR(x) 12623ba8bf7cSMarek Vasut #define GPSR(x) _GPSR(x) 12633ba8bf7cSMarek Vasut #define GPCR(x) _GPCR(x) 12643ba8bf7cSMarek Vasut #define GRER(x) _GRER(x) 12653ba8bf7cSMarek Vasut #define GFER(x) _GFER(x) 12663ba8bf7cSMarek Vasut #define GEDR(x) _GEDR(x) 12673ba8bf7cSMarek Vasut #define GAFR(x) _GAFR(x) 12683ba8bf7cSMarek Vasut #endif 12693ba8bf7cSMarek Vasut 12703ba8bf7cSMarek Vasut #define GPIO_bit(x) (1 << ((x) & 0x1f)) 12713ba8bf7cSMarek Vasut 12723ba8bf7cSMarek Vasut /******************************************************************************/ 12733ba8bf7cSMarek Vasut /* 12743ba8bf7cSMarek Vasut * Multi-function Pin Registers: 1275819833afSPeter Tyser */ 12763ba8bf7cSMarek Vasut /* PXA320 */ 12773ba8bf7cSMarek Vasut #if defined(CONFIG_CPU_PXA320) 12783ba8bf7cSMarek Vasut #define DF_IO0 0x40e1024c 12793ba8bf7cSMarek Vasut #define DF_IO1 0x40e10254 12803ba8bf7cSMarek Vasut #define DF_IO2 0x40e1025c 12813ba8bf7cSMarek Vasut #define DF_IO3 0x40e10264 12823ba8bf7cSMarek Vasut #define DF_IO4 0x40e1026c 12833ba8bf7cSMarek Vasut #define DF_IO5 0x40e10274 12843ba8bf7cSMarek Vasut #define DF_IO6 0x40e1027c 12853ba8bf7cSMarek Vasut #define DF_IO7 0x40e10284 12863ba8bf7cSMarek Vasut #define DF_IO8 0x40e10250 12873ba8bf7cSMarek Vasut #define DF_IO9 0x40e10258 12883ba8bf7cSMarek Vasut #define DF_IO10 0x40e10260 12893ba8bf7cSMarek Vasut #define DF_IO11 0x40e10268 12903ba8bf7cSMarek Vasut #define DF_IO12 0x40e10270 12913ba8bf7cSMarek Vasut #define DF_IO13 0x40e10278 12923ba8bf7cSMarek Vasut #define DF_IO14 0x40e10280 12933ba8bf7cSMarek Vasut #define DF_IO15 0x40e10288 12943ba8bf7cSMarek Vasut #define DF_CLE_nOE 0x40e10204 12953ba8bf7cSMarek Vasut #define DF_ALE_nWE1 0x40e10208 12963ba8bf7cSMarek Vasut #define DF_ALE_nWE2 0x40e1021c 12973ba8bf7cSMarek Vasut #define DF_SCLK_E 0x40e10210 12983ba8bf7cSMarek Vasut #define DF_nCS0 0x40e10224 12993ba8bf7cSMarek Vasut #define DF_nCS1 0x40e10228 13003ba8bf7cSMarek Vasut #define nBE0 0x40e10214 13013ba8bf7cSMarek Vasut #define nBE1 0x40e10218 13023ba8bf7cSMarek Vasut #define nLUA 0x40e10234 13033ba8bf7cSMarek Vasut #define nLLA 0x40e10238 13043ba8bf7cSMarek Vasut #define DF_ADDR0 0x40e1023c 13053ba8bf7cSMarek Vasut #define DF_ADDR1 0x40e10240 13063ba8bf7cSMarek Vasut #define DF_ADDR2 0x40e10244 13073ba8bf7cSMarek Vasut #define DF_ADDR3 0x40e10248 13083ba8bf7cSMarek Vasut #define DF_INT_RnB 0x40e10220 13093ba8bf7cSMarek Vasut #define DF_nCS0 0x40e10224 13103ba8bf7cSMarek Vasut #define DF_nCS1 0x40e10228 13113ba8bf7cSMarek Vasut #define DF_nWE 0x40e1022c 13123ba8bf7cSMarek Vasut #define DF_nRE 0x40e10230 1313819833afSPeter Tyser 13143ba8bf7cSMarek Vasut #define nXCVREN 0x40e10138 1315819833afSPeter Tyser 13163ba8bf7cSMarek Vasut #define GPIO0 0x40e10124 13173ba8bf7cSMarek Vasut #define GPIO1 0x40e10128 13183ba8bf7cSMarek Vasut #define GPIO2 0x40e1012c 13193ba8bf7cSMarek Vasut #define GPIO3 0x40e10130 13203ba8bf7cSMarek Vasut #define GPIO4 0x40e10134 13213ba8bf7cSMarek Vasut #define GPIO5 0x40e1028c 13223ba8bf7cSMarek Vasut #define GPIO6 0x40e10290 13233ba8bf7cSMarek Vasut #define GPIO7 0x40e10294 13243ba8bf7cSMarek Vasut #define GPIO8 0x40e10298 13253ba8bf7cSMarek Vasut #define GPIO9 0x40e1029c 13263ba8bf7cSMarek Vasut #define GPIO10 0x40e10458 13273ba8bf7cSMarek Vasut #define GPIO11 0x40e102a0 13283ba8bf7cSMarek Vasut #define GPIO12 0x40e102a4 13293ba8bf7cSMarek Vasut #define GPIO13 0x40e102a8 13303ba8bf7cSMarek Vasut #define GPIO14 0x40e102ac 13313ba8bf7cSMarek Vasut #define GPIO15 0x40e102b0 13323ba8bf7cSMarek Vasut #define GPIO16 0x40e102b4 13333ba8bf7cSMarek Vasut #define GPIO17 0x40e102b8 13343ba8bf7cSMarek Vasut #define GPIO18 0x40e102bc 13353ba8bf7cSMarek Vasut #define GPIO19 0x40e102c0 13363ba8bf7cSMarek Vasut #define GPIO20 0x40e102c4 13373ba8bf7cSMarek Vasut #define GPIO21 0x40e102c8 13383ba8bf7cSMarek Vasut #define GPIO22 0x40e102cc 13393ba8bf7cSMarek Vasut #define GPIO23 0x40e102d0 13403ba8bf7cSMarek Vasut #define GPIO24 0x40e102d4 13413ba8bf7cSMarek Vasut #define GPIO25 0x40e102d8 13423ba8bf7cSMarek Vasut #define GPIO26 0x40e102dc 1343819833afSPeter Tyser 13443ba8bf7cSMarek Vasut #define GPIO27 0x40e10400 13453ba8bf7cSMarek Vasut #define GPIO28 0x40e10404 13463ba8bf7cSMarek Vasut #define GPIO29 0x40e10408 13473ba8bf7cSMarek Vasut #define GPIO30 0x40e1040c 13483ba8bf7cSMarek Vasut #define GPIO31 0x40e10410 13493ba8bf7cSMarek Vasut #define GPIO32 0x40e10414 13503ba8bf7cSMarek Vasut #define GPIO33 0x40e10418 13513ba8bf7cSMarek Vasut #define GPIO34 0x40e1041c 13523ba8bf7cSMarek Vasut #define GPIO35 0x40e10420 13533ba8bf7cSMarek Vasut #define GPIO36 0x40e10424 13543ba8bf7cSMarek Vasut #define GPIO37 0x40e10428 13553ba8bf7cSMarek Vasut #define GPIO38 0x40e1042c 13563ba8bf7cSMarek Vasut #define GPIO39 0x40e10430 13573ba8bf7cSMarek Vasut #define GPIO40 0x40e10434 13583ba8bf7cSMarek Vasut #define GPIO41 0x40e10438 13593ba8bf7cSMarek Vasut #define GPIO42 0x40e1043c 13603ba8bf7cSMarek Vasut #define GPIO43 0x40e10440 13613ba8bf7cSMarek Vasut #define GPIO44 0x40e10444 13623ba8bf7cSMarek Vasut #define GPIO45 0x40e10448 13633ba8bf7cSMarek Vasut #define GPIO46 0x40e1044c 13643ba8bf7cSMarek Vasut #define GPIO47 0x40e10450 13653ba8bf7cSMarek Vasut #define GPIO48 0x40e10454 13663ba8bf7cSMarek Vasut #define GPIO49 0x40e1045c 13673ba8bf7cSMarek Vasut #define GPIO50 0x40e10460 13683ba8bf7cSMarek Vasut #define GPIO51 0x40e10464 13693ba8bf7cSMarek Vasut #define GPIO52 0x40e10468 13703ba8bf7cSMarek Vasut #define GPIO53 0x40e1046c 13713ba8bf7cSMarek Vasut #define GPIO54 0x40e10470 13723ba8bf7cSMarek Vasut #define GPIO55 0x40e10474 13733ba8bf7cSMarek Vasut #define GPIO56 0x40e10478 13743ba8bf7cSMarek Vasut #define GPIO57 0x40e1047c 13753ba8bf7cSMarek Vasut #define GPIO58 0x40e10480 13763ba8bf7cSMarek Vasut #define GPIO59 0x40e10484 13773ba8bf7cSMarek Vasut #define GPIO60 0x40e10488 13783ba8bf7cSMarek Vasut #define GPIO61 0x40e1048c 13793ba8bf7cSMarek Vasut #define GPIO62 0x40e10490 1380819833afSPeter Tyser 13813ba8bf7cSMarek Vasut #define GPIO6_2 0x40e10494 13823ba8bf7cSMarek Vasut #define GPIO7_2 0x40e10498 13833ba8bf7cSMarek Vasut #define GPIO8_2 0x40e1049c 13843ba8bf7cSMarek Vasut #define GPIO9_2 0x40e104a0 13853ba8bf7cSMarek Vasut #define GPIO10_2 0x40e104a4 13863ba8bf7cSMarek Vasut #define GPIO11_2 0x40e104a8 13873ba8bf7cSMarek Vasut #define GPIO12_2 0x40e104ac 13883ba8bf7cSMarek Vasut #define GPIO13_2 0x40e104b0 1389819833afSPeter Tyser 13903ba8bf7cSMarek Vasut #define GPIO63 0x40e104b4 13913ba8bf7cSMarek Vasut #define GPIO64 0x40e104b8 13923ba8bf7cSMarek Vasut #define GPIO65 0x40e104bc 13933ba8bf7cSMarek Vasut #define GPIO66 0x40e104c0 13943ba8bf7cSMarek Vasut #define GPIO67 0x40e104c4 13953ba8bf7cSMarek Vasut #define GPIO68 0x40e104c8 13963ba8bf7cSMarek Vasut #define GPIO69 0x40e104cc 13973ba8bf7cSMarek Vasut #define GPIO70 0x40e104d0 13983ba8bf7cSMarek Vasut #define GPIO71 0x40e104d4 13993ba8bf7cSMarek Vasut #define GPIO72 0x40e104d8 14003ba8bf7cSMarek Vasut #define GPIO73 0x40e104dc 1401819833afSPeter Tyser 14023ba8bf7cSMarek Vasut #define GPIO14_2 0x40e104e0 14033ba8bf7cSMarek Vasut #define GPIO15_2 0x40e104e4 14043ba8bf7cSMarek Vasut #define GPIO16_2 0x40e104e8 14053ba8bf7cSMarek Vasut #define GPIO17_2 0x40e104ec 1406819833afSPeter Tyser 14073ba8bf7cSMarek Vasut #define GPIO74 0x40e104f0 14083ba8bf7cSMarek Vasut #define GPIO75 0x40e104f4 14093ba8bf7cSMarek Vasut #define GPIO76 0x40e104f8 14103ba8bf7cSMarek Vasut #define GPIO77 0x40e104fc 14113ba8bf7cSMarek Vasut #define GPIO78 0x40e10500 14123ba8bf7cSMarek Vasut #define GPIO79 0x40e10504 14133ba8bf7cSMarek Vasut #define GPIO80 0x40e10508 14143ba8bf7cSMarek Vasut #define GPIO81 0x40e1050c 14153ba8bf7cSMarek Vasut #define GPIO82 0x40e10510 14163ba8bf7cSMarek Vasut #define GPIO83 0x40e10514 14173ba8bf7cSMarek Vasut #define GPIO84 0x40e10518 14183ba8bf7cSMarek Vasut #define GPIO85 0x40e1051c 14193ba8bf7cSMarek Vasut #define GPIO86 0x40e10520 14203ba8bf7cSMarek Vasut #define GPIO87 0x40e10524 14213ba8bf7cSMarek Vasut #define GPIO88 0x40e10528 14223ba8bf7cSMarek Vasut #define GPIO89 0x40e1052c 14233ba8bf7cSMarek Vasut #define GPIO90 0x40e10530 14243ba8bf7cSMarek Vasut #define GPIO91 0x40e10534 14253ba8bf7cSMarek Vasut #define GPIO92 0x40e10538 14263ba8bf7cSMarek Vasut #define GPIO93 0x40e1053c 14273ba8bf7cSMarek Vasut #define GPIO94 0x40e10540 14283ba8bf7cSMarek Vasut #define GPIO95 0x40e10544 14293ba8bf7cSMarek Vasut #define GPIO96 0x40e10548 14303ba8bf7cSMarek Vasut #define GPIO97 0x40e1054c 14313ba8bf7cSMarek Vasut #define GPIO98 0x40e10550 1432819833afSPeter Tyser 14333ba8bf7cSMarek Vasut #define GPIO99 0x40e10600 14343ba8bf7cSMarek Vasut #define GPIO100 0x40e10604 14353ba8bf7cSMarek Vasut #define GPIO101 0x40e10608 14363ba8bf7cSMarek Vasut #define GPIO102 0x40e1060c 14373ba8bf7cSMarek Vasut #define GPIO103 0x40e10610 14383ba8bf7cSMarek Vasut #define GPIO104 0x40e10614 14393ba8bf7cSMarek Vasut #define GPIO105 0x40e10618 14403ba8bf7cSMarek Vasut #define GPIO106 0x40e1061c 14413ba8bf7cSMarek Vasut #define GPIO107 0x40e10620 14423ba8bf7cSMarek Vasut #define GPIO108 0x40e10624 14433ba8bf7cSMarek Vasut #define GPIO109 0x40e10628 14443ba8bf7cSMarek Vasut #define GPIO110 0x40e1062c 14453ba8bf7cSMarek Vasut #define GPIO111 0x40e10630 14463ba8bf7cSMarek Vasut #define GPIO112 0x40e10634 1447819833afSPeter Tyser 14483ba8bf7cSMarek Vasut #define GPIO113 0x40e10638 14493ba8bf7cSMarek Vasut #define GPIO114 0x40e1063c 14503ba8bf7cSMarek Vasut #define GPIO115 0x40e10640 14513ba8bf7cSMarek Vasut #define GPIO116 0x40e10644 14523ba8bf7cSMarek Vasut #define GPIO117 0x40e10648 14533ba8bf7cSMarek Vasut #define GPIO118 0x40e1064c 14543ba8bf7cSMarek Vasut #define GPIO119 0x40e10650 14553ba8bf7cSMarek Vasut #define GPIO120 0x40e10654 14563ba8bf7cSMarek Vasut #define GPIO121 0x40e10658 14573ba8bf7cSMarek Vasut #define GPIO122 0x40e1065c 14583ba8bf7cSMarek Vasut #define GPIO123 0x40e10660 14593ba8bf7cSMarek Vasut #define GPIO124 0x40e10664 14603ba8bf7cSMarek Vasut #define GPIO125 0x40e10668 14613ba8bf7cSMarek Vasut #define GPIO126 0x40e1066c 14623ba8bf7cSMarek Vasut #define GPIO127 0x40e10670 1463819833afSPeter Tyser 14643ba8bf7cSMarek Vasut #define GPIO0_2 0x40e10674 14653ba8bf7cSMarek Vasut #define GPIO1_2 0x40e10678 14663ba8bf7cSMarek Vasut #define GPIO2_2 0x40e1067c 14673ba8bf7cSMarek Vasut #define GPIO3_2 0x40e10680 14683ba8bf7cSMarek Vasut #define GPIO4_2 0x40e10684 14693ba8bf7cSMarek Vasut #define GPIO5_2 0x40e10688 1470819833afSPeter Tyser 14713ba8bf7cSMarek Vasut /* PXA300 and PXA310 */ 14723ba8bf7cSMarek Vasut #elif defined(CONFIG_CPU_PXA300) || defined(CONFIG_CPU_PXA310) 14733ba8bf7cSMarek Vasut #define DF_IO0 0x40e10220 14743ba8bf7cSMarek Vasut #define DF_IO1 0x40e10228 14753ba8bf7cSMarek Vasut #define DF_IO2 0x40e10230 14763ba8bf7cSMarek Vasut #define DF_IO3 0x40e10238 14773ba8bf7cSMarek Vasut #define DF_IO4 0x40e10258 14783ba8bf7cSMarek Vasut #define DF_IO5 0x40e10260 14793ba8bf7cSMarek Vasut #define DF_IO7 0x40e10270 14803ba8bf7cSMarek Vasut #define DF_IO6 0x40e10268 14813ba8bf7cSMarek Vasut #define DF_IO8 0x40e10224 14823ba8bf7cSMarek Vasut #define DF_IO9 0x40e1022c 14833ba8bf7cSMarek Vasut #define DF_IO10 0x40e10234 14843ba8bf7cSMarek Vasut #define DF_IO11 0x40e1023c 14853ba8bf7cSMarek Vasut #define DF_IO12 0x40e1025c 14863ba8bf7cSMarek Vasut #define DF_IO13 0x40e10264 14873ba8bf7cSMarek Vasut #define DF_IO14 0x40e1026c 14883ba8bf7cSMarek Vasut #define DF_IO15 0x40e10274 14893ba8bf7cSMarek Vasut #define DF_CLE_NOE 0x40e10240 14903ba8bf7cSMarek Vasut #define DF_ALE_nWE 0x40e1020c 14913ba8bf7cSMarek Vasut #define DF_SCLK_E 0x40e10250 14923ba8bf7cSMarek Vasut #define nCS0 0x40e100c4 14933ba8bf7cSMarek Vasut #define nCS1 0x40e100c0 14943ba8bf7cSMarek Vasut #define nBE0 0x40e10204 14953ba8bf7cSMarek Vasut #define nBE1 0x40e10208 14963ba8bf7cSMarek Vasut #define nLUA 0x40e10244 14973ba8bf7cSMarek Vasut #define nLLA 0x40e10254 14983ba8bf7cSMarek Vasut #define DF_ADDR0 0x40e10210 14993ba8bf7cSMarek Vasut #define DF_ADDR1 0x40e10214 15003ba8bf7cSMarek Vasut #define DF_ADDR2 0x40e10218 15013ba8bf7cSMarek Vasut #define DF_ADDR3 0x40e1021c 15023ba8bf7cSMarek Vasut #define DF_INT_RnB 0x40e100c8 15033ba8bf7cSMarek Vasut #define DF_nCS0 0x40e10248 15043ba8bf7cSMarek Vasut #define DF_nCS1 0x40e10278 15053ba8bf7cSMarek Vasut #define DF_nWE 0x40e100cc 15063ba8bf7cSMarek Vasut #define DF_nRE 0x40e10200 1507819833afSPeter Tyser 15083ba8bf7cSMarek Vasut #define GPIO0 0x40e100b4 15093ba8bf7cSMarek Vasut #define GPIO1 0x40e100b8 15103ba8bf7cSMarek Vasut #define GPIO2 0x40e100bc 15113ba8bf7cSMarek Vasut #define GPIO3 0x40e1027c 15123ba8bf7cSMarek Vasut #define GPIO4 0x40e10280 1513819833afSPeter Tyser 15143ba8bf7cSMarek Vasut #define GPIO5 0x40e10284 15153ba8bf7cSMarek Vasut #define GPIO6 0x40e10288 15163ba8bf7cSMarek Vasut #define GPIO7 0x40e1028c 15173ba8bf7cSMarek Vasut #define GPIO8 0x40e10290 15183ba8bf7cSMarek Vasut #define GPIO9 0x40e10294 15193ba8bf7cSMarek Vasut #define GPIO10 0x40e10298 15203ba8bf7cSMarek Vasut #define GPIO11 0x40e1029c 15213ba8bf7cSMarek Vasut #define GPIO12 0x40e102a0 15223ba8bf7cSMarek Vasut #define GPIO13 0x40e102a4 15233ba8bf7cSMarek Vasut #define GPIO14 0x40e102a8 15243ba8bf7cSMarek Vasut #define GPIO15 0x40e102ac 15253ba8bf7cSMarek Vasut #define GPIO16 0x40e102b0 15263ba8bf7cSMarek Vasut #define GPIO17 0x40e102b4 15273ba8bf7cSMarek Vasut #define GPIO18 0x40e102b8 15283ba8bf7cSMarek Vasut #define GPIO19 0x40e102bc 15293ba8bf7cSMarek Vasut #define GPIO20 0x40e102c0 15303ba8bf7cSMarek Vasut #define GPIO21 0x40e102c4 15313ba8bf7cSMarek Vasut #define GPIO22 0x40e102c8 15323ba8bf7cSMarek Vasut #define GPIO23 0x40e102cc 15333ba8bf7cSMarek Vasut #define GPIO24 0x40e102d0 15343ba8bf7cSMarek Vasut #define GPIO25 0x40e102d4 15353ba8bf7cSMarek Vasut #define GPIO26 0x40e102d8 1536819833afSPeter Tyser 15373ba8bf7cSMarek Vasut #define GPIO27 0x40e10400 15383ba8bf7cSMarek Vasut #define GPIO28 0x40e10404 15393ba8bf7cSMarek Vasut #define GPIO29 0x40e10408 15403ba8bf7cSMarek Vasut #define ULPI_STP 0x40e1040c 15413ba8bf7cSMarek Vasut #define ULPI_NXT 0x40e10410 15423ba8bf7cSMarek Vasut #define ULPI_DIR 0x40e10414 15433ba8bf7cSMarek Vasut #define GPIO30 0x40e10418 15443ba8bf7cSMarek Vasut #define GPIO31 0x40e1041c 15453ba8bf7cSMarek Vasut #define GPIO32 0x40e10420 15463ba8bf7cSMarek Vasut #define GPIO33 0x40e10424 15473ba8bf7cSMarek Vasut #define GPIO34 0x40e10428 15483ba8bf7cSMarek Vasut #define GPIO35 0x40e1042c 15493ba8bf7cSMarek Vasut #define GPIO36 0x40e10430 15503ba8bf7cSMarek Vasut #define GPIO37 0x40e10434 15513ba8bf7cSMarek Vasut #define GPIO38 0x40e10438 15523ba8bf7cSMarek Vasut #define GPIO39 0x40e1043c 15533ba8bf7cSMarek Vasut #define GPIO40 0x40e10440 15543ba8bf7cSMarek Vasut #define GPIO41 0x40e10444 15553ba8bf7cSMarek Vasut #define GPIO42 0x40e10448 15563ba8bf7cSMarek Vasut #define GPIO43 0x40e1044c 15573ba8bf7cSMarek Vasut #define GPIO44 0x40e10450 15583ba8bf7cSMarek Vasut #define GPIO45 0x40e10454 15593ba8bf7cSMarek Vasut #define GPIO46 0x40e10458 15603ba8bf7cSMarek Vasut #define GPIO47 0x40e1045c 15613ba8bf7cSMarek Vasut #define GPIO48 0x40e10460 1562819833afSPeter Tyser 15633ba8bf7cSMarek Vasut #define GPIO49 0x40e10464 15643ba8bf7cSMarek Vasut #define GPIO50 0x40e10468 15653ba8bf7cSMarek Vasut #define GPIO51 0x40e1046c 15663ba8bf7cSMarek Vasut #define GPIO52 0x40e10470 15673ba8bf7cSMarek Vasut #define GPIO53 0x40e10474 15683ba8bf7cSMarek Vasut #define GPIO54 0x40e10478 15693ba8bf7cSMarek Vasut #define GPIO55 0x40e1047c 15703ba8bf7cSMarek Vasut #define GPIO56 0x40e10480 15713ba8bf7cSMarek Vasut #define GPIO57 0x40e10484 15723ba8bf7cSMarek Vasut #define GPIO58 0x40e10488 15733ba8bf7cSMarek Vasut #define GPIO59 0x40e1048c 15743ba8bf7cSMarek Vasut #define GPIO60 0x40e10490 15753ba8bf7cSMarek Vasut #define GPIO61 0x40e10494 15763ba8bf7cSMarek Vasut #define GPIO62 0x40e10498 15773ba8bf7cSMarek Vasut #define GPIO63 0x40e1049c 15783ba8bf7cSMarek Vasut #define GPIO64 0x40e104a0 15793ba8bf7cSMarek Vasut #define GPIO65 0x40e104a4 15803ba8bf7cSMarek Vasut #define GPIO66 0x40e104a8 15813ba8bf7cSMarek Vasut #define GPIO67 0x40e104ac 15823ba8bf7cSMarek Vasut #define GPIO68 0x40e104b0 15833ba8bf7cSMarek Vasut #define GPIO69 0x40e104b4 15843ba8bf7cSMarek Vasut #define GPIO70 0x40e104b8 15853ba8bf7cSMarek Vasut #define GPIO71 0x40e104bc 15863ba8bf7cSMarek Vasut #define GPIO72 0x40e104c0 15873ba8bf7cSMarek Vasut #define GPIO73 0x40e104c4 15883ba8bf7cSMarek Vasut #define GPIO74 0x40e104c8 15893ba8bf7cSMarek Vasut #define GPIO75 0x40e104cc 15903ba8bf7cSMarek Vasut #define GPIO76 0x40e104d0 15913ba8bf7cSMarek Vasut #define GPIO77 0x40e104d4 15923ba8bf7cSMarek Vasut #define GPIO78 0x40e104d8 15933ba8bf7cSMarek Vasut #define GPIO79 0x40e104dc 15943ba8bf7cSMarek Vasut #define GPIO80 0x40e104e0 15953ba8bf7cSMarek Vasut #define GPIO81 0x40e104e4 15963ba8bf7cSMarek Vasut #define GPIO82 0x40e104e8 15973ba8bf7cSMarek Vasut #define GPIO83 0x40e104ec 15983ba8bf7cSMarek Vasut #define GPIO84 0x40e104f0 15993ba8bf7cSMarek Vasut #define GPIO85 0x40e104f4 16003ba8bf7cSMarek Vasut #define GPIO86 0x40e104f8 16013ba8bf7cSMarek Vasut #define GPIO87 0x40e104fc 16023ba8bf7cSMarek Vasut #define GPIO88 0x40e10500 16033ba8bf7cSMarek Vasut #define GPIO89 0x40e10504 16043ba8bf7cSMarek Vasut #define GPIO90 0x40e10508 16053ba8bf7cSMarek Vasut #define GPIO91 0x40e1050c 16063ba8bf7cSMarek Vasut #define GPIO92 0x40e10510 16073ba8bf7cSMarek Vasut #define GPIO93 0x40e10514 16083ba8bf7cSMarek Vasut #define GPIO94 0x40e10518 16093ba8bf7cSMarek Vasut #define GPIO95 0x40e1051c 16103ba8bf7cSMarek Vasut #define GPIO96 0x40e10520 16113ba8bf7cSMarek Vasut #define GPIO97 0x40e10524 16123ba8bf7cSMarek Vasut #define GPIO98 0x40e10528 16133ba8bf7cSMarek Vasut 16143ba8bf7cSMarek Vasut #define GPIO99 0x40e10600 16153ba8bf7cSMarek Vasut #define GPIO100 0x40e10604 16163ba8bf7cSMarek Vasut #define GPIO101 0x40e10608 16173ba8bf7cSMarek Vasut #define GPIO102 0x40e1060c 16183ba8bf7cSMarek Vasut #define GPIO103 0x40e10610 16193ba8bf7cSMarek Vasut #define GPIO104 0x40e10614 16203ba8bf7cSMarek Vasut #define GPIO105 0x40e10618 16213ba8bf7cSMarek Vasut #define GPIO106 0x40e1061c 16223ba8bf7cSMarek Vasut #define GPIO107 0x40e10620 16233ba8bf7cSMarek Vasut #define GPIO108 0x40e10624 16243ba8bf7cSMarek Vasut #define GPIO109 0x40e10628 16253ba8bf7cSMarek Vasut #define GPIO110 0x40e1062c 16263ba8bf7cSMarek Vasut #define GPIO111 0x40e10630 16273ba8bf7cSMarek Vasut #define GPIO112 0x40e10634 16283ba8bf7cSMarek Vasut 16293ba8bf7cSMarek Vasut #define GPIO113 0x40e10638 16303ba8bf7cSMarek Vasut #define GPIO114 0x40e1063c 16313ba8bf7cSMarek Vasut #define GPIO115 0x40e10640 16323ba8bf7cSMarek Vasut #define GPIO116 0x40e10644 16333ba8bf7cSMarek Vasut #define GPIO117 0x40e10648 16343ba8bf7cSMarek Vasut #define GPIO118 0x40e1064c 16353ba8bf7cSMarek Vasut #define GPIO119 0x40e10650 16363ba8bf7cSMarek Vasut #define GPIO120 0x40e10654 16373ba8bf7cSMarek Vasut #define GPIO121 0x40e10658 16383ba8bf7cSMarek Vasut #define GPIO122 0x40e1065c 16393ba8bf7cSMarek Vasut #define GPIO123 0x40e10660 16403ba8bf7cSMarek Vasut #define GPIO124 0x40e10664 16413ba8bf7cSMarek Vasut #define GPIO125 0x40e10668 16423ba8bf7cSMarek Vasut #define GPIO126 0x40e1066c 16433ba8bf7cSMarek Vasut #define GPIO127 0x40e10670 16443ba8bf7cSMarek Vasut 16453ba8bf7cSMarek Vasut #define GPIO0_2 0x40e10674 16463ba8bf7cSMarek Vasut #define GPIO1_2 0x40e10678 16473ba8bf7cSMarek Vasut #define GPIO2_2 0x40e102dc 16483ba8bf7cSMarek Vasut #define GPIO3_2 0x40e102e0 16493ba8bf7cSMarek Vasut #define GPIO4_2 0x40e102e4 16503ba8bf7cSMarek Vasut #define GPIO5_2 0x40e102e8 16513ba8bf7cSMarek Vasut #define GPIO6_2 0x40e102ec 16523ba8bf7cSMarek Vasut 16533ba8bf7cSMarek Vasut #ifndef CONFIG_CPU_PXA300 /* PXA310 only */ 16543ba8bf7cSMarek Vasut #define GPIO7_2 0x40e1052c 16553ba8bf7cSMarek Vasut #define GPIO8_2 0x40e10530 16563ba8bf7cSMarek Vasut #define GPIO9_2 0x40e10534 16573ba8bf7cSMarek Vasut #define GPIO10_2 0x40e10538 16583ba8bf7cSMarek Vasut #endif 16593ba8bf7cSMarek Vasut #endif 16603ba8bf7cSMarek Vasut 16613ba8bf7cSMarek Vasut #ifdef CONFIG_CPU_MONAHANS 1662819833afSPeter Tyser /* MFPR Bit Definitions, see 4-10, Vol. 1 */ 1663819833afSPeter Tyser #define PULL_SEL 0x8000 1664819833afSPeter Tyser #define PULLUP_EN 0x4000 1665819833afSPeter Tyser #define PULLDOWN_EN 0x2000 1666819833afSPeter Tyser 1667819833afSPeter Tyser #define DRIVE_FAST_1mA 0x0 1668819833afSPeter Tyser #define DRIVE_FAST_2mA 0x400 1669819833afSPeter Tyser #define DRIVE_FAST_3mA 0x800 1670819833afSPeter Tyser #define DRIVE_FAST_4mA 0xC00 1671819833afSPeter Tyser #define DRIVE_SLOW_6mA 0x1000 1672819833afSPeter Tyser #define DRIVE_FAST_6mA 0x1400 1673819833afSPeter Tyser #define DRIVE_SLOW_10mA 0x1800 1674819833afSPeter Tyser #define DRIVE_FAST_10mA 0x1C00 1675819833afSPeter Tyser 1676819833afSPeter Tyser #define SLEEP_SEL 0x200 1677819833afSPeter Tyser #define SLEEP_DATA 0x100 1678819833afSPeter Tyser #define SLEEP_OE_N 0x80 1679819833afSPeter Tyser #define EDGE_CLEAR 0x40 1680819833afSPeter Tyser #define EDGE_FALL_EN 0x20 1681819833afSPeter Tyser #define EDGE_RISE_EN 0x10 1682819833afSPeter Tyser 1683819833afSPeter Tyser #define AF_SEL_0 0x0 /* Alternate function 0 (reset state) */ 1684819833afSPeter Tyser #define AF_SEL_1 0x1 /* Alternate function 1 */ 1685819833afSPeter Tyser #define AF_SEL_2 0x2 /* Alternate function 2 */ 1686819833afSPeter Tyser #define AF_SEL_3 0x3 /* Alternate function 3 */ 1687819833afSPeter Tyser #define AF_SEL_4 0x4 /* Alternate function 4 */ 1688819833afSPeter Tyser #define AF_SEL_5 0x5 /* Alternate function 5 */ 1689819833afSPeter Tyser #define AF_SEL_6 0x6 /* Alternate function 6 */ 1690819833afSPeter Tyser #define AF_SEL_7 0x7 /* Alternate function 7 */ 1691819833afSPeter Tyser 1692819833afSPeter Tyser #endif /* CONFIG_CPU_MONAHANS */ 1693819833afSPeter Tyser 1694819833afSPeter Tyser /* GPIO alternate function assignments */ 1695819833afSPeter Tyser 1696819833afSPeter Tyser #define GPIO1_RST 1 /* reset */ 1697819833afSPeter Tyser #define GPIO6_MMCCLK 6 /* MMC Clock */ 1698819833afSPeter Tyser #define GPIO8_48MHz 7 /* 48 MHz clock output */ 1699819833afSPeter Tyser #define GPIO8_MMCCS0 8 /* MMC Chip Select 0 */ 1700819833afSPeter Tyser #define GPIO9_MMCCS1 9 /* MMC Chip Select 1 */ 1701819833afSPeter Tyser #define GPIO10_RTCCLK 10 /* real time clock (1 Hz) */ 1702819833afSPeter Tyser #define GPIO11_3_6MHz 11 /* 3.6 MHz oscillator out */ 1703819833afSPeter Tyser #define GPIO12_32KHz 12 /* 32 kHz out */ 1704819833afSPeter Tyser #define GPIO13_MBGNT 13 /* memory controller grant */ 1705819833afSPeter Tyser #define GPIO14_MBREQ 14 /* alternate bus master request */ 1706819833afSPeter Tyser #define GPIO15_nCS_1 15 /* chip select 1 */ 1707819833afSPeter Tyser #define GPIO16_PWM0 16 /* PWM0 output */ 1708819833afSPeter Tyser #define GPIO17_PWM1 17 /* PWM1 output */ 1709819833afSPeter Tyser #define GPIO18_RDY 18 /* Ext. Bus Ready */ 1710819833afSPeter Tyser #define GPIO19_DREQ1 19 /* External DMA Request */ 1711819833afSPeter Tyser #define GPIO20_DREQ0 20 /* External DMA Request */ 1712819833afSPeter Tyser #define GPIO23_SCLK 23 /* SSP clock */ 1713819833afSPeter Tyser #define GPIO24_SFRM 24 /* SSP Frame */ 1714819833afSPeter Tyser #define GPIO25_STXD 25 /* SSP transmit */ 1715819833afSPeter Tyser #define GPIO26_SRXD 26 /* SSP receive */ 1716819833afSPeter Tyser #define GPIO27_SEXTCLK 27 /* SSP ext_clk */ 1717819833afSPeter Tyser #define GPIO28_BITCLK 28 /* AC97/I2S bit_clk */ 1718819833afSPeter Tyser #define GPIO29_SDATA_IN 29 /* AC97 Sdata_in0 / I2S Sdata_in */ 1719819833afSPeter Tyser #define GPIO30_SDATA_OUT 30 /* AC97/I2S Sdata_out */ 1720819833afSPeter Tyser #define GPIO31_SYNC 31 /* AC97/I2S sync */ 1721819833afSPeter Tyser #define GPIO32_SDATA_IN1 32 /* AC97 Sdata_in1 */ 1722819833afSPeter Tyser #define GPIO33_nCS_5 33 /* chip select 5 */ 1723819833afSPeter Tyser #define GPIO34_FFRXD 34 /* FFUART receive */ 1724819833afSPeter Tyser #define GPIO34_MMCCS0 34 /* MMC Chip Select 0 */ 1725819833afSPeter Tyser #define GPIO35_FFCTS 35 /* FFUART Clear to send */ 1726819833afSPeter Tyser #define GPIO36_FFDCD 36 /* FFUART Data carrier detect */ 1727819833afSPeter Tyser #define GPIO37_FFDSR 37 /* FFUART data set ready */ 1728819833afSPeter Tyser #define GPIO38_FFRI 38 /* FFUART Ring Indicator */ 1729819833afSPeter Tyser #define GPIO39_MMCCS1 39 /* MMC Chip Select 1 */ 1730819833afSPeter Tyser #define GPIO39_FFTXD 39 /* FFUART transmit data */ 1731819833afSPeter Tyser #define GPIO40_FFDTR 40 /* FFUART data terminal Ready */ 1732819833afSPeter Tyser #define GPIO41_FFRTS 41 /* FFUART request to send */ 1733819833afSPeter Tyser #define GPIO42_BTRXD 42 /* BTUART receive data */ 1734819833afSPeter Tyser #define GPIO43_BTTXD 43 /* BTUART transmit data */ 1735819833afSPeter Tyser #define GPIO44_BTCTS 44 /* BTUART clear to send */ 1736819833afSPeter Tyser #define GPIO45_BTRTS 45 /* BTUART request to send */ 1737819833afSPeter Tyser #define GPIO46_ICPRXD 46 /* ICP receive data */ 1738819833afSPeter Tyser #define GPIO46_STRXD 46 /* STD_UART receive data */ 1739819833afSPeter Tyser #define GPIO47_ICPTXD 47 /* ICP transmit data */ 1740819833afSPeter Tyser #define GPIO47_STTXD 47 /* STD_UART transmit data */ 1741819833afSPeter Tyser #define GPIO48_nPOE 48 /* Output Enable for Card Space */ 1742819833afSPeter Tyser #define GPIO49_nPWE 49 /* Write Enable for Card Space */ 1743819833afSPeter Tyser #define GPIO50_nPIOR 50 /* I/O Read for Card Space */ 1744819833afSPeter Tyser #define GPIO51_nPIOW 51 /* I/O Write for Card Space */ 1745819833afSPeter Tyser #define GPIO52_nPCE_1 52 /* Card Enable for Card Space */ 1746819833afSPeter Tyser #define GPIO53_nPCE_2 53 /* Card Enable for Card Space */ 1747819833afSPeter Tyser #define GPIO53_MMCCLK 53 /* MMC Clock */ 1748819833afSPeter Tyser #define GPIO54_MMCCLK 54 /* MMC Clock */ 1749819833afSPeter Tyser #define GPIO54_pSKTSEL 54 /* Socket Select for Card Space */ 1750819833afSPeter Tyser #define GPIO55_nPREG 55 /* Card Address bit 26 */ 1751819833afSPeter Tyser #define GPIO56_nPWAIT 56 /* Wait signal for Card Space */ 1752819833afSPeter Tyser #define GPIO57_nIOIS16 57 /* Bus Width select for I/O Card Space */ 1753819833afSPeter Tyser #define GPIO58_LDD_0 58 /* LCD data pin 0 */ 1754819833afSPeter Tyser #define GPIO59_LDD_1 59 /* LCD data pin 1 */ 1755819833afSPeter Tyser #define GPIO60_LDD_2 60 /* LCD data pin 2 */ 1756819833afSPeter Tyser #define GPIO61_LDD_3 61 /* LCD data pin 3 */ 1757819833afSPeter Tyser #define GPIO62_LDD_4 62 /* LCD data pin 4 */ 1758819833afSPeter Tyser #define GPIO63_LDD_5 63 /* LCD data pin 5 */ 1759819833afSPeter Tyser #define GPIO64_LDD_6 64 /* LCD data pin 6 */ 1760819833afSPeter Tyser #define GPIO65_LDD_7 65 /* LCD data pin 7 */ 1761819833afSPeter Tyser #define GPIO66_LDD_8 66 /* LCD data pin 8 */ 1762819833afSPeter Tyser #define GPIO66_MBREQ 66 /* alternate bus master req */ 1763819833afSPeter Tyser #define GPIO67_LDD_9 67 /* LCD data pin 9 */ 1764819833afSPeter Tyser #define GPIO67_MMCCS0 67 /* MMC Chip Select 0 */ 1765819833afSPeter Tyser #define GPIO68_LDD_10 68 /* LCD data pin 10 */ 1766819833afSPeter Tyser #define GPIO68_MMCCS1 68 /* MMC Chip Select 1 */ 1767819833afSPeter Tyser #define GPIO69_LDD_11 69 /* LCD data pin 11 */ 1768819833afSPeter Tyser #define GPIO69_MMCCLK 69 /* MMC_CLK */ 1769819833afSPeter Tyser #define GPIO70_LDD_12 70 /* LCD data pin 12 */ 1770819833afSPeter Tyser #define GPIO70_RTCCLK 70 /* Real Time clock (1 Hz) */ 1771819833afSPeter Tyser #define GPIO71_LDD_13 71 /* LCD data pin 13 */ 1772819833afSPeter Tyser #define GPIO71_3_6MHz 71 /* 3.6 MHz Oscillator clock */ 1773819833afSPeter Tyser #define GPIO72_LDD_14 72 /* LCD data pin 14 */ 1774819833afSPeter Tyser #define GPIO72_32kHz 72 /* 32 kHz clock */ 1775819833afSPeter Tyser #define GPIO73_LDD_15 73 /* LCD data pin 15 */ 1776819833afSPeter Tyser #define GPIO73_MBGNT 73 /* Memory controller grant */ 1777819833afSPeter Tyser #define GPIO74_LCD_FCLK 74 /* LCD Frame clock */ 1778819833afSPeter Tyser #define GPIO75_LCD_LCLK 75 /* LCD line clock */ 1779819833afSPeter Tyser #define GPIO76_LCD_PCLK 76 /* LCD Pixel clock */ 1780819833afSPeter Tyser #define GPIO77_LCD_ACBIAS 77 /* LCD AC Bias */ 1781819833afSPeter Tyser #define GPIO78_nCS_2 78 /* chip select 2 */ 1782819833afSPeter Tyser #define GPIO79_nCS_3 79 /* chip select 3 */ 1783819833afSPeter Tyser #define GPIO80_nCS_4 80 /* chip select 4 */ 1784819833afSPeter Tyser 1785819833afSPeter Tyser /* GPIO alternate function mode & direction */ 1786819833afSPeter Tyser 1787819833afSPeter Tyser #define GPIO_IN 0x000 1788819833afSPeter Tyser #define GPIO_OUT 0x080 1789819833afSPeter Tyser #define GPIO_ALT_FN_1_IN 0x100 1790819833afSPeter Tyser #define GPIO_ALT_FN_1_OUT 0x180 1791819833afSPeter Tyser #define GPIO_ALT_FN_2_IN 0x200 1792819833afSPeter Tyser #define GPIO_ALT_FN_2_OUT 0x280 1793819833afSPeter Tyser #define GPIO_ALT_FN_3_IN 0x300 1794819833afSPeter Tyser #define GPIO_ALT_FN_3_OUT 0x380 1795819833afSPeter Tyser #define GPIO_MD_MASK_NR 0x07f 1796819833afSPeter Tyser #define GPIO_MD_MASK_DIR 0x080 1797819833afSPeter Tyser #define GPIO_MD_MASK_FN 0x300 1798819833afSPeter Tyser 1799819833afSPeter Tyser #define GPIO1_RTS_MD ( 1 | GPIO_ALT_FN_1_IN) 1800819833afSPeter Tyser #define GPIO6_MMCCLK_MD ( 6 | GPIO_ALT_FN_1_OUT) 1801819833afSPeter Tyser #define GPIO8_48MHz_MD ( 8 | GPIO_ALT_FN_1_OUT) 1802819833afSPeter Tyser #define GPIO8_MMCCS0_MD ( 8 | GPIO_ALT_FN_1_OUT) 1803819833afSPeter Tyser #define GPIO9_MMCCS1_MD ( 9 | GPIO_ALT_FN_1_OUT) 1804819833afSPeter Tyser #define GPIO10_RTCCLK_MD (10 | GPIO_ALT_FN_1_OUT) 1805819833afSPeter Tyser #define GPIO11_3_6MHz_MD (11 | GPIO_ALT_FN_1_OUT) 1806819833afSPeter Tyser #define GPIO12_32KHz_MD (12 | GPIO_ALT_FN_1_OUT) 1807819833afSPeter Tyser #define GPIO13_MBGNT_MD (13 | GPIO_ALT_FN_2_OUT) 1808819833afSPeter Tyser #define GPIO14_MBREQ_MD (14 | GPIO_ALT_FN_1_IN) 1809819833afSPeter Tyser #define GPIO15_nCS_1_MD (15 | GPIO_ALT_FN_2_OUT) 1810819833afSPeter Tyser #define GPIO16_PWM0_MD (16 | GPIO_ALT_FN_2_OUT) 1811819833afSPeter Tyser #define GPIO17_PWM1_MD (17 | GPIO_ALT_FN_2_OUT) 1812819833afSPeter Tyser #define GPIO18_RDY_MD (18 | GPIO_ALT_FN_1_IN) 1813819833afSPeter Tyser #define GPIO19_DREQ1_MD (19 | GPIO_ALT_FN_1_IN) 1814819833afSPeter Tyser #define GPIO20_DREQ0_MD (20 | GPIO_ALT_FN_1_IN) 1815819833afSPeter Tyser #define GPIO23_SCLK_md (23 | GPIO_ALT_FN_2_OUT) 1816819833afSPeter Tyser #define GPIO24_SFRM_MD (24 | GPIO_ALT_FN_2_OUT) 1817819833afSPeter Tyser #define GPIO25_STXD_MD (25 | GPIO_ALT_FN_2_OUT) 1818819833afSPeter Tyser #define GPIO26_SRXD_MD (26 | GPIO_ALT_FN_1_IN) 1819819833afSPeter Tyser #define GPIO27_SEXTCLK_MD (27 | GPIO_ALT_FN_1_IN) 1820819833afSPeter Tyser #define GPIO28_BITCLK_AC97_MD (28 | GPIO_ALT_FN_1_IN) 1821819833afSPeter Tyser #define GPIO28_BITCLK_I2S_MD (28 | GPIO_ALT_FN_2_IN) 1822819833afSPeter Tyser #define GPIO29_SDATA_IN_AC97_MD (29 | GPIO_ALT_FN_1_IN) 1823819833afSPeter Tyser #define GPIO29_SDATA_IN_I2S_MD (29 | GPIO_ALT_FN_2_IN) 1824819833afSPeter Tyser #define GPIO30_SDATA_OUT_AC97_MD (30 | GPIO_ALT_FN_2_OUT) 1825819833afSPeter Tyser #define GPIO30_SDATA_OUT_I2S_MD (30 | GPIO_ALT_FN_1_OUT) 1826819833afSPeter Tyser #define GPIO31_SYNC_AC97_MD (31 | GPIO_ALT_FN_2_OUT) 1827819833afSPeter Tyser #define GPIO31_SYNC_I2S_MD (31 | GPIO_ALT_FN_1_OUT) 1828819833afSPeter Tyser #define GPIO32_SDATA_IN1_AC97_MD (32 | GPIO_ALT_FN_1_IN) 1829819833afSPeter Tyser #define GPIO33_nCS_5_MD (33 | GPIO_ALT_FN_2_OUT) 1830819833afSPeter Tyser #define GPIO34_FFRXD_MD (34 | GPIO_ALT_FN_1_IN) 1831819833afSPeter Tyser #define GPIO34_MMCCS0_MD (34 | GPIO_ALT_FN_2_OUT) 1832819833afSPeter Tyser #define GPIO35_FFCTS_MD (35 | GPIO_ALT_FN_1_IN) 1833819833afSPeter Tyser #define GPIO36_FFDCD_MD (36 | GPIO_ALT_FN_1_IN) 1834819833afSPeter Tyser #define GPIO37_FFDSR_MD (37 | GPIO_ALT_FN_1_IN) 1835819833afSPeter Tyser #define GPIO38_FFRI_MD (38 | GPIO_ALT_FN_1_IN) 1836819833afSPeter Tyser #define GPIO39_MMCCS1_MD (39 | GPIO_ALT_FN_1_OUT) 1837819833afSPeter Tyser #define GPIO39_FFTXD_MD (39 | GPIO_ALT_FN_2_OUT) 1838819833afSPeter Tyser #define GPIO40_FFDTR_MD (40 | GPIO_ALT_FN_2_OUT) 1839819833afSPeter Tyser #define GPIO41_FFRTS_MD (41 | GPIO_ALT_FN_2_OUT) 1840819833afSPeter Tyser #define GPIO42_BTRXD_MD (42 | GPIO_ALT_FN_1_IN) 1841819833afSPeter Tyser #define GPIO43_BTTXD_MD (43 | GPIO_ALT_FN_2_OUT) 1842819833afSPeter Tyser #define GPIO44_BTCTS_MD (44 | GPIO_ALT_FN_1_IN) 1843819833afSPeter Tyser #define GPIO45_BTRTS_MD (45 | GPIO_ALT_FN_2_OUT) 1844819833afSPeter Tyser #define GPIO46_ICPRXD_MD (46 | GPIO_ALT_FN_1_IN) 1845819833afSPeter Tyser #define GPIO46_STRXD_MD (46 | GPIO_ALT_FN_2_IN) 1846819833afSPeter Tyser #define GPIO47_ICPTXD_MD (47 | GPIO_ALT_FN_2_OUT) 1847819833afSPeter Tyser #define GPIO47_STTXD_MD (47 | GPIO_ALT_FN_1_OUT) 1848819833afSPeter Tyser #define GPIO48_nPOE_MD (48 | GPIO_ALT_FN_2_OUT) 1849819833afSPeter Tyser #define GPIO49_nPWE_MD (49 | GPIO_ALT_FN_2_OUT) 1850819833afSPeter Tyser #define GPIO50_nPIOR_MD (50 | GPIO_ALT_FN_2_OUT) 1851819833afSPeter Tyser #define GPIO51_nPIOW_MD (51 | GPIO_ALT_FN_2_OUT) 1852819833afSPeter Tyser #define GPIO52_nPCE_1_MD (52 | GPIO_ALT_FN_2_OUT) 1853819833afSPeter Tyser #define GPIO53_nPCE_2_MD (53 | GPIO_ALT_FN_2_OUT) 1854819833afSPeter Tyser #define GPIO53_MMCCLK_MD (53 | GPIO_ALT_FN_1_OUT) 1855819833afSPeter Tyser #define GPIO54_MMCCLK_MD (54 | GPIO_ALT_FN_1_OUT) 1856819833afSPeter Tyser #define GPIO54_pSKTSEL_MD (54 | GPIO_ALT_FN_2_OUT) 1857819833afSPeter Tyser #define GPIO55_nPREG_MD (55 | GPIO_ALT_FN_2_OUT) 1858819833afSPeter Tyser #define GPIO56_nPWAIT_MD (56 | GPIO_ALT_FN_1_IN) 1859819833afSPeter Tyser #define GPIO57_nIOIS16_MD (57 | GPIO_ALT_FN_1_IN) 1860819833afSPeter Tyser #define GPIO58_LDD_0_MD (58 | GPIO_ALT_FN_2_OUT) 1861819833afSPeter Tyser #define GPIO59_LDD_1_MD (59 | GPIO_ALT_FN_2_OUT) 1862819833afSPeter Tyser #define GPIO60_LDD_2_MD (60 | GPIO_ALT_FN_2_OUT) 1863819833afSPeter Tyser #define GPIO61_LDD_3_MD (61 | GPIO_ALT_FN_2_OUT) 1864819833afSPeter Tyser #define GPIO62_LDD_4_MD (62 | GPIO_ALT_FN_2_OUT) 1865819833afSPeter Tyser #define GPIO63_LDD_5_MD (63 | GPIO_ALT_FN_2_OUT) 1866819833afSPeter Tyser #define GPIO64_LDD_6_MD (64 | GPIO_ALT_FN_2_OUT) 1867819833afSPeter Tyser #define GPIO65_LDD_7_MD (65 | GPIO_ALT_FN_2_OUT) 1868819833afSPeter Tyser #define GPIO66_LDD_8_MD (66 | GPIO_ALT_FN_2_OUT) 1869819833afSPeter Tyser #define GPIO66_MBREQ_MD (66 | GPIO_ALT_FN_1_IN) 1870819833afSPeter Tyser #define GPIO67_LDD_9_MD (67 | GPIO_ALT_FN_2_OUT) 1871819833afSPeter Tyser #define GPIO67_MMCCS0_MD (67 | GPIO_ALT_FN_1_OUT) 1872819833afSPeter Tyser #define GPIO68_LDD_10_MD (68 | GPIO_ALT_FN_2_OUT) 1873819833afSPeter Tyser #define GPIO68_MMCCS1_MD (68 | GPIO_ALT_FN_1_OUT) 1874819833afSPeter Tyser #define GPIO69_LDD_11_MD (69 | GPIO_ALT_FN_2_OUT) 1875819833afSPeter Tyser #define GPIO69_MMCCLK_MD (69 | GPIO_ALT_FN_1_OUT) 1876819833afSPeter Tyser #define GPIO70_LDD_12_MD (70 | GPIO_ALT_FN_2_OUT) 1877819833afSPeter Tyser #define GPIO70_RTCCLK_MD (70 | GPIO_ALT_FN_1_OUT) 1878819833afSPeter Tyser #define GPIO71_LDD_13_MD (71 | GPIO_ALT_FN_2_OUT) 1879819833afSPeter Tyser #define GPIO71_3_6MHz_MD (71 | GPIO_ALT_FN_1_OUT) 1880819833afSPeter Tyser #define GPIO72_LDD_14_MD (72 | GPIO_ALT_FN_2_OUT) 1881819833afSPeter Tyser #define GPIO72_32kHz_MD (72 | GPIO_ALT_FN_1_OUT) 1882819833afSPeter Tyser #define GPIO73_LDD_15_MD (73 | GPIO_ALT_FN_2_OUT) 1883819833afSPeter Tyser #define GPIO73_MBGNT_MD (73 | GPIO_ALT_FN_1_OUT) 1884819833afSPeter Tyser #define GPIO74_LCD_FCLK_MD (74 | GPIO_ALT_FN_2_OUT) 1885819833afSPeter Tyser #define GPIO75_LCD_LCLK_MD (75 | GPIO_ALT_FN_2_OUT) 1886819833afSPeter Tyser #define GPIO76_LCD_PCLK_MD (76 | GPIO_ALT_FN_2_OUT) 1887819833afSPeter Tyser #define GPIO77_LCD_ACBIAS_MD (77 | GPIO_ALT_FN_2_OUT) 1888819833afSPeter Tyser #define GPIO78_nCS_2_MD (78 | GPIO_ALT_FN_2_OUT) 1889819833afSPeter Tyser #define GPIO79_nCS_3_MD (79 | GPIO_ALT_FN_2_OUT) 1890819833afSPeter Tyser #define GPIO80_nCS_4_MD (80 | GPIO_ALT_FN_2_OUT) 1891819833afSPeter Tyser 1892819833afSPeter Tyser #define GPIO117_SCL (117 | GPIO_ALT_FN_1_OUT) 1893819833afSPeter Tyser #define GPIO118_SDA (118 | GPIO_ALT_FN_1_OUT) 1894819833afSPeter Tyser 1895819833afSPeter Tyser /* 1896819833afSPeter Tyser * Power Manager 1897819833afSPeter Tyser */ 1898819833afSPeter Tyser #ifdef CONFIG_CPU_MONAHANS 1899819833afSPeter Tyser 19003ba8bf7cSMarek Vasut #define ASCR 0x40F40000 /* Application Subsystem Power Status/Control Register */ 19013ba8bf7cSMarek Vasut #define ARSR 0x40F40004 /* Application Subsystem Reset Status Register */ 19023ba8bf7cSMarek Vasut #define AD3ER 0x40F40008 /* Application Subsystem D3 state Wakeup Enable Register */ 19033ba8bf7cSMarek Vasut #define AD3SR 0x40F4000C /* Application Subsystem D3 state Wakeup Status Register */ 19043ba8bf7cSMarek Vasut #define AD2D0ER 0x40F40010 /* Application Subsystem D2 to D0 state Wakeup Enable Register */ 19053ba8bf7cSMarek Vasut #define AD2D0SR 0x40F40014 /* Application Subsystem D2 to D0 state Wakeup Status Register */ 19063ba8bf7cSMarek Vasut #define AD2D1ER 0x40F40018 /* Application Subsystem D2 to D1 state Wakeup Enable Register */ 19073ba8bf7cSMarek Vasut #define AD2D1SR 0x40F4001C /* Application Subsystem D2 to D1 state Wakeup Status Register */ 19083ba8bf7cSMarek Vasut #define AD1D0ER 0x40F40020 /* Application Subsystem D1 to D0 state Wakeup Enable Register */ 19093ba8bf7cSMarek Vasut #define AD1D0SR 0x40F40024 /* Application Subsystem D1 to D0 state Wakeup Status Register */ 19103ba8bf7cSMarek Vasut #define ASDCNT 0x40F40028 /* Application Subsystem SRAM Drowsy Count Register */ 19113ba8bf7cSMarek Vasut #define AD3R 0x40F40030 /* Application Subsystem D3 State Configuration Register */ 19123ba8bf7cSMarek Vasut #define AD2R 0x40F40034 /* Application Subsystem D2 State Configuration Register */ 19133ba8bf7cSMarek Vasut #define AD1R 0x40F40038 /* Application Subsystem D1 State Configuration Register */ 1914819833afSPeter Tyser 19153ba8bf7cSMarek Vasut #define PMCR 0x40F50000 /* Power Manager Control Register */ 19163ba8bf7cSMarek Vasut #define PSR 0x40F50004 /* Power Manager S2 Status Register */ 19173ba8bf7cSMarek Vasut #define PSPR 0x40F50008 /* Power Manager Scratch Pad Register */ 19183ba8bf7cSMarek Vasut #define PCFR 0x40F5000C /* Power Manager General Configuration Register */ 19193ba8bf7cSMarek Vasut #define PWER 0x40F50010 /* Power Manager Wake-up Enable Register */ 19203ba8bf7cSMarek Vasut #define PWSR 0x40F50014 /* Power Manager Wake-up Status Register */ 19213ba8bf7cSMarek Vasut #define PECR 0x40F50018 /* Power Manager EXT_WAKEUP[1:0] Control Register */ 19223ba8bf7cSMarek Vasut #define DCDCSR 0x40F50080 /* DC-DC Controller Status Register */ 19233ba8bf7cSMarek Vasut #define PVCR 0x40F50100 /* Power Manager Voltage Change Control Register */ 19243ba8bf7cSMarek Vasut #define PCMD(x) (0x40F50110 + x*4) 19253ba8bf7cSMarek Vasut #define PCMD0 (0x40F50110 + 0 * 4) 19263ba8bf7cSMarek Vasut #define PCMD1 (0x40F50110 + 1 * 4) 19273ba8bf7cSMarek Vasut #define PCMD2 (0x40F50110 + 2 * 4) 19283ba8bf7cSMarek Vasut #define PCMD3 (0x40F50110 + 3 * 4) 19293ba8bf7cSMarek Vasut #define PCMD4 (0x40F50110 + 4 * 4) 19303ba8bf7cSMarek Vasut #define PCMD5 (0x40F50110 + 5 * 4) 19313ba8bf7cSMarek Vasut #define PCMD6 (0x40F50110 + 6 * 4) 19323ba8bf7cSMarek Vasut #define PCMD7 (0x40F50110 + 7 * 4) 19333ba8bf7cSMarek Vasut #define PCMD8 (0x40F50110 + 8 * 4) 19343ba8bf7cSMarek Vasut #define PCMD9 (0x40F50110 + 9 * 4) 19353ba8bf7cSMarek Vasut #define PCMD10 (0x40F50110 + 10 * 4) 19363ba8bf7cSMarek Vasut #define PCMD11 (0x40F50110 + 11 * 4) 19373ba8bf7cSMarek Vasut #define PCMD12 (0x40F50110 + 12 * 4) 19383ba8bf7cSMarek Vasut #define PCMD13 (0x40F50110 + 13 * 4) 19393ba8bf7cSMarek Vasut #define PCMD14 (0x40F50110 + 14 * 4) 19403ba8bf7cSMarek Vasut #define PCMD15 (0x40F50110 + 15 * 4) 19413ba8bf7cSMarek Vasut #define PCMD16 (0x40F50110 + 16 * 4) 19423ba8bf7cSMarek Vasut #define PCMD17 (0x40F50110 + 17 * 4) 19433ba8bf7cSMarek Vasut #define PCMD18 (0x40F50110 + 18 * 4) 19443ba8bf7cSMarek Vasut #define PCMD19 (0x40F50110 + 19 * 4) 19453ba8bf7cSMarek Vasut #define PCMD20 (0x40F50110 + 20 * 4) 19463ba8bf7cSMarek Vasut #define PCMD21 (0x40F50110 + 21 * 4) 19473ba8bf7cSMarek Vasut #define PCMD22 (0x40F50110 + 22 * 4) 19483ba8bf7cSMarek Vasut #define PCMD23 (0x40F50110 + 23 * 4) 19493ba8bf7cSMarek Vasut #define PCMD24 (0x40F50110 + 24 * 4) 19503ba8bf7cSMarek Vasut #define PCMD25 (0x40F50110 + 25 * 4) 19513ba8bf7cSMarek Vasut #define PCMD26 (0x40F50110 + 26 * 4) 19523ba8bf7cSMarek Vasut #define PCMD27 (0x40F50110 + 27 * 4) 19533ba8bf7cSMarek Vasut #define PCMD28 (0x40F50110 + 28 * 4) 19543ba8bf7cSMarek Vasut #define PCMD29 (0x40F50110 + 29 * 4) 19553ba8bf7cSMarek Vasut #define PCMD30 (0x40F50110 + 30 * 4) 19563ba8bf7cSMarek Vasut #define PCMD31 (0x40F50110 + 31 * 4) 1957819833afSPeter Tyser 1958819833afSPeter Tyser #define PCMD_MBC (1<<12) 1959819833afSPeter Tyser #define PCMD_DCE (1<<11) 1960819833afSPeter Tyser #define PCMD_LC (1<<10) 1961819833afSPeter Tyser #define PCMD_SQC (3<<8) /* only 00 and 01 are valid */ 1962819833afSPeter Tyser 1963819833afSPeter Tyser #define PVCR_FVC (0x1 << 28) 1964819833afSPeter Tyser #define PVCR_VCSA (0x1<<14) 1965819833afSPeter Tyser #define PVCR_CommandDelay (0xf80) 19663ba8bf7cSMarek Vasut #define PVCR_ReadPointer 0x01f00000 1967819833afSPeter Tyser #define PVCR_SlaveAddress (0x7f) 1968819833afSPeter Tyser 1969819833afSPeter Tyser #else /* ifdef CONFIG_CPU_MONAHANS */ 1970819833afSPeter Tyser 19713ba8bf7cSMarek Vasut #define PMCR 0x40F00000 /* Power Manager Control Register */ 19723ba8bf7cSMarek Vasut #define PSSR 0x40F00004 /* Power Manager Sleep Status Register */ 19733ba8bf7cSMarek Vasut #define PSPR 0x40F00008 /* Power Manager Scratch Pad Register */ 19743ba8bf7cSMarek Vasut #define PWER 0x40F0000C /* Power Manager Wake-up Enable Register */ 19753ba8bf7cSMarek Vasut #define PRER 0x40F00010 /* Power Manager GPIO Rising-Edge Detect Enable Register */ 19763ba8bf7cSMarek Vasut #define PFER 0x40F00014 /* Power Manager GPIO Falling-Edge Detect Enable Register */ 19773ba8bf7cSMarek Vasut #define PEDR 0x40F00018 /* Power Manager GPIO Edge Detect Status Register */ 19783ba8bf7cSMarek Vasut #define PCFR 0x40F0001C /* Power Manager General Configuration Register */ 19793ba8bf7cSMarek Vasut #define PGSR0 0x40F00020 /* Power Manager GPIO Sleep State Register for GP[31-0] */ 19803ba8bf7cSMarek Vasut #define PGSR1 0x40F00024 /* Power Manager GPIO Sleep State Register for GP[63-32] */ 19813ba8bf7cSMarek Vasut #define PGSR2 0x40F00028 /* Power Manager GPIO Sleep State Register for GP[84-64] */ 19823ba8bf7cSMarek Vasut #define PGSR3 0x40F0002C /* Power Manager GPIO Sleep State Register for GP[118-96] */ 19833ba8bf7cSMarek Vasut #define RCSR 0x40F00030 /* Reset Controller Status Register */ 1984819833afSPeter Tyser 19853ba8bf7cSMarek Vasut #define PSLR 0x40F00034 /* Power Manager Sleep Config Register */ 19863ba8bf7cSMarek Vasut #define PSTR 0x40F00038 /* Power Manager Standby Config Register */ 19873ba8bf7cSMarek Vasut #define PSNR 0x40F0003C /* Power Manager Sense Config Register */ 19883ba8bf7cSMarek Vasut #define PVCR 0x40F00040 /* Power Manager VoltageControl Register */ 19893ba8bf7cSMarek Vasut #define PKWR 0x40F00050 /* Power Manager KB Wake-up Enable Reg */ 19903ba8bf7cSMarek Vasut #define PKSR 0x40F00054 /* Power Manager KB Level-Detect Register */ 19913ba8bf7cSMarek Vasut #define PCMD(x) (0x40F00080 + x*4) 19923ba8bf7cSMarek Vasut #define PCMD0 (0x40F00080 + 0 * 4) 19933ba8bf7cSMarek Vasut #define PCMD1 (0x40F00080 + 1 * 4) 19943ba8bf7cSMarek Vasut #define PCMD2 (0x40F00080 + 2 * 4) 19953ba8bf7cSMarek Vasut #define PCMD3 (0x40F00080 + 3 * 4) 19963ba8bf7cSMarek Vasut #define PCMD4 (0x40F00080 + 4 * 4) 19973ba8bf7cSMarek Vasut #define PCMD5 (0x40F00080 + 5 * 4) 19983ba8bf7cSMarek Vasut #define PCMD6 (0x40F00080 + 6 * 4) 19993ba8bf7cSMarek Vasut #define PCMD7 (0x40F00080 + 7 * 4) 20003ba8bf7cSMarek Vasut #define PCMD8 (0x40F00080 + 8 * 4) 20013ba8bf7cSMarek Vasut #define PCMD9 (0x40F00080 + 9 * 4) 20023ba8bf7cSMarek Vasut #define PCMD10 (0x40F00080 + 10 * 4) 20033ba8bf7cSMarek Vasut #define PCMD11 (0x40F00080 + 11 * 4) 20043ba8bf7cSMarek Vasut #define PCMD12 (0x40F00080 + 12 * 4) 20053ba8bf7cSMarek Vasut #define PCMD13 (0x40F00080 + 13 * 4) 20063ba8bf7cSMarek Vasut #define PCMD14 (0x40F00080 + 14 * 4) 20073ba8bf7cSMarek Vasut #define PCMD15 (0x40F00080 + 15 * 4) 20083ba8bf7cSMarek Vasut #define PCMD16 (0x40F00080 + 16 * 4) 20093ba8bf7cSMarek Vasut #define PCMD17 (0x40F00080 + 17 * 4) 20103ba8bf7cSMarek Vasut #define PCMD18 (0x40F00080 + 18 * 4) 20113ba8bf7cSMarek Vasut #define PCMD19 (0x40F00080 + 19 * 4) 20123ba8bf7cSMarek Vasut #define PCMD20 (0x40F00080 + 20 * 4) 20133ba8bf7cSMarek Vasut #define PCMD21 (0x40F00080 + 21 * 4) 20143ba8bf7cSMarek Vasut #define PCMD22 (0x40F00080 + 22 * 4) 20153ba8bf7cSMarek Vasut #define PCMD23 (0x40F00080 + 23 * 4) 20163ba8bf7cSMarek Vasut #define PCMD24 (0x40F00080 + 24 * 4) 20173ba8bf7cSMarek Vasut #define PCMD25 (0x40F00080 + 25 * 4) 20183ba8bf7cSMarek Vasut #define PCMD26 (0x40F00080 + 26 * 4) 20193ba8bf7cSMarek Vasut #define PCMD27 (0x40F00080 + 27 * 4) 20203ba8bf7cSMarek Vasut #define PCMD28 (0x40F00080 + 28 * 4) 20213ba8bf7cSMarek Vasut #define PCMD29 (0x40F00080 + 29 * 4) 20223ba8bf7cSMarek Vasut #define PCMD30 (0x40F00080 + 30 * 4) 20233ba8bf7cSMarek Vasut #define PCMD31 (0x40F00080 + 31 * 4) 2024819833afSPeter Tyser 2025819833afSPeter Tyser #define PCMD_MBC (1<<12) 2026819833afSPeter Tyser #define PCMD_DCE (1<<11) 2027819833afSPeter Tyser #define PCMD_LC (1<<10) 2028819833afSPeter Tyser /* FIXME: PCMD_SQC need be checked. */ 2029819833afSPeter Tyser #define PCMD_SQC (3<<8) /* currently only bit 8 is changerable, */ 2030819833afSPeter Tyser /* bit 9 should be 0 all day. */ 2031819833afSPeter Tyser #define PVCR_VCSA (0x1<<14) 2032819833afSPeter Tyser #define PVCR_CommandDelay (0xf80) 2033819833afSPeter Tyser /* define MACRO for Power Manager General Configuration Register (PCFR) */ 2034819833afSPeter Tyser #define PCFR_FVC (0x1 << 10) 2035819833afSPeter Tyser #define PCFR_PI2C_EN (0x1 << 6) 2036819833afSPeter Tyser 2037819833afSPeter Tyser #define PSSR_OTGPH (1 << 6) /* OTG Peripheral control Hold */ 2038819833afSPeter Tyser #define PSSR_RDH (1 << 5) /* Read Disable Hold */ 2039819833afSPeter Tyser #define PSSR_PH (1 << 4) /* Peripheral Control Hold */ 2040819833afSPeter Tyser #define PSSR_VFS (1 << 2) /* VDD Fault Status */ 2041819833afSPeter Tyser #define PSSR_BFS (1 << 1) /* Battery Fault Status */ 2042819833afSPeter Tyser #define PSSR_SSS (1 << 0) /* Software Sleep Status */ 2043819833afSPeter Tyser 2044819833afSPeter Tyser #define PCFR_DS (1 << 3) /* Deep Sleep Mode */ 2045819833afSPeter Tyser #define PCFR_FS (1 << 2) /* Float Static Chip Selects */ 2046819833afSPeter Tyser #define PCFR_FP (1 << 1) /* Float PCMCIA controls */ 2047819833afSPeter Tyser #define PCFR_OPDE (1 << 0) /* 3.6864 MHz oscillator power-down enable */ 2048819833afSPeter Tyser 2049819833afSPeter Tyser #define RCSR_GPR (1 << 3) /* GPIO Reset */ 2050819833afSPeter Tyser #define RCSR_SMR (1 << 2) /* Sleep Mode */ 2051819833afSPeter Tyser #define RCSR_WDR (1 << 1) /* Watchdog Reset */ 2052819833afSPeter Tyser #define RCSR_HWR (1 << 0) /* Hardware Reset */ 2053819833afSPeter Tyser 2054819833afSPeter Tyser #endif /* CONFIG_CPU_MONAHANS */ 2055819833afSPeter Tyser 2056819833afSPeter Tyser /* 2057819833afSPeter Tyser * SSP Serial Port Registers 2058819833afSPeter Tyser */ 20593ba8bf7cSMarek Vasut #define SSCR0 0x41000000 /* SSP Control Register 0 */ 20603ba8bf7cSMarek Vasut #define SSCR1 0x41000004 /* SSP Control Register 1 */ 20613ba8bf7cSMarek Vasut #define SSSR 0x41000008 /* SSP Status Register */ 20623ba8bf7cSMarek Vasut #define SSITR 0x4100000C /* SSP Interrupt Test Register */ 20633ba8bf7cSMarek Vasut #define SSDR 0x41000010 /* (Write / Read) SSP Data Write Register/SSP Data Read Register */ 2064819833afSPeter Tyser 2065819833afSPeter Tyser /* 2066819833afSPeter Tyser * MultiMediaCard (MMC) controller 2067819833afSPeter Tyser */ 20683ba8bf7cSMarek Vasut #define MMC_STRPCL 0x41100000 /* Control to start and stop MMC clock */ 20693ba8bf7cSMarek Vasut #define MMC_STAT 0x41100004 /* MMC Status Register (read only) */ 20703ba8bf7cSMarek Vasut #define MMC_CLKRT 0x41100008 /* MMC clock rate */ 20713ba8bf7cSMarek Vasut #define MMC_SPI 0x4110000c /* SPI mode control bits */ 20723ba8bf7cSMarek Vasut #define MMC_CMDAT 0x41100010 /* Command/response/data sequence control */ 20733ba8bf7cSMarek Vasut #define MMC_RESTO 0x41100014 /* Expected response time out */ 20743ba8bf7cSMarek Vasut #define MMC_RDTO 0x41100018 /* Expected data read time out */ 20753ba8bf7cSMarek Vasut #define MMC_BLKLEN 0x4110001c /* Block length of data transaction */ 20763ba8bf7cSMarek Vasut #define MMC_NOB 0x41100020 /* Number of blocks, for block mode */ 20773ba8bf7cSMarek Vasut #define MMC_PRTBUF 0x41100024 /* Partial MMC_TXFIFO FIFO written */ 20783ba8bf7cSMarek Vasut #define MMC_I_MASK 0x41100028 /* Interrupt Mask */ 20793ba8bf7cSMarek Vasut #define MMC_I_REG 0x4110002c /* Interrupt Register (read only) */ 20803ba8bf7cSMarek Vasut #define MMC_CMD 0x41100030 /* Index of current command */ 20813ba8bf7cSMarek Vasut #define MMC_ARGH 0x41100034 /* MSW part of the current command argument */ 20823ba8bf7cSMarek Vasut #define MMC_ARGL 0x41100038 /* LSW part of the current command argument */ 20833ba8bf7cSMarek Vasut #define MMC_RES 0x4110003c /* Response FIFO (read only) */ 20843ba8bf7cSMarek Vasut #define MMC_RXFIFO 0x41100040 /* Receive FIFO (read only) */ 20853ba8bf7cSMarek Vasut #define MMC_TXFIFO 0x41100044 /* Transmit FIFO (write only) */ 2086819833afSPeter Tyser 2087819833afSPeter Tyser 2088819833afSPeter Tyser /* 2089819833afSPeter Tyser * LCD 2090819833afSPeter Tyser */ 20913ba8bf7cSMarek Vasut #define LCCR0 0x44000000 /* LCD Controller Control Register 0 */ 20923ba8bf7cSMarek Vasut #define LCCR1 0x44000004 /* LCD Controller Control Register 1 */ 20933ba8bf7cSMarek Vasut #define LCCR2 0x44000008 /* LCD Controller Control Register 2 */ 20943ba8bf7cSMarek Vasut #define LCCR3 0x4400000C /* LCD Controller Control Register 3 */ 20953ba8bf7cSMarek Vasut #define DFBR0 0x44000020 /* DMA Channel 0 Frame Branch Register */ 20963ba8bf7cSMarek Vasut #define DFBR1 0x44000024 /* DMA Channel 1 Frame Branch Register */ 20973ba8bf7cSMarek Vasut #define LCSR0 0x44000038 /* LCD Controller Status Register */ 20983ba8bf7cSMarek Vasut #define LCSR1 0x44000034 /* LCD Controller Status Register */ 20993ba8bf7cSMarek Vasut #define LIIDR 0x4400003C /* LCD Controller Interrupt ID Register */ 21003ba8bf7cSMarek Vasut #define TMEDRGBR 0x44000040 /* TMED RGB Seed Register */ 21013ba8bf7cSMarek Vasut #define TMEDCR 0x44000044 /* TMED Control Register */ 2102819833afSPeter Tyser 21033ba8bf7cSMarek Vasut #define FDADR0 0x44000200 /* DMA Channel 0 Frame Descriptor Address Register */ 21043ba8bf7cSMarek Vasut #define FSADR0 0x44000204 /* DMA Channel 0 Frame Source Address Register */ 21053ba8bf7cSMarek Vasut #define FIDR0 0x44000208 /* DMA Channel 0 Frame ID Register */ 21063ba8bf7cSMarek Vasut #define LDCMD0 0x4400020C /* DMA Channel 0 Command Register */ 21073ba8bf7cSMarek Vasut #define FDADR1 0x44000210 /* DMA Channel 1 Frame Descriptor Address Register */ 21083ba8bf7cSMarek Vasut #define FSADR1 0x44000214 /* DMA Channel 1 Frame Source Address Register */ 21093ba8bf7cSMarek Vasut #define FIDR1 0x44000218 /* DMA Channel 1 Frame ID Register */ 21103ba8bf7cSMarek Vasut #define LDCMD1 0x4400021C /* DMA Channel 1 Command Register */ 2111819833afSPeter Tyser 2112819833afSPeter Tyser #define LCCR0_ENB (1 << 0) /* LCD Controller enable */ 2113819833afSPeter Tyser #define LCCR0_CMS (1 << 1) /* Color = 0, Monochrome = 1 */ 2114819833afSPeter Tyser #define LCCR0_SDS (1 << 2) /* Single Panel = 0, Dual Panel = 1 */ 2115819833afSPeter Tyser #define LCCR0_LDM (1 << 3) /* LCD Disable Done Mask */ 2116819833afSPeter Tyser #define LCCR0_SFM (1 << 4) /* Start of frame mask */ 2117819833afSPeter Tyser #define LCCR0_IUM (1 << 5) /* Input FIFO underrun mask */ 2118819833afSPeter Tyser #define LCCR0_EFM (1 << 6) /* End of Frame mask */ 2119819833afSPeter Tyser #define LCCR0_PAS (1 << 7) /* Passive = 0, Active = 1 */ 2120819833afSPeter Tyser #define LCCR0_BLE (1 << 8) /* Little Endian = 0, Big Endian = 1 */ 2121819833afSPeter Tyser #define LCCR0_DPD (1 << 9) /* Double Pixel mode, 4 pixel value = 0, 8 pixle values = 1 */ 2122819833afSPeter Tyser #define LCCR0_DIS (1 << 10) /* LCD Disable */ 2123819833afSPeter Tyser #define LCCR0_QDM (1 << 11) /* LCD Quick Disable mask */ 2124819833afSPeter Tyser #define LCCR0_PDD (0xff << 12) /* Palette DMA request delay */ 2125819833afSPeter Tyser #define LCCR0_PDD_S 12 2126819833afSPeter Tyser #define LCCR0_BM (1 << 20) /* Branch mask */ 2127819833afSPeter Tyser #define LCCR0_OUM (1 << 21) /* Output FIFO underrun mask */ 2128abc20abaSMarek Vasut #if defined(CONFIG_CPU_PXA27X) 2129819833afSPeter Tyser #define LCCR0_LCDT (1 << 22) /* LCD Panel Type */ 2130819833afSPeter Tyser #define LCCR0_RDSTM (1 << 23) /* Read Status Interrupt Mask */ 2131819833afSPeter Tyser #define LCCR0_CMDIM (1 << 24) /* Command Interrupt Mask */ 2132819833afSPeter Tyser #endif 2133819833afSPeter Tyser 2134819833afSPeter Tyser #define LCCR1_PPL Fld (10, 0) /* Pixels Per Line - 1 */ 2135819833afSPeter Tyser #define LCCR1_DisWdth(Pixel) /* Display Width [1..800 pix.] */ \ 2136819833afSPeter Tyser (((Pixel) - 1) << FShft (LCCR1_PPL)) 2137819833afSPeter Tyser 2138819833afSPeter Tyser #define LCCR1_HSW Fld (6, 10) /* Horizontal Synchronization */ 2139819833afSPeter Tyser #define LCCR1_HorSnchWdth(Tpix) /* Horizontal Synchronization */ \ 2140819833afSPeter Tyser /* pulse Width [1..64 Tpix] */ \ 2141819833afSPeter Tyser (((Tpix) - 1) << FShft (LCCR1_HSW)) 2142819833afSPeter Tyser 2143819833afSPeter Tyser #define LCCR1_ELW Fld (8, 16) /* End-of-Line pixel clock Wait */ 2144819833afSPeter Tyser /* count - 1 [Tpix] */ 2145819833afSPeter Tyser #define LCCR1_EndLnDel(Tpix) /* End-of-Line Delay */ \ 2146819833afSPeter Tyser /* [1..256 Tpix] */ \ 2147819833afSPeter Tyser (((Tpix) - 1) << FShft (LCCR1_ELW)) 2148819833afSPeter Tyser 2149819833afSPeter Tyser #define LCCR1_BLW Fld (8, 24) /* Beginning-of-Line pixel clock */ 2150819833afSPeter Tyser /* Wait count - 1 [Tpix] */ 2151819833afSPeter Tyser #define LCCR1_BegLnDel(Tpix) /* Beginning-of-Line Delay */ \ 2152819833afSPeter Tyser /* [1..256 Tpix] */ \ 2153819833afSPeter Tyser (((Tpix) - 1) << FShft (LCCR1_BLW)) 2154819833afSPeter Tyser 2155819833afSPeter Tyser 2156819833afSPeter Tyser #define LCCR2_LPP Fld (10, 0) /* Line Per Panel - 1 */ 2157819833afSPeter Tyser #define LCCR2_DisHght(Line) /* Display Height [1..1024 lines] */ \ 2158819833afSPeter Tyser (((Line) - 1) << FShft (LCCR2_LPP)) 2159819833afSPeter Tyser 2160819833afSPeter Tyser #define LCCR2_VSW Fld (6, 10) /* Vertical Synchronization pulse */ 2161819833afSPeter Tyser /* Width - 1 [Tln] (L_FCLK) */ 2162819833afSPeter Tyser #define LCCR2_VrtSnchWdth(Tln) /* Vertical Synchronization pulse */ \ 2163819833afSPeter Tyser /* Width [1..64 Tln] */ \ 2164819833afSPeter Tyser (((Tln) - 1) << FShft (LCCR2_VSW)) 2165819833afSPeter Tyser 2166819833afSPeter Tyser #define LCCR2_EFW Fld (8, 16) /* End-of-Frame line clock Wait */ 2167819833afSPeter Tyser /* count [Tln] */ 2168819833afSPeter Tyser #define LCCR2_EndFrmDel(Tln) /* End-of-Frame Delay */ \ 2169819833afSPeter Tyser /* [0..255 Tln] */ \ 2170819833afSPeter Tyser ((Tln) << FShft (LCCR2_EFW)) 2171819833afSPeter Tyser 2172819833afSPeter Tyser #define LCCR2_BFW Fld (8, 24) /* Beginning-of-Frame line clock */ 2173819833afSPeter Tyser /* Wait count [Tln] */ 2174819833afSPeter Tyser #define LCCR2_BegFrmDel(Tln) /* Beginning-of-Frame Delay */ \ 2175819833afSPeter Tyser /* [0..255 Tln] */ \ 2176819833afSPeter Tyser ((Tln) << FShft (LCCR2_BFW)) 2177819833afSPeter Tyser 2178819833afSPeter Tyser #define LCCR3_API (0xf << 16) /* AC Bias pin trasitions per interrupt */ 2179819833afSPeter Tyser #define LCCR3_API_S 16 2180819833afSPeter Tyser #define LCCR3_VSP (1 << 20) /* vertical sync polarity */ 2181819833afSPeter Tyser #define LCCR3_HSP (1 << 21) /* horizontal sync polarity */ 2182819833afSPeter Tyser #define LCCR3_PCP (1 << 22) /* pixel clock polarity */ 2183819833afSPeter Tyser #define LCCR3_OEP (1 << 23) /* output enable polarity */ 2184819833afSPeter Tyser #define LCCR3_DPC (1 << 27) /* double pixel clock mode */ 2185819833afSPeter Tyser 2186819833afSPeter Tyser #define LCCR3_PDFOR_0 (0 << 30) 2187819833afSPeter Tyser #define LCCR3_PDFOR_1 (1 << 30) 2188819833afSPeter Tyser #define LCCR3_PDFOR_2 (2 << 30) 2189819833afSPeter Tyser #define LCCR3_PDFOR_3 (3 << 30) 2190819833afSPeter Tyser 2191819833afSPeter Tyser 2192819833afSPeter Tyser #define LCCR3_PCD Fld (8, 0) /* Pixel Clock Divisor */ 2193819833afSPeter Tyser #define LCCR3_PixClkDiv(Div) /* Pixel Clock Divisor */ \ 2194819833afSPeter Tyser (((Div) << FShft (LCCR3_PCD))) 2195819833afSPeter Tyser 2196819833afSPeter Tyser 2197819833afSPeter Tyser #define LCCR3_BPP Fld (3, 24) /* Bit Per Pixel */ 2198819833afSPeter Tyser #define LCCR3_Bpp(Bpp) /* Bit Per Pixel */ \ 2199819833afSPeter Tyser ((((Bpp&0x7) << FShft (LCCR3_BPP)))|(((Bpp&0x8)<<26))) 2200819833afSPeter Tyser 2201819833afSPeter Tyser #define LCCR3_ACB Fld (8, 8) /* AC Bias */ 2202819833afSPeter Tyser #define LCCR3_Acb(Acb) /* BAC Bias */ \ 2203819833afSPeter Tyser (((Acb) << FShft (LCCR3_ACB))) 2204819833afSPeter Tyser 2205819833afSPeter Tyser #define LCCR3_HorSnchH (LCCR3_HSP*0) /* Horizontal Synchronization */ 2206819833afSPeter Tyser /* pulse active High */ 2207819833afSPeter Tyser #define LCCR3_HorSnchL (LCCR3_HSP*1) /* Horizontal Synchronization */ 2208819833afSPeter Tyser 2209819833afSPeter Tyser #define LCCR3_VrtSnchH (LCCR3_VSP*0) /* Vertical Synchronization pulse */ 2210819833afSPeter Tyser /* active High */ 2211819833afSPeter Tyser #define LCCR3_VrtSnchL (LCCR3_VSP*1) /* Vertical Synchronization pulse */ 2212819833afSPeter Tyser /* active Low */ 2213819833afSPeter Tyser 2214819833afSPeter Tyser #define LCSR0_LDD (1 << 0) /* LCD Disable Done */ 2215819833afSPeter Tyser #define LCSR0_SOF (1 << 1) /* Start of frame */ 2216819833afSPeter Tyser #define LCSR0_BER (1 << 2) /* Bus error */ 2217819833afSPeter Tyser #define LCSR0_ABC (1 << 3) /* AC Bias count */ 2218819833afSPeter Tyser #define LCSR0_IUL (1 << 4) /* input FIFO underrun Lower panel */ 2219819833afSPeter Tyser #define LCSR0_IUU (1 << 5) /* input FIFO underrun Upper panel */ 2220819833afSPeter Tyser #define LCSR0_OU (1 << 6) /* output FIFO underrun */ 2221819833afSPeter Tyser #define LCSR0_QD (1 << 7) /* quick disable */ 2222819833afSPeter Tyser #define LCSR0_EOF0 (1 << 8) /* end of frame */ 2223819833afSPeter Tyser #define LCSR0_BS (1 << 9) /* branch status */ 2224819833afSPeter Tyser #define LCSR0_SINT (1 << 10) /* subsequent interrupt */ 2225819833afSPeter Tyser 2226819833afSPeter Tyser #define LCSR1_SOF1 (1 << 0) 2227819833afSPeter Tyser #define LCSR1_SOF2 (1 << 1) 2228819833afSPeter Tyser #define LCSR1_SOF3 (1 << 2) 2229819833afSPeter Tyser #define LCSR1_SOF4 (1 << 3) 2230819833afSPeter Tyser #define LCSR1_SOF5 (1 << 4) 2231819833afSPeter Tyser #define LCSR1_SOF6 (1 << 5) 2232819833afSPeter Tyser 2233819833afSPeter Tyser #define LCSR1_EOF1 (1 << 8) 2234819833afSPeter Tyser #define LCSR1_EOF2 (1 << 9) 2235819833afSPeter Tyser #define LCSR1_EOF3 (1 << 10) 2236819833afSPeter Tyser #define LCSR1_EOF4 (1 << 11) 2237819833afSPeter Tyser #define LCSR1_EOF5 (1 << 12) 2238819833afSPeter Tyser #define LCSR1_EOF6 (1 << 13) 2239819833afSPeter Tyser 2240819833afSPeter Tyser #define LCSR1_BS1 (1 << 16) 2241819833afSPeter Tyser #define LCSR1_BS2 (1 << 17) 2242819833afSPeter Tyser #define LCSR1_BS3 (1 << 18) 2243819833afSPeter Tyser #define LCSR1_BS4 (1 << 19) 2244819833afSPeter Tyser #define LCSR1_BS5 (1 << 20) 2245819833afSPeter Tyser #define LCSR1_BS6 (1 << 21) 2246819833afSPeter Tyser 2247819833afSPeter Tyser #define LCSR1_IU2 (1 << 25) 2248819833afSPeter Tyser #define LCSR1_IU3 (1 << 26) 2249819833afSPeter Tyser #define LCSR1_IU4 (1 << 27) 2250819833afSPeter Tyser #define LCSR1_IU5 (1 << 28) 2251819833afSPeter Tyser #define LCSR1_IU6 (1 << 29) 2252819833afSPeter Tyser 2253819833afSPeter Tyser #define LDCMD_PAL (1 << 26) /* instructs DMA to load palette buffer */ 2254abc20abaSMarek Vasut #if defined(CONFIG_CPU_PXA27X) 2255819833afSPeter Tyser #define LDCMD_SOFINT (1 << 22) 2256819833afSPeter Tyser #define LDCMD_EOFINT (1 << 21) 2257819833afSPeter Tyser #endif 2258819833afSPeter Tyser 2259819833afSPeter Tyser /* 2260819833afSPeter Tyser * Memory controller 2261819833afSPeter Tyser */ 2262819833afSPeter Tyser 2263819833afSPeter Tyser #ifdef CONFIG_CPU_MONAHANS 22643ba8bf7cSMarek Vasut 22653ba8bf7cSMarek Vasut /* PXA3xx */ 22663ba8bf7cSMarek Vasut 2267819833afSPeter Tyser /* Static Memory Controller Registers */ 22683ba8bf7cSMarek Vasut #define MSC0 0x4A000008 /* Static Memory Control Register 0 */ 22693ba8bf7cSMarek Vasut #define MSC1 0x4A00000C /* Static Memory Control Register 1 */ 22703ba8bf7cSMarek Vasut #define MECR 0x4A000014 /* Expansion Memory (PCMCIA/Compact Flash) Bus Configuration */ 22713ba8bf7cSMarek Vasut #define SXCNFG 0x4A00001C /* Synchronous Static Memory Control Register */ 22723ba8bf7cSMarek Vasut #define MCMEM0 0x4A000028 /* Card interface Common Memory Space Socket 0 Timing */ 22733ba8bf7cSMarek Vasut #define MCATT0 0x4A000030 /* Card interface Attribute Space Socket 0 Timing Configuration */ 22743ba8bf7cSMarek Vasut #define MCIO0 0x4A000038 /* Card interface I/O Space Socket 0 Timing Configuration */ 22753ba8bf7cSMarek Vasut #define MEMCLKCFG 0x4A000068 /* SCLK speed configuration */ 22763ba8bf7cSMarek Vasut #define CSADRCFG0 0x4A000080 /* Address Configuration for chip select 0 */ 22773ba8bf7cSMarek Vasut #define CSADRCFG1 0x4A000084 /* Address Configuration for chip select 1 */ 22783ba8bf7cSMarek Vasut #define CSADRCFG2 0x4A000088 /* Address Configuration for chip select 2 */ 22793ba8bf7cSMarek Vasut #define CSADRCFG3 0x4A00008C /* Address Configuration for chip select 3 */ 22803ba8bf7cSMarek Vasut #define CSADRCFG_P 0x4A000090 /* Address Configuration for pcmcia card interface */ 22813ba8bf7cSMarek Vasut #define CSMSADRCFG 0x4A0000A0 /* Master Address Configuration Register */ 22823ba8bf7cSMarek Vasut #define CLK_RET_DEL 0x4A0000B0 /* Delay line and mux selects for return data latching for sync. flash */ 22833ba8bf7cSMarek Vasut #define ADV_RET_DEL 0x4A0000B4 /* Delay line and mux selects for return data latching for sync. flash */ 2284819833afSPeter Tyser 2285819833afSPeter Tyser /* Dynamic Memory Controller Registers */ 22863ba8bf7cSMarek Vasut #define MDCNFG 0x48100000 /* SDRAM Configuration Register 0 */ 22873ba8bf7cSMarek Vasut #define MDREFR 0x48100004 /* SDRAM Refresh Control Register */ 22883ba8bf7cSMarek Vasut #define FLYCNFG 0x48100020 /* Fly-by DMA DVAL[1:0] polarities */ 22893ba8bf7cSMarek Vasut #define MDMRS 0x48100040 /* MRS value to be written to SDRAM */ 22903ba8bf7cSMarek Vasut #define DDR_SCAL 0x48100050 /* Software Delay Line Calibration/Configuration for external DDR memory. */ 22913ba8bf7cSMarek Vasut #define DDR_HCAL 0x48100060 /* Hardware Delay Line Calibration/Configuration for external DDR memory. */ 22923ba8bf7cSMarek Vasut #define DDR_WCAL 0x48100068 /* DDR Write Strobe Calibration Register */ 22933ba8bf7cSMarek Vasut #define DMCIER 0x48100070 /* Dynamic MC Interrupt Enable Register. */ 22943ba8bf7cSMarek Vasut #define DMCISR 0x48100078 /* Dynamic MC Interrupt Status Register. */ 22953ba8bf7cSMarek Vasut #define DDR_DLS 0x48100080 /* DDR Delay Line Value Status register for external DDR memory. */ 22963ba8bf7cSMarek Vasut #define EMPI 0x48100090 /* EMPI Control Register */ 22973ba8bf7cSMarek Vasut #define RCOMP 0x48100100 22983ba8bf7cSMarek Vasut #define PAD_MA 0x48100110 22993ba8bf7cSMarek Vasut #define PAD_MDMSB 0x48100114 23003ba8bf7cSMarek Vasut #define PAD_MDLSB 0x48100118 23013ba8bf7cSMarek Vasut #define PAD_DMEM 0x4810011c 23023ba8bf7cSMarek Vasut #define PAD_SDCLK 0x48100120 23033ba8bf7cSMarek Vasut #define PAD_SDCS 0x48100124 23043ba8bf7cSMarek Vasut #define PAD_SMEM 0x48100128 23053ba8bf7cSMarek Vasut #define PAD_SCLK 0x4810012C 23063ba8bf7cSMarek Vasut #define TAI 0x48100F00 /* TAI Tavor Address Isolation Register */ 2307819833afSPeter Tyser 2308819833afSPeter Tyser /* Some frequently used bits */ 2309819833afSPeter Tyser #define MDCNFG_DMAP 0x80000000 /* SDRAM 1GB Memory Map Enable */ 2310819833afSPeter Tyser #define MDCNFG_DMCEN 0x40000000 /* Enable Dynamic Memory Controller */ 2311819833afSPeter Tyser #define MDCNFG_HWFREQ 0x20000000 /* Hardware Frequency Change Calibration */ 2312819833afSPeter Tyser #define MDCNFG_DTYPE 0x400 /* SDRAM Type: 1=DDR SDRAM */ 2313819833afSPeter Tyser 2314819833afSPeter Tyser #define MDCNFG_DTC_0 0x0 /* Timing Category of SDRAM */ 2315819833afSPeter Tyser #define MDCNFG_DTC_1 0x100 2316819833afSPeter Tyser #define MDCNFG_DTC_2 0x200 2317819833afSPeter Tyser #define MDCNFG_DTC_3 0x300 2318819833afSPeter Tyser 2319819833afSPeter Tyser #define MDCNFG_DRAC_12 0x0 /* Number of Row Access Bits */ 2320819833afSPeter Tyser #define MDCNFG_DRAC_13 0x20 2321819833afSPeter Tyser #define MDCNFG_DRAC_14 0x40 2322819833afSPeter Tyser 2323819833afSPeter Tyser #define MDCNFG_DCAC_9 0x0 /* Number of Column Acess Bits */ 2324819833afSPeter Tyser #define MDCNFG_DCAC_10 0x08 2325819833afSPeter Tyser #define MDCNFG_DCAC_11 0x10 2326819833afSPeter Tyser 2327819833afSPeter Tyser #define MDCNFG_DBW_16 0x4 /* SDRAM Data Bus width 16bit */ 2328819833afSPeter Tyser #define MDCNFG_DCSE1 0x2 /* SDRAM CS 1 Enable */ 2329819833afSPeter Tyser #define MDCNFG_DCSE0 0x1 /* SDRAM CS 0 Enable */ 2330819833afSPeter Tyser 2331819833afSPeter Tyser 2332819833afSPeter Tyser /* Data Flash Controller Registers */ 2333819833afSPeter Tyser 23343ba8bf7cSMarek Vasut #define NDCR 0x43100000 /* Data Flash Control register */ 23353ba8bf7cSMarek Vasut #define NDTR0CS0 0x43100004 /* Data Controller Timing Parameter 0 Register for ND_nCS0 */ 23363ba8bf7cSMarek Vasut /* #define NDTR0CS1 0x43100008 /\* Data Controller Timing Parameter 0 Register for ND_nCS1 *\/ */ 23373ba8bf7cSMarek Vasut #define NDTR1CS0 0x4310000C /* Data Controller Timing Parameter 1 Register for ND_nCS0 */ 23383ba8bf7cSMarek Vasut /* #define NDTR1CS1 0x43100010 /\* Data Controller Timing Parameter 1 Register for ND_nCS1 *\/ */ 23393ba8bf7cSMarek Vasut #define NDSR 0x43100014 /* Data Controller Status Register */ 23403ba8bf7cSMarek Vasut #define NDPCR 0x43100018 /* Data Controller Page Count Register */ 23413ba8bf7cSMarek Vasut #define NDBDR0 0x4310001C /* Data Controller Bad Block Register 0 */ 23423ba8bf7cSMarek Vasut #define NDBDR1 0x43100020 /* Data Controller Bad Block Register 1 */ 23433ba8bf7cSMarek Vasut #define NDDB 0x43100040 /* Data Controller Data Buffer */ 23443ba8bf7cSMarek Vasut #define NDCB0 0x43100048 /* Data Controller Command Buffer0 */ 23453ba8bf7cSMarek Vasut #define NDCB1 0x4310004C /* Data Controller Command Buffer1 */ 23463ba8bf7cSMarek Vasut #define NDCB2 0x43100050 /* Data Controller Command Buffer2 */ 2347819833afSPeter Tyser 2348819833afSPeter Tyser #define NDCR_SPARE_EN (0x1<<31) 2349819833afSPeter Tyser #define NDCR_ECC_EN (0x1<<30) 2350819833afSPeter Tyser #define NDCR_DMA_EN (0x1<<29) 2351819833afSPeter Tyser #define NDCR_ND_RUN (0x1<<28) 2352819833afSPeter Tyser #define NDCR_DWIDTH_C (0x1<<27) 2353819833afSPeter Tyser #define NDCR_DWIDTH_M (0x1<<26) 2354819833afSPeter Tyser #define NDCR_PAGE_SZ (0x3<<24) 2355819833afSPeter Tyser #define NDCR_NCSX (0x1<<23) 2356819833afSPeter Tyser #define NDCR_ND_STOP (0x1<<22) 2357819833afSPeter Tyser /* reserved: 2358819833afSPeter Tyser * #define NDCR_ND_MODE (0x3<<21) 2359819833afSPeter Tyser * #define NDCR_NAND_MODE 0x0 */ 2360819833afSPeter Tyser #define NDCR_CLR_PG_CNT (0x1<<20) 2361819833afSPeter Tyser #define NDCR_CLR_ECC (0x1<<19) 2362819833afSPeter Tyser #define NDCR_RD_ID_CNT (0x7<<16) 2363819833afSPeter Tyser #define NDCR_RA_START (0x1<<15) 2364819833afSPeter Tyser #define NDCR_PG_PER_BLK (0x1<<14) 2365819833afSPeter Tyser #define NDCR_ND_ARB_EN (0x1<<12) 2366819833afSPeter Tyser #define NDCR_RDYM (0x1<<11) 2367819833afSPeter Tyser #define NDCR_CS0_PAGEDM (0x1<<10) 2368819833afSPeter Tyser #define NDCR_CS1_PAGEDM (0x1<<9) 2369819833afSPeter Tyser #define NDCR_CS0_CMDDM (0x1<<8) 2370819833afSPeter Tyser #define NDCR_CS1_CMDDM (0x1<<7) 2371819833afSPeter Tyser #define NDCR_CS0_BBDM (0x1<<6) 2372819833afSPeter Tyser #define NDCR_CS1_BBDM (0x1<<5) 2373819833afSPeter Tyser #define NDCR_DBERRM (0x1<<4) 2374819833afSPeter Tyser #define NDCR_SBERRM (0x1<<3) 2375819833afSPeter Tyser #define NDCR_WRDREQM (0x1<<2) 2376819833afSPeter Tyser #define NDCR_RDDREQM (0x1<<1) 2377819833afSPeter Tyser #define NDCR_WRCMDREQM (0x1) 2378819833afSPeter Tyser 2379819833afSPeter Tyser #define NDSR_RDY (0x1<<11) 2380819833afSPeter Tyser #define NDSR_CS0_PAGED (0x1<<10) 2381819833afSPeter Tyser #define NDSR_CS1_PAGED (0x1<<9) 2382819833afSPeter Tyser #define NDSR_CS0_CMDD (0x1<<8) 2383819833afSPeter Tyser #define NDSR_CS1_CMDD (0x1<<7) 2384819833afSPeter Tyser #define NDSR_CS0_BBD (0x1<<6) 2385819833afSPeter Tyser #define NDSR_CS1_BBD (0x1<<5) 2386819833afSPeter Tyser #define NDSR_DBERR (0x1<<4) 2387819833afSPeter Tyser #define NDSR_SBERR (0x1<<3) 2388819833afSPeter Tyser #define NDSR_WRDREQ (0x1<<2) 2389819833afSPeter Tyser #define NDSR_RDDREQ (0x1<<1) 2390819833afSPeter Tyser #define NDSR_WRCMDREQ (0x1) 2391819833afSPeter Tyser 2392819833afSPeter Tyser #define NDCB0_AUTO_RS (0x1<<25) 2393819833afSPeter Tyser #define NDCB0_CSEL (0x1<<24) 2394819833afSPeter Tyser #define NDCB0_CMD_TYPE (0x7<<21) 2395819833afSPeter Tyser #define NDCB0_NC (0x1<<20) 2396819833afSPeter Tyser #define NDCB0_DBC (0x1<<19) 2397819833afSPeter Tyser #define NDCB0_ADDR_CYC (0x7<<16) 2398819833afSPeter Tyser #define NDCB0_CMD2 (0xff<<8) 2399819833afSPeter Tyser #define NDCB0_CMD1 (0xff) 2400819833afSPeter Tyser #define MCMEM(s) MCMEM0 2401819833afSPeter Tyser #define MCATT(s) MCATT0 2402819833afSPeter Tyser #define MCIO(s) MCIO0 2403819833afSPeter Tyser #define MECR_CIT (1 << 1)/* Card Is There: 0 -> no card, 1 -> card inserted */ 2404819833afSPeter Tyser 2405819833afSPeter Tyser /* Maximum values for NAND Interface Timing Registers in DFC clock 2406819833afSPeter Tyser * periods */ 2407819833afSPeter Tyser #define DFC_MAX_tCH 7 2408819833afSPeter Tyser #define DFC_MAX_tCS 7 2409819833afSPeter Tyser #define DFC_MAX_tWH 7 2410819833afSPeter Tyser #define DFC_MAX_tWP 7 2411819833afSPeter Tyser #define DFC_MAX_tRH 7 2412819833afSPeter Tyser #define DFC_MAX_tRP 15 2413819833afSPeter Tyser #define DFC_MAX_tR 65535 2414819833afSPeter Tyser #define DFC_MAX_tWHR 15 2415819833afSPeter Tyser #define DFC_MAX_tAR 15 2416819833afSPeter Tyser 2417819833afSPeter Tyser #define DFC_CLOCK 104 /* DFC Clock is 104 MHz */ 2418819833afSPeter Tyser #define DFC_CLK_PER_US DFC_CLOCK/1000 /* clock period in ns */ 2419819833afSPeter Tyser 2420819833afSPeter Tyser #else /* CONFIG_CPU_MONAHANS */ 2421819833afSPeter Tyser 24223ba8bf7cSMarek Vasut /* PXA2xx */ 24233ba8bf7cSMarek Vasut 24243ba8bf7cSMarek Vasut #define MEMC_BASE 0x48000000 /* Base of Memory Controller */ 2425819833afSPeter Tyser #define MDCNFG_OFFSET 0x0 2426819833afSPeter Tyser #define MDREFR_OFFSET 0x4 2427819833afSPeter Tyser #define MSC0_OFFSET 0x8 2428819833afSPeter Tyser #define MSC1_OFFSET 0xC 2429819833afSPeter Tyser #define MSC2_OFFSET 0x10 2430819833afSPeter Tyser #define MECR_OFFSET 0x14 2431819833afSPeter Tyser #define SXLCR_OFFSET 0x18 2432819833afSPeter Tyser #define SXCNFG_OFFSET 0x1C 2433819833afSPeter Tyser #define FLYCNFG_OFFSET 0x20 2434819833afSPeter Tyser #define SXMRS_OFFSET 0x24 2435819833afSPeter Tyser #define MCMEM0_OFFSET 0x28 2436819833afSPeter Tyser #define MCMEM1_OFFSET 0x2C 2437819833afSPeter Tyser #define MCATT0_OFFSET 0x30 2438819833afSPeter Tyser #define MCATT1_OFFSET 0x34 2439819833afSPeter Tyser #define MCIO0_OFFSET 0x38 2440819833afSPeter Tyser #define MCIO1_OFFSET 0x3C 2441819833afSPeter Tyser #define MDMRS_OFFSET 0x40 2442819833afSPeter Tyser 24433ba8bf7cSMarek Vasut #define MDCNFG 0x48000000 /* SDRAM Configuration Register 0 */ 2444819833afSPeter Tyser #define MDCNFG_DE0 0x00000001 2445819833afSPeter Tyser #define MDCNFG_DE1 0x00000002 2446819833afSPeter Tyser #define MDCNFG_DE2 0x00010000 2447819833afSPeter Tyser #define MDCNFG_DE3 0x00020000 2448819833afSPeter Tyser #define MDCNFG_DWID0 0x00000004 2449819833afSPeter Tyser 24503ba8bf7cSMarek Vasut #define MDREFR 0x48000004 /* SDRAM Refresh Control Register */ 24513ba8bf7cSMarek Vasut #define MSC0 0x48000008 /* Static Memory Control Register 0 */ 24523ba8bf7cSMarek Vasut #define MSC1 0x4800000C /* Static Memory Control Register 1 */ 24533ba8bf7cSMarek Vasut #define MSC2 0x48000010 /* Static Memory Control Register 2 */ 24543ba8bf7cSMarek Vasut #define MECR 0x48000014 /* Expansion Memory (PCMCIA/Compact Flash) Bus Configuration */ 24553ba8bf7cSMarek Vasut #define SXLCR 0x48000018 /* LCR value to be written to SDRAM-Timing Synchronous Flash */ 24563ba8bf7cSMarek Vasut #define SXCNFG 0x4800001C /* Synchronous Static Memory Control Register */ 24573ba8bf7cSMarek Vasut #define FLYCNFG 0x48000020 24583ba8bf7cSMarek Vasut #define SXMRS 0x48000024 /* MRS value to be written to Synchronous Flash or SMROM */ 24593ba8bf7cSMarek Vasut #define MCMEM0 0x48000028 /* Card interface Common Memory Space Socket 0 Timing */ 24603ba8bf7cSMarek Vasut #define MCMEM1 0x4800002C /* Card interface Common Memory Space Socket 1 Timing */ 24613ba8bf7cSMarek Vasut #define MCATT0 0x48000030 /* Card interface Attribute Space Socket 0 Timing Configuration */ 24623ba8bf7cSMarek Vasut #define MCATT1 0x48000034 /* Card interface Attribute Space Socket 1 Timing Configuration */ 24633ba8bf7cSMarek Vasut #define MCIO0 0x48000038 /* Card interface I/O Space Socket 0 Timing Configuration */ 24643ba8bf7cSMarek Vasut #define MCIO1 0x4800003C /* Card interface I/O Space Socket 1 Timing Configuration */ 24653ba8bf7cSMarek Vasut #define MDMRS 0x48000040 /* MRS value to be written to SDRAM */ 24663ba8bf7cSMarek Vasut #define BOOT_DEF 0x48000044 /* Read-Only Boot-Time Register. Contains BOOT_SEL and PKG_SEL */ 2467819833afSPeter Tyser 2468bb596e84SMarek Vasut #define MDREFR_ALTREFA (1 << 31) /* Exiting Alternate Bus Master Mode Refresh Control */ 2469bb596e84SMarek Vasut #define MDREFR_ALTREFB (1 << 30) /* Entering Alternate Bus Master Mode Refresh Control */ 2470bb596e84SMarek Vasut #define MDREFR_K0DB4 (1 << 29) /* SDCLK0 Divide by 4 Control/Status */ 2471819833afSPeter Tyser #define MDREFR_K2FREE (1 << 25) /* SDRAM Free-Running Control */ 2472819833afSPeter Tyser #define MDREFR_K1FREE (1 << 24) /* SDRAM Free-Running Control */ 2473819833afSPeter Tyser #define MDREFR_K0FREE (1 << 23) /* SDRAM Free-Running Control */ 2474819833afSPeter Tyser #define MDREFR_SLFRSH (1 << 22) /* SDRAM Self-Refresh Control/Status */ 2475819833afSPeter Tyser #define MDREFR_APD (1 << 20) /* SDRAM/SSRAM Auto-Power-Down Enable */ 2476819833afSPeter Tyser #define MDREFR_K2DB2 (1 << 19) /* SDCLK2 Divide by 2 Control/Status */ 2477819833afSPeter Tyser #define MDREFR_K2RUN (1 << 18) /* SDCLK2 Run Control/Status */ 2478819833afSPeter Tyser #define MDREFR_K1DB2 (1 << 17) /* SDCLK1 Divide by 2 Control/Status */ 2479819833afSPeter Tyser #define MDREFR_K1RUN (1 << 16) /* SDCLK1 Run Control/Status */ 2480819833afSPeter Tyser #define MDREFR_E1PIN (1 << 15) /* SDCKE1 Level Control/Status */ 2481819833afSPeter Tyser #define MDREFR_K0DB2 (1 << 14) /* SDCLK0 Divide by 2 Control/Status */ 2482819833afSPeter Tyser #define MDREFR_K0RUN (1 << 13) /* SDCLK0 Run Control/Status */ 2483819833afSPeter Tyser #define MDREFR_E0PIN (1 << 12) /* SDCKE0 Level Control/Status */ 2484819833afSPeter Tyser 2485abc20abaSMarek Vasut #if defined(CONFIG_CPU_PXA27X) 2486819833afSPeter Tyser 24873ba8bf7cSMarek Vasut #define ARB_CNTRL 0x48000048 /* Arbiter Control Register */ 2488819833afSPeter Tyser 2489819833afSPeter Tyser #define ARB_DMA_SLV_PARK (1<<31) /* Be parked with DMA slave when idle */ 2490819833afSPeter Tyser #define ARB_CI_PARK (1<<30) /* Be parked with Camera Interface when idle */ 2491819833afSPeter Tyser #define ARB_EX_MEM_PARK (1<<29) /* Be parked with external MEMC when idle */ 2492819833afSPeter Tyser #define ARB_INT_MEM_PARK (1<<28) /* Be parked with internal MEMC when idle */ 2493819833afSPeter Tyser #define ARB_USB_PARK (1<<27) /* Be parked with USB when idle */ 2494819833afSPeter Tyser #define ARB_LCD_PARK (1<<26) /* Be parked with LCD when idle */ 2495819833afSPeter Tyser #define ARB_DMA_PARK (1<<25) /* Be parked with DMA when idle */ 2496819833afSPeter Tyser #define ARB_CORE_PARK (1<<24) /* Be parked with core when idle */ 2497819833afSPeter Tyser #define ARB_LOCK_FLAG (1<<23) /* Only Locking masters gain access to the bus */ 2498819833afSPeter Tyser 2499abc20abaSMarek Vasut #endif /* CONFIG_CPU_PXA27X */ 2500819833afSPeter Tyser 2501819833afSPeter Tyser /* LCD registers */ 25023ba8bf7cSMarek Vasut #define LCCR4 0x44000010 /* LCD Controller Control Register 4 */ 25033ba8bf7cSMarek Vasut #define LCCR5 0x44000014 /* LCD Controller Control Register 5 */ 25043ba8bf7cSMarek Vasut #define FBR0 0x44000020 /* DMA Channel 0 Frame Branch Register */ 25053ba8bf7cSMarek Vasut #define FBR1 0x44000024 /* DMA Channel 1 Frame Branch Register */ 25063ba8bf7cSMarek Vasut #define FBR2 0x44000028 /* DMA Channel 2 Frame Branch Register */ 25073ba8bf7cSMarek Vasut #define FBR3 0x4400002C /* DMA Channel 3 Frame Branch Register */ 25083ba8bf7cSMarek Vasut #define FBR4 0x44000030 /* DMA Channel 4 Frame Branch Register */ 25093ba8bf7cSMarek Vasut #define FDADR2 0x44000220 /* DMA Channel 2 Frame Descriptor Address Register */ 25103ba8bf7cSMarek Vasut #define FSADR2 0x44000224 /* DMA Channel 2 Frame Source Address Register */ 25113ba8bf7cSMarek Vasut #define FIDR2 0x44000228 /* DMA Channel 2 Frame ID Register */ 25123ba8bf7cSMarek Vasut #define LDCMD2 0x4400022C /* DMA Channel 2 Command Register */ 25133ba8bf7cSMarek Vasut #define FDADR3 0x44000230 /* DMA Channel 3 Frame Descriptor Address Register */ 25143ba8bf7cSMarek Vasut #define FSADR3 0x44000234 /* DMA Channel 3 Frame Source Address Register */ 25153ba8bf7cSMarek Vasut #define FIDR3 0x44000238 /* DMA Channel 3 Frame ID Register */ 25163ba8bf7cSMarek Vasut #define LDCMD3 0x4400023C /* DMA Channel 3 Command Register */ 25173ba8bf7cSMarek Vasut #define FDADR4 0x44000240 /* DMA Channel 4 Frame Descriptor Address Register */ 25183ba8bf7cSMarek Vasut #define FSADR4 0x44000244 /* DMA Channel 4 Frame Source Address Register */ 25193ba8bf7cSMarek Vasut #define FIDR4 0x44000248 /* DMA Channel 4 Frame ID Register */ 25203ba8bf7cSMarek Vasut #define LDCMD4 0x4400024C /* DMA Channel 4 Command Register */ 25213ba8bf7cSMarek Vasut #define FDADR5 0x44000250 /* DMA Channel 5 Frame Descriptor Address Register */ 25223ba8bf7cSMarek Vasut #define FSADR5 0x44000254 /* DMA Channel 5 Frame Source Address Register */ 25233ba8bf7cSMarek Vasut #define FIDR5 0x44000258 /* DMA Channel 5 Frame ID Register */ 25243ba8bf7cSMarek Vasut #define LDCMD5 0x4400025C /* DMA Channel 5 Command Register */ 2525819833afSPeter Tyser 25263ba8bf7cSMarek Vasut #define OVL1C1 0x44000050 /* Overlay 1 Control Register 1 */ 25273ba8bf7cSMarek Vasut #define OVL1C2 0x44000060 /* Overlay 1 Control Register 2 */ 25283ba8bf7cSMarek Vasut #define OVL2C1 0x44000070 /* Overlay 2 Control Register 1 */ 25293ba8bf7cSMarek Vasut #define OVL2C2 0x44000080 /* Overlay 2 Control Register 2 */ 25303ba8bf7cSMarek Vasut #define CCR 0x44000090 /* Cursor Control Register */ 2531819833afSPeter Tyser 25323ba8bf7cSMarek Vasut #define FBR5 0x44000110 /* DMA Channel 5 Frame Branch Register */ 25333ba8bf7cSMarek Vasut #define FBR6 0x44000114 /* DMA Channel 6 Frame Branch Register */ 2534819833afSPeter Tyser 2535819833afSPeter Tyser #define LCCR0_LDDALT (1<<26) /* LDD Alternate mapping bit when base pixel is RGBT16 */ 2536819833afSPeter Tyser #define LCCR0_OUC (1<<25) /* Overlay Underlay Control Bit */ 2537819833afSPeter Tyser 2538819833afSPeter Tyser #define LCCR5_SOFM1 (1<<0) /* Start Of Frame Mask for Overlay 1 (channel 1) */ 2539819833afSPeter Tyser #define LCCR5_SOFM2 (1<<1) /* Start Of Frame Mask for Overlay 2 (channel 2) */ 2540819833afSPeter Tyser #define LCCR5_SOFM3 (1<<2) /* Start Of Frame Mask for Overlay 2 (channel 3) */ 2541819833afSPeter Tyser #define LCCR5_SOFM4 (1<<3) /* Start Of Frame Mask for Overlay 2 (channel 4) */ 2542819833afSPeter Tyser #define LCCR5_SOFM5 (1<<4) /* Start Of Frame Mask for cursor (channel 5) */ 2543819833afSPeter Tyser #define LCCR5_SOFM6 (1<<5) /* Start Of Frame Mask for command data (channel 6) */ 2544819833afSPeter Tyser 2545819833afSPeter Tyser #define LCCR5_EOFM1 (1<<8) /* End Of Frame Mask for Overlay 1 (channel 1) */ 2546819833afSPeter Tyser #define LCCR5_EOFM2 (1<<9) /* End Of Frame Mask for Overlay 2 (channel 2) */ 2547819833afSPeter Tyser #define LCCR5_EOFM3 (1<<10) /* End Of Frame Mask for Overlay 2 (channel 3) */ 2548819833afSPeter Tyser #define LCCR5_EOFM4 (1<<11) /* End Of Frame Mask for Overlay 2 (channel 4) */ 2549819833afSPeter Tyser #define LCCR5_EOFM5 (1<<12) /* End Of Frame Mask for cursor (channel 5) */ 2550819833afSPeter Tyser #define LCCR5_EOFM6 (1<<13) /* End Of Frame Mask for command data (channel 6) */ 2551819833afSPeter Tyser 2552819833afSPeter Tyser #define LCCR5_BSM1 (1<<16) /* Branch mask for Overlay 1 (channel 1) */ 2553819833afSPeter Tyser #define LCCR5_BSM2 (1<<17) /* Branch mask for Overlay 2 (channel 2) */ 2554819833afSPeter Tyser #define LCCR5_BSM3 (1<<18) /* Branch mask for Overlay 2 (channel 3) */ 2555819833afSPeter Tyser #define LCCR5_BSM4 (1<<19) /* Branch mask for Overlay 2 (channel 4) */ 2556819833afSPeter Tyser #define LCCR5_BSM5 (1<<20) /* Branch mask for cursor (channel 5) */ 2557819833afSPeter Tyser #define LCCR5_BSM6 (1<<21) /* Branch mask for data command (channel 6) */ 2558819833afSPeter Tyser 2559819833afSPeter Tyser #define LCCR5_IUM1 (1<<24) /* Input FIFO Underrun Mask for Overlay 1 */ 2560819833afSPeter Tyser #define LCCR5_IUM2 (1<<25) /* Input FIFO Underrun Mask for Overlay 2 */ 2561819833afSPeter Tyser #define LCCR5_IUM3 (1<<26) /* Input FIFO Underrun Mask for Overlay 2 */ 2562819833afSPeter Tyser #define LCCR5_IUM4 (1<<27) /* Input FIFO Underrun Mask for Overlay 2 */ 2563819833afSPeter Tyser #define LCCR5_IUM5 (1<<28) /* Input FIFO Underrun Mask for cursor */ 2564819833afSPeter Tyser #define LCCR5_IUM6 (1<<29) /* Input FIFO Underrun Mask for data command */ 2565819833afSPeter Tyser 2566819833afSPeter Tyser #define OVL1C1_O1EN (1<<31) /* Enable bit for Overlay 1 */ 2567819833afSPeter Tyser #define OVL2C1_O2EN (1<<31) /* Enable bit for Overlay 2 */ 2568819833afSPeter Tyser #define CCR_CEN (1<<31) /* Enable bit for Cursor */ 2569819833afSPeter Tyser 2570819833afSPeter Tyser /* Keypad controller */ 2571819833afSPeter Tyser 25723ba8bf7cSMarek Vasut #define KPC 0x41500000 /* Keypad Interface Control register */ 25733ba8bf7cSMarek Vasut #define KPDK 0x41500008 /* Keypad Interface Direct Key register */ 25743ba8bf7cSMarek Vasut #define KPREC 0x41500010 /* Keypad Intefcace Rotary Encoder register */ 25753ba8bf7cSMarek Vasut #define KPMK 0x41500018 /* Keypad Intefcace Matrix Key register */ 25763ba8bf7cSMarek Vasut #define KPAS 0x41500020 /* Keypad Interface Automatic Scan register */ 25773ba8bf7cSMarek Vasut #define KPASMKP0 0x41500028 /* Keypad Interface Automatic Scan Multiple Key Presser register 0 */ 25783ba8bf7cSMarek Vasut #define KPASMKP1 0x41500030 /* Keypad Interface Automatic Scan Multiple Key Presser register 1 */ 25793ba8bf7cSMarek Vasut #define KPASMKP2 0x41500038 /* Keypad Interface Automatic Scan Multiple Key Presser register 2 */ 25803ba8bf7cSMarek Vasut #define KPASMKP3 0x41500040 /* Keypad Interface Automatic Scan Multiple Key Presser register 3 */ 25813ba8bf7cSMarek Vasut #define KPKDI 0x41500048 /* Keypad Interface Key Debounce Interval register */ 2582819833afSPeter Tyser 2583819833afSPeter Tyser #define KPC_AS (0x1 << 30) /* Automatic Scan bit */ 2584819833afSPeter Tyser #define KPC_ASACT (0x1 << 29) /* Automatic Scan on Activity */ 2585819833afSPeter Tyser #define KPC_MI (0x1 << 22) /* Matrix interrupt bit */ 2586819833afSPeter Tyser #define KPC_IMKP (0x1 << 21) /* Ignore Multiple Key Press */ 2587819833afSPeter Tyser #define KPC_MS7 (0x1 << 20) /* Matrix scan line 7 */ 2588819833afSPeter Tyser #define KPC_MS6 (0x1 << 19) /* Matrix scan line 6 */ 2589819833afSPeter Tyser #define KPC_MS5 (0x1 << 18) /* Matrix scan line 5 */ 2590819833afSPeter Tyser #define KPC_MS4 (0x1 << 17) /* Matrix scan line 4 */ 2591819833afSPeter Tyser #define KPC_MS3 (0x1 << 16) /* Matrix scan line 3 */ 2592819833afSPeter Tyser #define KPC_MS2 (0x1 << 15) /* Matrix scan line 2 */ 2593819833afSPeter Tyser #define KPC_MS1 (0x1 << 14) /* Matrix scan line 1 */ 2594819833afSPeter Tyser #define KPC_MS0 (0x1 << 13) /* Matrix scan line 0 */ 2595819833afSPeter Tyser #define KPC_ME (0x1 << 12) /* Matrix Keypad Enable */ 2596819833afSPeter Tyser #define KPC_MIE (0x1 << 11) /* Matrix Interrupt Enable */ 2597819833afSPeter Tyser #define KPC_DK_DEB_SEL (0x1 << 9) /* Direct Key Debounce select */ 2598819833afSPeter Tyser #define KPC_DI (0x1 << 5) /* Direct key interrupt bit */ 2599819833afSPeter Tyser #define KPC_DEE0 (0x1 << 2) /* Rotary Encoder 0 Enable */ 2600819833afSPeter Tyser #define KPC_DE (0x1 << 1) /* Direct Keypad Enable */ 2601819833afSPeter Tyser #define KPC_DIE (0x1 << 0) /* Direct Keypad interrupt Enable */ 2602819833afSPeter Tyser 2603819833afSPeter Tyser #define KPDK_DKP (0x1 << 31) 2604819833afSPeter Tyser #define KPDK_DK7 (0x1 << 7) 2605819833afSPeter Tyser #define KPDK_DK6 (0x1 << 6) 2606819833afSPeter Tyser #define KPDK_DK5 (0x1 << 5) 2607819833afSPeter Tyser #define KPDK_DK4 (0x1 << 4) 2608819833afSPeter Tyser #define KPDK_DK3 (0x1 << 3) 2609819833afSPeter Tyser #define KPDK_DK2 (0x1 << 2) 2610819833afSPeter Tyser #define KPDK_DK1 (0x1 << 1) 2611819833afSPeter Tyser #define KPDK_DK0 (0x1 << 0) 2612819833afSPeter Tyser 2613819833afSPeter Tyser #define KPREC_OF1 (0x1 << 31) 2614819833afSPeter Tyser #define kPREC_UF1 (0x1 << 30) 2615819833afSPeter Tyser #define KPREC_OF0 (0x1 << 15) 2616819833afSPeter Tyser #define KPREC_UF0 (0x1 << 14) 2617819833afSPeter Tyser 2618819833afSPeter Tyser #define KPMK_MKP (0x1 << 31) 2619819833afSPeter Tyser #define KPAS_SO (0x1 << 31) 2620819833afSPeter Tyser #define KPASMKPx_SO (0x1 << 31) 2621819833afSPeter Tyser 2622819833afSPeter Tyser #define GPIO113_BIT (1 << 17)/* GPIO113 in GPSR, GPCR, bit 17 */ 26233ba8bf7cSMarek Vasut #define PSLR 0x40F00034 26243ba8bf7cSMarek Vasut #define PSTR 0x40F00038 /* Power Manager Standby Configuration Reg */ 26253ba8bf7cSMarek Vasut #define PSNR 0x40F0003C /* Power Manager Sense Configuration Reg */ 26263ba8bf7cSMarek Vasut #define PVCR 0x40F00040 /* Power Manager Voltage Change Control Reg */ 26273ba8bf7cSMarek Vasut #define PKWR 0x40F00050 /* Power Manager KB Wake-Up Enable Reg */ 26283ba8bf7cSMarek Vasut #define PKSR 0x40F00054 /* Power Manager KB Level-Detect Status Reg */ 26293ba8bf7cSMarek Vasut #define OSMR4 0x40A00080 /* */ 26303ba8bf7cSMarek Vasut #define OSCR4 0x40A00040 /* OS Timer Counter Register */ 26313ba8bf7cSMarek Vasut #define OMCR4 0x40A000C0 /* */ 2632819833afSPeter Tyser 2633abc20abaSMarek Vasut #endif /* CONFIG_CPU_PXA27X */ 2634819833afSPeter Tyser 2635819833afSPeter Tyser #endif /* _PXA_REGS_H_ */ 2636