xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-omap5/omap.h (revision 3fcdd4a5f8ba0e0fac4b2afdb5e90efac9f7f301)
1508a58faSSricharan /*
2508a58faSSricharan  * (C) Copyright 2010
3508a58faSSricharan  * Texas Instruments, <www.ti.com>
4508a58faSSricharan  *
5508a58faSSricharan  * Authors:
6508a58faSSricharan  *	Aneesh V <aneesh@ti.com>
7508a58faSSricharan  *	Sricharan R <r.sricharan@ti.com>
8508a58faSSricharan  *
9508a58faSSricharan  * See file CREDITS for list of people who contributed to this
10508a58faSSricharan  * project.
11508a58faSSricharan  *
12508a58faSSricharan  * This program is free software; you can redistribute it and/or
13508a58faSSricharan  * modify it under the terms of the GNU General Public License as
14508a58faSSricharan  * published by the Free Software Foundation; either version 2 of
15508a58faSSricharan  * the License, or (at your option) any later version.
16508a58faSSricharan  *
17508a58faSSricharan  * This program is distributed in the hope that it will be useful,
18508a58faSSricharan  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19508a58faSSricharan  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20508a58faSSricharan  * GNU General Public License for more details.
21508a58faSSricharan  *
22508a58faSSricharan  * You should have received a copy of the GNU General Public License
23508a58faSSricharan  * along with this program; if not, write to the Free Software
24508a58faSSricharan  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25508a58faSSricharan  * MA 02111-1307 USA
26508a58faSSricharan  */
27508a58faSSricharan 
28508a58faSSricharan #ifndef _OMAP5_H_
29508a58faSSricharan #define _OMAP5_H_
30508a58faSSricharan 
31508a58faSSricharan #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
32508a58faSSricharan #include <asm/types.h>
33508a58faSSricharan #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
34508a58faSSricharan 
35508a58faSSricharan /*
36508a58faSSricharan  * L4 Peripherals - L4 Wakeup and L4 Core now
37508a58faSSricharan  */
38508a58faSSricharan #define OMAP54XX_L4_CORE_BASE	0x4A000000
39508a58faSSricharan #define OMAP54XX_L4_WKUP_BASE	0x4Ae00000
40508a58faSSricharan #define OMAP54XX_L4_PER_BASE	0x48000000
41508a58faSSricharan 
42508a58faSSricharan #define OMAP54XX_DRAM_ADDR_SPACE_START	0x80000000
43e843d0f7SSRICHARAN R #define OMAP54XX_DRAM_ADDR_SPACE_END	0xFFFFFFFF
44508a58faSSricharan #define DRAM_ADDR_SPACE_START	OMAP54XX_DRAM_ADDR_SPACE_START
45508a58faSSricharan #define DRAM_ADDR_SPACE_END	OMAP54XX_DRAM_ADDR_SPACE_END
46508a58faSSricharan 
47508a58faSSricharan /* CONTROL */
48508a58faSSricharan #define CTRL_BASE		(OMAP54XX_L4_CORE_BASE + 0x2000)
49508a58faSSricharan #define CONTROL_PADCONF_CORE	(CTRL_BASE + 0x0800)
50508a58faSSricharan #define CONTROL_PADCONF_WKUP	(OMAP54XX_L4_WKUP_BASE + 0xc800)
51508a58faSSricharan 
52508a58faSSricharan /* LPDDR2 IO regs. To be verified */
53508a58faSSricharan #define LPDDR2_IO_REGS_BASE	0x4A100638
54508a58faSSricharan 
55508a58faSSricharan /* CONTROL_ID_CODE */
56508a58faSSricharan #define CONTROL_ID_CODE		(CTRL_BASE + 0x204)
57508a58faSSricharan 
58508a58faSSricharan /* To be verified */
590a0bf7b2SLokesh Vutla #define OMAP5430_CONTROL_ID_CODE_ES1_0		0x0B94202F
600a0bf7b2SLokesh Vutla #define OMAP5432_CONTROL_ID_CODE_ES1_0		0x0B99802F
61508a58faSSricharan 
62508a58faSSricharan /* STD_FUSE_PROD_ID_1 */
63508a58faSSricharan #define STD_FUSE_PROD_ID_1		(CTRL_BASE + 0x218)
64508a58faSSricharan #define PROD_ID_1_SILICON_TYPE_SHIFT	16
65508a58faSSricharan #define PROD_ID_1_SILICON_TYPE_MASK	(3 << 16)
66508a58faSSricharan 
67508a58faSSricharan /* UART */
68508a58faSSricharan #define UART1_BASE		(OMAP54XX_L4_PER_BASE + 0x6a000)
69508a58faSSricharan #define UART2_BASE		(OMAP54XX_L4_PER_BASE + 0x6c000)
70508a58faSSricharan #define UART3_BASE		(OMAP54XX_L4_PER_BASE + 0x20000)
71508a58faSSricharan 
72508a58faSSricharan /* General Purpose Timers */
73508a58faSSricharan #define GPT1_BASE		(OMAP54XX_L4_WKUP_BASE + 0x18000)
74508a58faSSricharan #define GPT2_BASE		(OMAP54XX_L4_PER_BASE  + 0x32000)
75508a58faSSricharan #define GPT3_BASE		(OMAP54XX_L4_PER_BASE  + 0x34000)
76508a58faSSricharan 
77508a58faSSricharan /* Watchdog Timer2 - MPU watchdog */
78508a58faSSricharan #define WDT2_BASE		(OMAP54XX_L4_WKUP_BASE + 0x14000)
79508a58faSSricharan 
80508a58faSSricharan /* 32KTIMER */
81508a58faSSricharan #define SYNC_32KTIMER_BASE	(OMAP54XX_L4_WKUP_BASE + 0x4000)
82508a58faSSricharan 
83508a58faSSricharan /* GPMC */
84508a58faSSricharan #define OMAP54XX_GPMC_BASE	0x50000000
85508a58faSSricharan 
86508a58faSSricharan /* SYSTEM CONTROL MODULE */
87508a58faSSricharan #define SYSCTRL_GENERAL_CORE_BASE	0x4A002000
88508a58faSSricharan 
89508a58faSSricharan /*
90508a58faSSricharan  * Hardware Register Details
91508a58faSSricharan  */
92508a58faSSricharan 
93508a58faSSricharan /* Watchdog Timer */
94508a58faSSricharan #define WD_UNLOCK1		0xAAAA
95508a58faSSricharan #define WD_UNLOCK2		0x5555
96508a58faSSricharan 
97508a58faSSricharan /* GP Timer */
98508a58faSSricharan #define TCLR_ST			(0x1 << 0)
99508a58faSSricharan #define TCLR_AR			(0x1 << 1)
100508a58faSSricharan #define TCLR_PRE		(0x1 << 5)
101508a58faSSricharan 
102508a58faSSricharan /* Control Module */
103508a58faSSricharan #define LDOSRAM_ACTMODE_VSET_IN_MASK	(0x1F << 5)
104508a58faSSricharan #define LDOSRAM_VOLT_CTRL_OVERRIDE	0x0401040f
105508a58faSSricharan #define CONTROL_EFUSE_1_OVERRIDE	0x1C4D0110
106508a58faSSricharan #define CONTROL_EFUSE_2_OVERRIDE	0x00084000
107508a58faSSricharan 
108508a58faSSricharan /* LPDDR2 IO regs */
109508a58faSSricharan #define CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN	0x1C1C1C1C
110508a58faSSricharan #define CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER	0x9E9E9E9E
111508a58faSSricharan #define CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN	0x7C7C7C7C
112508a58faSSricharan #define LPDDR2IO_GR10_WD_MASK				(3 << 17)
113508a58faSSricharan #define CONTROL_LPDDR2IO_3_VAL		0xA0888C00
114508a58faSSricharan 
115508a58faSSricharan /* CONTROL_EFUSE_2 */
116508a58faSSricharan #define CONTROL_EFUSE_2_NMOS_PMOS_PTV_CODE_1		0x00ffc000
117508a58faSSricharan 
118dd23e59dSBalaji T K #define SDCARD_PWRDNZ					(1 << 26)
119dd23e59dSBalaji T K #define SDCARD_BIAS_HIZ_MODE				(1 << 25)
120dd23e59dSBalaji T K #define SDCARD_BIAS_PWRDNZ				(1 << 22)
121dd23e59dSBalaji T K #define SDCARD_PBIASLITE_VMODE				(1 << 21)
122508a58faSSricharan 
123508a58faSSricharan #ifndef __ASSEMBLY__
124508a58faSSricharan 
125508a58faSSricharan struct s32ktimer {
126508a58faSSricharan 	unsigned char res[0x10];
127508a58faSSricharan 	unsigned int s32k_cr;	/* 0x10 */
128508a58faSSricharan };
129508a58faSSricharan 
130c1fa3c37SSRICHARAN R #define DEVICE_TYPE_SHIFT 0x6
131c1fa3c37SSRICHARAN R #define DEVICE_TYPE_MASK (0x7 << DEVICE_TYPE_SHIFT)
132c1fa3c37SSRICHARAN R #define DEVICE_GP 0x3
133c1fa3c37SSRICHARAN R 
134002a2c0cSSRICHARAN R struct omap_sys_ctrl_regs {
135002a2c0cSSRICHARAN R 	u32 pad0[77]; /* 0x4A002000 */
136002a2c0cSSRICHARAN R 	u32 control_status; /* 0x4A002134 */
137002a2c0cSSRICHARAN R 	u32 pad1[794]; /* 0x4A002138 */
1386ad8d67dSSRICHARAN R 	u32 control_paconf_global; /* 0x4A002DA0 */
1396ad8d67dSSRICHARAN R 	u32 control_paconf_mode;  /* 0x4A002DA4 */
1406ad8d67dSSRICHARAN R 	u32 control_smart1io_padconf_0; /* 0x4A002DA8 */
1416ad8d67dSSRICHARAN R 	u32 control_smart1io_padconf_1; /* 0x4A002DAC */
1426ad8d67dSSRICHARAN R 	u32 control_smart1io_padconf_2; /* 0x4A002DB0 */
1436ad8d67dSSRICHARAN R 	u32 control_smart2io_padconf_0; /* 0x4A002DB4 */
1446ad8d67dSSRICHARAN R 	u32 control_smart2io_padconf_1; /* 0x4A002DB8 */
1456ad8d67dSSRICHARAN R 	u32 control_smart2io_padconf_2; /* 0x4A002DBC */
1466ad8d67dSSRICHARAN R 	u32 control_smart3io_padconf_0; /* 0x4A002DC0 */
1476ad8d67dSSRICHARAN R 	u32 control_smart3io_padconf_1; /* 0x4A002DC4 */
148002a2c0cSSRICHARAN R 	u32 pad2[14];
1496ad8d67dSSRICHARAN R 	u32 control_pbias; /* 0x4A002E00 */
1506ad8d67dSSRICHARAN R 	u32 control_i2c_0; /* 0x4A002E04 */
1516ad8d67dSSRICHARAN R 	u32 control_camera_rx; /* 0x4A002E08 */
1526ad8d67dSSRICHARAN R 	u32 control_hdmi_tx_phy; /* 0x4A002E0C */
1536ad8d67dSSRICHARAN R 	u32 control_uniportm; /* 0x4A002E10 */
1546ad8d67dSSRICHARAN R 	u32 control_dsiphy; /* 0x4A002E14 */
1556ad8d67dSSRICHARAN R 	u32 control_mcbsplp; /* 0x4A002E18 */
1566ad8d67dSSRICHARAN R 	u32 control_usb2phycore; /* 0x4A002E1C */
1576ad8d67dSSRICHARAN R 	u32 control_hdmi_1; /*0x4A002E20*/
1586ad8d67dSSRICHARAN R 	u32 control_hsi; /*0x4A002E24*/
159002a2c0cSSRICHARAN R 	u32 pad3[2];
1606ad8d67dSSRICHARAN R 	u32 control_ddr3ch1_0; /*0x4A002E30*/
1616ad8d67dSSRICHARAN R 	u32 control_ddr3ch2_0; /*0x4A002E34*/
1626ad8d67dSSRICHARAN R 	u32 control_ddrch1_0;	/*0x4A002E38*/
1636ad8d67dSSRICHARAN R 	u32 control_ddrch1_1;	/*0x4A002E3C*/
1646ad8d67dSSRICHARAN R 	u32 control_ddrch2_0;	/*0x4A002E40*/
1656ad8d67dSSRICHARAN R 	u32 control_ddrch2_1;	/*0x4A002E44*/
1666ad8d67dSSRICHARAN R 	u32 control_lpddr2ch1_0; /*0x4A002E48*/
1676ad8d67dSSRICHARAN R 	u32 control_lpddr2ch1_1; /*0x4A002E4C*/
1686ad8d67dSSRICHARAN R 	u32 control_ddrio_0;  /*0x4A002E50*/
1696ad8d67dSSRICHARAN R 	u32 control_ddrio_1;  /*0x4A002E54*/
1706ad8d67dSSRICHARAN R 	u32 control_ddrio_2;  /*0x4A002E58*/
1716ad8d67dSSRICHARAN R 	u32 control_hyst_1; /*0x4A002E5C*/
1726ad8d67dSSRICHARAN R 	u32 control_usbb_hsic_control; /*0x4A002E60*/
1736ad8d67dSSRICHARAN R 	u32 control_c2c; /*0x4A002E64*/
1746ad8d67dSSRICHARAN R 	u32 control_core_control_spare_rw; /*0x4A002E68*/
1756ad8d67dSSRICHARAN R 	u32 control_core_control_spare_r; /*0x4A002E6C*/
1766ad8d67dSSRICHARAN R 	u32 control_core_control_spare_r_c0; /*0x4A002E70*/
1776ad8d67dSSRICHARAN R 	u32 control_srcomp_north_side; /*0x4A002E74*/
1786ad8d67dSSRICHARAN R 	u32 control_srcomp_south_side; /*0x4A002E78*/
1796ad8d67dSSRICHARAN R 	u32 control_srcomp_east_side; /*0x4A002E7C*/
1806ad8d67dSSRICHARAN R 	u32 control_srcomp_west_side; /*0x4A002E80*/
1816ad8d67dSSRICHARAN R 	u32 control_srcomp_code_latch; /*0x4A002E84*/
182eb4e18e8SLokesh Vutla 	u32 pad4[3679394];
183eb4e18e8SLokesh Vutla 	u32 control_port_emif1_sdram_config;		/*0x4AE0C110*/
184eb4e18e8SLokesh Vutla 	u32 control_port_emif1_lpddr2_nvm_config;	/*0x4AE0C114*/
185eb4e18e8SLokesh Vutla 	u32 control_port_emif2_sdram_config;		/*0x4AE0C118*/
186eb4e18e8SLokesh Vutla 	u32 pad5[10];
187eb4e18e8SLokesh Vutla 	u32 control_emif1_sdram_config_ext;		/* 0x4AE0C144 */
188eb4e18e8SLokesh Vutla 	u32 control_emif2_sdram_config_ext;		/* 0x4AE0C148 */
189eb4e18e8SLokesh Vutla 	u32 pad6[789];
1906ad8d67dSSRICHARAN R 	u32 control_smart1nopmio_padconf_0; /* 0x4AE0CDA0 */
1916ad8d67dSSRICHARAN R 	u32 control_smart1nopmio_padconf_1; /* 0x4AE0CDA4 */
1926ad8d67dSSRICHARAN R 	u32 control_padconf_mode; /* 0x4AE0CDA8 */
1936ad8d67dSSRICHARAN R 	u32 control_xtal_oscillator; /* 0x4AE0CDAC */
1946ad8d67dSSRICHARAN R 	u32 control_i2c_2; /* 0x4AE0CDB0 */
1956ad8d67dSSRICHARAN R 	u32 control_ckobuffer; /* 0x4AE0CDB4 */
1966ad8d67dSSRICHARAN R 	u32 control_wkup_control_spare_rw; /* 0x4AE0CDB8 */
1976ad8d67dSSRICHARAN R 	u32 control_wkup_control_spare_r; /* 0x4AE0CDBC */
1986ad8d67dSSRICHARAN R 	u32 control_wkup_control_spare_r_c0; /* 0x4AE0CDC0 */
1996ad8d67dSSRICHARAN R 	u32 control_srcomp_east_side_wkup; /* 0x4AE0CDC4 */
2006ad8d67dSSRICHARAN R 	u32 control_efuse_1; /* 0x4AE0CDC8 */
2016ad8d67dSSRICHARAN R 	u32 control_efuse_2; /* 0x4AE0CDCC */
2026ad8d67dSSRICHARAN R 	u32 control_efuse_3; /* 0x4AE0CDD0 */
2036ad8d67dSSRICHARAN R 	u32 control_efuse_4; /* 0x4AE0CDD4 */
2046ad8d67dSSRICHARAN R 	u32 control_efuse_5; /* 0x4AE0CDD8 */
2056ad8d67dSSRICHARAN R 	u32 control_efuse_6; /* 0x4AE0CDDC */
2066ad8d67dSSRICHARAN R 	u32 control_efuse_7; /* 0x4AE0CDE0 */
2076ad8d67dSSRICHARAN R 	u32 control_efuse_8; /* 0x4AE0CDE4 */
2086ad8d67dSSRICHARAN R 	u32 control_efuse_9; /* 0x4AE0CDE8 */
2096ad8d67dSSRICHARAN R 	u32 control_efuse_10; /* 0x4AE0CDEC */
2106ad8d67dSSRICHARAN R 	u32 control_efuse_11; /* 0x4AE0CDF0 */
2116ad8d67dSSRICHARAN R 	u32 control_efuse_12; /* 0x4AE0CDF4 */
2126ad8d67dSSRICHARAN R 	u32 control_efuse_13; /* 0x4AE0CDF8 */
213508a58faSSricharan };
214508a58faSSricharan 
2156ad8d67dSSRICHARAN R /* Output impedance control */
2166ad8d67dSSRICHARAN R #define ds_120_ohm	0x0
2176ad8d67dSSRICHARAN R #define ds_60_ohm	0x1
2186ad8d67dSSRICHARAN R #define ds_45_ohm	0x2
2196ad8d67dSSRICHARAN R #define ds_30_ohm	0x3
2206ad8d67dSSRICHARAN R #define ds_mask		0x3
2216ad8d67dSSRICHARAN R 
2226ad8d67dSSRICHARAN R /* Slew rate control */
2236ad8d67dSSRICHARAN R #define sc_slow		0x0
2246ad8d67dSSRICHARAN R #define sc_medium	0x1
2256ad8d67dSSRICHARAN R #define sc_fast		0x2
2266ad8d67dSSRICHARAN R #define sc_na		0x3
2276ad8d67dSSRICHARAN R #define sc_mask		0x3
2286ad8d67dSSRICHARAN R 
2296ad8d67dSSRICHARAN R /* Target capacitance control */
2306ad8d67dSSRICHARAN R #define lb_5_12_pf	0x0
2316ad8d67dSSRICHARAN R #define lb_12_25_pf	0x1
2326ad8d67dSSRICHARAN R #define lb_25_50_pf	0x2
2336ad8d67dSSRICHARAN R #define lb_50_80_pf	0x3
2346ad8d67dSSRICHARAN R #define lb_mask		0x3
2356ad8d67dSSRICHARAN R 
2366ad8d67dSSRICHARAN R #define usb_i_mask	0x7
2376ad8d67dSSRICHARAN R 
2386ad8d67dSSRICHARAN R #define DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN   0x80828082
2396ad8d67dSSRICHARAN R #define DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN 0x82828200
2406ad8d67dSSRICHARAN R #define DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL 0x8421
2416ad8d67dSSRICHARAN R #define DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL 0x8421084
2426ad8d67dSSRICHARAN R #define DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL 0x8421000
2436ad8d67dSSRICHARAN R 
244eb4e18e8SLokesh Vutla #define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL	0x7C7C7C6C
245eb4e18e8SLokesh Vutla #define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL	0x64646464
246eb4e18e8SLokesh Vutla #define DDR_IO_0_VREF_CELLS_DDR3_VALUE				0xBAE8C631
247eb4e18e8SLokesh Vutla #define DDR_IO_1_VREF_CELLS_DDR3_VALUE				0xBC6318DC
248eb4e18e8SLokesh Vutla #define DDR_IO_2_VREF_CELLS_DDR3_VALUE				0x0
249eb4e18e8SLokesh Vutla 
2506ad8d67dSSRICHARAN R #define EFUSE_1 0x45145100
2516ad8d67dSSRICHARAN R #define EFUSE_2 0x45145100
2526ad8d67dSSRICHARAN R #define EFUSE_3 0x45145100
2536ad8d67dSSRICHARAN R #define EFUSE_4 0x45145100
254508a58faSSricharan #endif /* __ASSEMBLY__ */
255508a58faSSricharan 
256508a58faSSricharan /*
257508a58faSSricharan  * Non-secure SRAM Addresses
258508a58faSSricharan  * Non-secure RAM starts at 0x40300000 for GP devices. But we keep SRAM_BASE
259508a58faSSricharan  * at 0x40304000(EMU base) so that our code works for both EMU and GP
260508a58faSSricharan  */
26147c50143SSRICHARAN R #define NON_SECURE_SRAM_START	0x40300000
262508a58faSSricharan #define NON_SECURE_SRAM_END	0x40320000	/* Not inclusive */
263508a58faSSricharan /* base address for indirect vectors (internal boot mode) */
264508a58faSSricharan #define SRAM_ROM_VECT_BASE	0x4031F000
265508a58faSSricharan 
266508a58faSSricharan #define SRAM_SCRATCH_SPACE_ADDR		NON_SECURE_SRAM_START
267508a58faSSricharan /*
268508a58faSSricharan  * SRAM scratch space entries
269508a58faSSricharan  */
270508a58faSSricharan #define OMAP5_SRAM_SCRATCH_OMAP5_REV	SRAM_SCRATCH_SPACE_ADDR
271508a58faSSricharan #define OMAP5_SRAM_SCRATCH_EMIF_SIZE	(SRAM_SCRATCH_SPACE_ADDR + 0x4)
272508a58faSSricharan #define OMAP5_SRAM_SCRATCH_EMIF_T_NUM	(SRAM_SCRATCH_SPACE_ADDR + 0xC)
273508a58faSSricharan #define OMAP5_SRAM_SCRATCH_EMIF_T_DEN	(SRAM_SCRATCH_SPACE_ADDR + 0x10)
27401b753ffSSRICHARAN R #define OMAP_SRAM_SCRATCH_PRCM_PTR      (SRAM_SCRATCH_SPACE_ADDR + 0x14)
275ee9447bfSSRICHARAN R #define OMAP_SRAM_SCRATCH_DPLLS_PTR     (SRAM_SCRATCH_SPACE_ADDR + 0x18)
276*3fcdd4a5SSRICHARAN R #define OMAP_SRAM_SCRATCH_VCORES_PTR    (SRAM_SCRATCH_SPACE_ADDR + 0x1C)
277*3fcdd4a5SSRICHARAN R #define OMAP5_SRAM_SCRATCH_SPACE_END	(SRAM_SCRATCH_SPACE_ADDR + 0x20)
278508a58faSSricharan 
279508a58faSSricharan /* Silicon revisions */
280508a58faSSricharan #define OMAP4430_SILICON_ID_INVALID	0xFFFFFFFF
281508a58faSSricharan #define OMAP4430_ES1_0	0x44300100
282508a58faSSricharan #define OMAP4430_ES2_0	0x44300200
283508a58faSSricharan #define OMAP4430_ES2_1	0x44300210
284508a58faSSricharan #define OMAP4430_ES2_2	0x44300220
285508a58faSSricharan #define OMAP4430_ES2_3	0x44300230
286508a58faSSricharan #define OMAP4460_ES1_0	0x44600100
287508a58faSSricharan #define OMAP4460_ES1_1	0x44600110
288508a58faSSricharan 
289508a58faSSricharan /* ROM code defines */
290508a58faSSricharan /* Boot device */
291508a58faSSricharan #define BOOT_DEVICE_MASK	0xFF
292508a58faSSricharan #define BOOT_DEVICE_OFFSET	0x8
293508a58faSSricharan #define DEV_DESC_PTR_OFFSET	0x4
294508a58faSSricharan #define DEV_DATA_PTR_OFFSET	0x18
295508a58faSSricharan #define BOOT_MODE_OFFSET	0x8
29678f455c0SSricharan #define RESET_REASON_OFFSET     0x9
29778f455c0SSricharan #define CH_FLAGS_OFFSET         0xA
298508a58faSSricharan 
29978f455c0SSricharan #define CH_FLAGS_CHSETTINGS	(0x1 << 0)
30078f455c0SSricharan #define	CH_FLAGS_CHRAM		(0x1 << 1)
30178f455c0SSricharan #define CH_FLAGS_CHFLASH	(0x1 << 2)
30278f455c0SSricharan #define CH_FLAGS_CHMMCSD	(0x1 << 3)
30378f455c0SSricharan 
30478f455c0SSricharan #ifndef __ASSEMBLY__
30578f455c0SSricharan struct omap_boot_parameters {
30678f455c0SSricharan 	char *boot_message;
30778f455c0SSricharan 	unsigned int mem_boot_descriptor;
30878f455c0SSricharan 	unsigned char omap_bootdevice;
30978f455c0SSricharan 	unsigned char reset_reason;
31078f455c0SSricharan 	unsigned char ch_flags;
31178f455c0SSricharan };
31278f455c0SSricharan #endif /* __ASSEMBLY__ */
313508a58faSSricharan #endif
314