1508a58faSSricharan /* 2508a58faSSricharan * (C) Copyright 2010 3508a58faSSricharan * Texas Instruments, <www.ti.com> 4508a58faSSricharan * 5508a58faSSricharan * Authors: 6508a58faSSricharan * Aneesh V <aneesh@ti.com> 7508a58faSSricharan * Sricharan R <r.sricharan@ti.com> 8508a58faSSricharan * 91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 10508a58faSSricharan */ 11508a58faSSricharan 12508a58faSSricharan #ifndef _OMAP5_H_ 13508a58faSSricharan #define _OMAP5_H_ 14508a58faSSricharan 15508a58faSSricharan #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__)) 16508a58faSSricharan #include <asm/types.h> 17508a58faSSricharan #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */ 18508a58faSSricharan 19fa2f81b0STom Rini #include <linux/sizes.h> 20fa2f81b0STom Rini 21508a58faSSricharan /* 22508a58faSSricharan * L4 Peripherals - L4 Wakeup and L4 Core now 23508a58faSSricharan */ 24508a58faSSricharan #define OMAP54XX_L4_CORE_BASE 0x4A000000 25508a58faSSricharan #define OMAP54XX_L4_WKUP_BASE 0x4Ae00000 26508a58faSSricharan #define OMAP54XX_L4_PER_BASE 0x48000000 27508a58faSSricharan 284de28d79SLokesh Vutla /* CONTROL ID CODE */ 294de28d79SLokesh Vutla #define CONTROL_CORE_ID_CODE 0x4A002204 304de28d79SLokesh Vutla #define CONTROL_WKUP_ID_CODE 0x4AE0C204 31508a58faSSricharan 323891a54fSNishanth Menon #if defined(CONFIG_DRA7XX) 334de28d79SLokesh Vutla #define CONTROL_ID_CODE CONTROL_WKUP_ID_CODE 344de28d79SLokesh Vutla #else 354de28d79SLokesh Vutla #define CONTROL_ID_CODE CONTROL_CORE_ID_CODE 364de28d79SLokesh Vutla #endif 37508a58faSSricharan 383891a54fSNishanth Menon #if defined(CONFIG_DRA7XX) 39a17188c1SKishon Vijay Abraham I #define DRA7_USB_OTG_SS1_BASE 0x48890000 40a17188c1SKishon Vijay Abraham I #define DRA7_USB_OTG_SS1_GLUE_BASE 0x48880000 41a17188c1SKishon Vijay Abraham I #define DRA7_USB3_PHY1_PLL_CTRL 0x4A084C00 42a17188c1SKishon Vijay Abraham I #define DRA7_USB3_PHY1_POWER 0x4A002370 43a17188c1SKishon Vijay Abraham I #define DRA7_USB2_PHY1_POWER 0x4A002300 44a17188c1SKishon Vijay Abraham I 45a17188c1SKishon Vijay Abraham I #define DRA7_USB_OTG_SS2_BASE 0x488D0000 46a17188c1SKishon Vijay Abraham I #define DRA7_USB_OTG_SS2_GLUE_BASE 0x488C0000 47a17188c1SKishon Vijay Abraham I #define DRA7_USB2_PHY2_POWER 0x4A002E74 487ba792c0SKishon Vijay Abraham I #else 497ba792c0SKishon Vijay Abraham I #define OMAP5XX_USB_OTG_SS_BASE 0x4A030000 507ba792c0SKishon Vijay Abraham I #define OMAP5XX_USB_OTG_SS_GLUE_BASE 0x4A020000 517ba792c0SKishon Vijay Abraham I #define OMAP5XX_USB3_PHY_PLL_CTRL 0x4A084C00 527ba792c0SKishon Vijay Abraham I #define OMAP5XX_USB3_PHY_POWER 0x4A002370 537ba792c0SKishon Vijay Abraham I #define OMAP5XX_USB2_PHY_POWER 0x4A002300 54a17188c1SKishon Vijay Abraham I #endif 55a17188c1SKishon Vijay Abraham I 56508a58faSSricharan /* To be verified */ 570a0bf7b2SLokesh Vutla #define OMAP5430_CONTROL_ID_CODE_ES1_0 0x0B94202F 58eed7c0f7SSRICHARAN R #define OMAP5430_CONTROL_ID_CODE_ES2_0 0x1B94202F 590a0bf7b2SLokesh Vutla #define OMAP5432_CONTROL_ID_CODE_ES1_0 0x0B99802F 60eed7c0f7SSRICHARAN R #define OMAP5432_CONTROL_ID_CODE_ES2_0 0x1B99802F 61de62688bSLokesh Vutla #define DRA752_CONTROL_ID_CODE_ES1_0 0x0B99002F 623ac8c0bfSNishanth Menon #define DRA752_CONTROL_ID_CODE_ES1_1 0x1B99002F 63c1ea3becSNishanth Menon #define DRA752_CONTROL_ID_CODE_ES2_0 0x2B99002F 64ee77a238SLokesh Vutla #define DRA722_CONTROL_ID_CODE_ES1_0 0x0B9BC02F 65d851ad3aSRavi Babu #define DRA722_CONTROL_ID_CODE_ES2_0 0x1B9BC02F 66508a58faSSricharan 67508a58faSSricharan /* UART */ 68508a58faSSricharan #define UART1_BASE (OMAP54XX_L4_PER_BASE + 0x6a000) 69508a58faSSricharan #define UART2_BASE (OMAP54XX_L4_PER_BASE + 0x6c000) 70508a58faSSricharan #define UART3_BASE (OMAP54XX_L4_PER_BASE + 0x20000) 714b5d3839SDmitry Lifshitz #define UART4_BASE (OMAP54XX_L4_PER_BASE + 0x6e000) 72508a58faSSricharan 73508a58faSSricharan /* General Purpose Timers */ 74508a58faSSricharan #define GPT1_BASE (OMAP54XX_L4_WKUP_BASE + 0x18000) 75508a58faSSricharan #define GPT2_BASE (OMAP54XX_L4_PER_BASE + 0x32000) 76508a58faSSricharan #define GPT3_BASE (OMAP54XX_L4_PER_BASE + 0x34000) 77508a58faSSricharan 78508a58faSSricharan /* Watchdog Timer2 - MPU watchdog */ 79508a58faSSricharan #define WDT2_BASE (OMAP54XX_L4_WKUP_BASE + 0x14000) 80508a58faSSricharan 81c97a9b32SMatt Porter /* QSPI */ 82c97a9b32SMatt Porter #define QSPI_BASE 0x4B300000 83c97a9b32SMatt Porter 848ffcf74bSRoger Quadros /* SATA */ 858ffcf74bSRoger Quadros #define DWC_AHSATA_BASE 0x4A140000 868ffcf74bSRoger Quadros 87508a58faSSricharan /* 88508a58faSSricharan * Hardware Register Details 89508a58faSSricharan */ 90508a58faSSricharan 91508a58faSSricharan /* Watchdog Timer */ 92508a58faSSricharan #define WD_UNLOCK1 0xAAAA 93508a58faSSricharan #define WD_UNLOCK2 0x5555 94508a58faSSricharan 95508a58faSSricharan /* GP Timer */ 96508a58faSSricharan #define TCLR_ST (0x1 << 0) 97508a58faSSricharan #define TCLR_AR (0x1 << 1) 98508a58faSSricharan #define TCLR_PRE (0x1 << 5) 99508a58faSSricharan 100508a58faSSricharan /* Control Module */ 101508a58faSSricharan #define LDOSRAM_ACTMODE_VSET_IN_MASK (0x1F << 5) 102508a58faSSricharan #define LDOSRAM_VOLT_CTRL_OVERRIDE 0x0401040f 103508a58faSSricharan #define CONTROL_EFUSE_1_OVERRIDE 0x1C4D0110 104508a58faSSricharan #define CONTROL_EFUSE_2_OVERRIDE 0x00084000 105508a58faSSricharan 106508a58faSSricharan /* LPDDR2 IO regs */ 107508a58faSSricharan #define CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN 0x1C1C1C1C 108508a58faSSricharan #define CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER 0x9E9E9E9E 109508a58faSSricharan #define CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN 0x7C7C7C7C 110508a58faSSricharan #define LPDDR2IO_GR10_WD_MASK (3 << 17) 111508a58faSSricharan #define CONTROL_LPDDR2IO_3_VAL 0xA0888C00 112508a58faSSricharan 113508a58faSSricharan /* CONTROL_EFUSE_2 */ 114508a58faSSricharan #define CONTROL_EFUSE_2_NMOS_PMOS_PTV_CODE_1 0x00ffc000 115508a58faSSricharan 116a5d439c2SBalaji T K #define SDCARD_BIAS_PWRDNZ (1 << 27) 117dd23e59dSBalaji T K #define SDCARD_PWRDNZ (1 << 26) 118dd23e59dSBalaji T K #define SDCARD_BIAS_HIZ_MODE (1 << 25) 119dd23e59dSBalaji T K #define SDCARD_PBIASLITE_VMODE (1 << 21) 120508a58faSSricharan 121508a58faSSricharan #ifndef __ASSEMBLY__ 122508a58faSSricharan 123508a58faSSricharan struct s32ktimer { 124508a58faSSricharan unsigned char res[0x10]; 125508a58faSSricharan unsigned int s32k_cr; /* 0x10 */ 126508a58faSSricharan }; 127508a58faSSricharan 128c1fa3c37SSRICHARAN R #define DEVICE_TYPE_SHIFT 0x6 129c1fa3c37SSRICHARAN R #define DEVICE_TYPE_MASK (0x7 << DEVICE_TYPE_SHIFT) 130c1fa3c37SSRICHARAN R 1316ad8d67dSSRICHARAN R /* Output impedance control */ 1326ad8d67dSSRICHARAN R #define ds_120_ohm 0x0 1336ad8d67dSSRICHARAN R #define ds_60_ohm 0x1 1346ad8d67dSSRICHARAN R #define ds_45_ohm 0x2 1356ad8d67dSSRICHARAN R #define ds_30_ohm 0x3 1366ad8d67dSSRICHARAN R #define ds_mask 0x3 1376ad8d67dSSRICHARAN R 1386ad8d67dSSRICHARAN R /* Slew rate control */ 1396ad8d67dSSRICHARAN R #define sc_slow 0x0 1406ad8d67dSSRICHARAN R #define sc_medium 0x1 1416ad8d67dSSRICHARAN R #define sc_fast 0x2 1426ad8d67dSSRICHARAN R #define sc_na 0x3 1436ad8d67dSSRICHARAN R #define sc_mask 0x3 1446ad8d67dSSRICHARAN R 1456ad8d67dSSRICHARAN R /* Target capacitance control */ 1466ad8d67dSSRICHARAN R #define lb_5_12_pf 0x0 1476ad8d67dSSRICHARAN R #define lb_12_25_pf 0x1 1486ad8d67dSSRICHARAN R #define lb_25_50_pf 0x2 1496ad8d67dSSRICHARAN R #define lb_50_80_pf 0x3 1506ad8d67dSSRICHARAN R #define lb_mask 0x3 1516ad8d67dSSRICHARAN R 1526ad8d67dSSRICHARAN R #define usb_i_mask 0x7 1536ad8d67dSSRICHARAN R 1546ad8d67dSSRICHARAN R #define DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN 0x80828082 1556ad8d67dSSRICHARAN R #define DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN 0x82828200 1566ad8d67dSSRICHARAN R #define DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL 0x8421 1576ad8d67dSSRICHARAN R #define DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL 0x8421084 1586ad8d67dSSRICHARAN R #define DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL 0x8421000 1596ad8d67dSSRICHARAN R 160eb4e18e8SLokesh Vutla #define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL 0x7C7C7C6C 161eb4e18e8SLokesh Vutla #define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL 0x64646464 162eb4e18e8SLokesh Vutla #define DDR_IO_0_VREF_CELLS_DDR3_VALUE 0xBAE8C631 163eb4e18e8SLokesh Vutla #define DDR_IO_1_VREF_CELLS_DDR3_VALUE 0xBC6318DC 164eb4e18e8SLokesh Vutla #define DDR_IO_2_VREF_CELLS_DDR3_VALUE 0x0 165eb4e18e8SLokesh Vutla 1669100edecSLokesh Vutla #define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2 0x7C7C7C7C 16742d4f37bSSRICHARAN R #define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2 0x64646464 1689100edecSLokesh Vutla #define DDR_IO_0_VREF_CELLS_DDR3_VALUE_ES2 0xBAE8C631 16942d4f37bSSRICHARAN R #define DDR_IO_1_VREF_CELLS_DDR3_VALUE_ES2 0xBC6318DC 1709100edecSLokesh Vutla #define DDR_IO_2_VREF_CELLS_DDR3_VALUE_ES2 0x84210000 1719100edecSLokesh Vutla 1726ad8d67dSSRICHARAN R #define EFUSE_1 0x45145100 1736ad8d67dSSRICHARAN R #define EFUSE_2 0x45145100 1746ad8d67dSSRICHARAN R #define EFUSE_3 0x45145100 1756ad8d67dSSRICHARAN R #define EFUSE_4 0x45145100 176508a58faSSricharan #endif /* __ASSEMBLY__ */ 177508a58faSSricharan 178c3799fceSTom Rini /* 179c3799fceSTom Rini * In all cases, the TRM defines the RAM Memory Map for the processor 180c3799fceSTom Rini * and indicates the area for the downloaded image. We use all of that 181c3799fceSTom Rini * space for download and once up and running may use other parts of the 182c3799fceSTom Rini * map for our needs. We set a scratch space that is at the end of the 183c3799fceSTom Rini * OMAP5 download area, but within the DRA7xx download area (as it is 184c3799fceSTom Rini * much larger) and do not, at this time, make use of the additional 185c3799fceSTom Rini * space. 186c3799fceSTom Rini */ 1873891a54fSNishanth Menon #if defined(CONFIG_DRA7XX) 18881ede187SSricharan R #define NON_SECURE_SRAM_START 0x40300000 18981ede187SSricharan R #define NON_SECURE_SRAM_END 0x40380000 /* Not inclusive */ 19066c246ccSAndrew F. Davis #define NON_SECURE_SRAM_IMG_END 0x4037C000 19181ede187SSricharan R #else 19247c50143SSRICHARAN R #define NON_SECURE_SRAM_START 0x40300000 193508a58faSSricharan #define NON_SECURE_SRAM_END 0x40320000 /* Not inclusive */ 194fa2f81b0STom Rini #define NON_SECURE_SRAM_IMG_END 0x4031E000 19581ede187SSricharan R #endif 196fa2f81b0STom Rini #define SRAM_SCRATCH_SPACE_ADDR (NON_SECURE_SRAM_IMG_END - SZ_1K) 19781ede187SSricharan R 198508a58faSSricharan /* base address for indirect vectors (internal boot mode) */ 199508a58faSSricharan #define SRAM_ROM_VECT_BASE 0x4031F000 200508a58faSSricharan 201d4d986eeSLokesh Vutla /* CONTROL_SRCOMP_XXX_SIDE */ 202d4d986eeSLokesh Vutla #define OVERRIDE_XS_SHIFT 30 203d4d986eeSLokesh Vutla #define OVERRIDE_XS_MASK (1 << 30) 204d4d986eeSLokesh Vutla #define SRCODE_READ_XS_SHIFT 12 205d4d986eeSLokesh Vutla #define SRCODE_READ_XS_MASK (0xff << 12) 206d4d986eeSLokesh Vutla #define PWRDWN_XS_SHIFT 11 207d4d986eeSLokesh Vutla #define PWRDWN_XS_MASK (1 << 11) 208d4d986eeSLokesh Vutla #define DIVIDE_FACTOR_XS_SHIFT 4 209d4d986eeSLokesh Vutla #define DIVIDE_FACTOR_XS_MASK (0x7f << 4) 210d4d986eeSLokesh Vutla #define MULTIPLY_FACTOR_XS_SHIFT 1 211d4d986eeSLokesh Vutla #define MULTIPLY_FACTOR_XS_MASK (0x7 << 1) 212d4d986eeSLokesh Vutla #define SRCODE_OVERRIDE_SEL_XS_SHIFT 0 213d4d986eeSLokesh Vutla #define SRCODE_OVERRIDE_SEL_XS_MASK (1 << 0) 214d4d986eeSLokesh Vutla 2154d0df9c1SAndrii Tseglytskyi /* ABB settings */ 2164d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_SETTLING_TIME 50 2174d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_CLOCK_CYCLES 16 2184d0df9c1SAndrii Tseglytskyi 2194d0df9c1SAndrii Tseglytskyi /* ABB tranxdone mask */ 2204d0df9c1SAndrii Tseglytskyi #define OMAP_ABB_MPU_TXDONE_MASK (0x1 << 7) 221a818097aSNishanth Menon #define OMAP_ABB_MM_TXDONE_MASK (0x1 << 31) 222e52e334eSNishanth Menon #define OMAP_ABB_IVA_TXDONE_MASK (0x1 << 30) 223e52e334eSNishanth Menon #define OMAP_ABB_EVE_TXDONE_MASK (0x1 << 29) 224e52e334eSNishanth Menon #define OMAP_ABB_GPU_TXDONE_MASK (0x1 << 28) 2254d0df9c1SAndrii Tseglytskyi 2264d0df9c1SAndrii Tseglytskyi /* ABB efuse masks */ 227*0459bc30SNishanth Menon #define OMAP5_PROD_ABB_FUSE_VSET_MASK (0x1F << 20) 228*0459bc30SNishanth Menon #define OMAP5_PROD_ABB_FUSE_ENABLE_MASK (0x1 << 25) 229194dd74aSNishanth Menon #define DRA7_ABB_FUSE_VSET_MASK (0x1F << 20) 230194dd74aSNishanth Menon #define DRA7_ABB_FUSE_ENABLE_MASK (0x1 << 25) 2314d0df9c1SAndrii Tseglytskyi #define OMAP5_ABB_LDOVBBMPU_MUX_CTRL_MASK (0x1 << 10) 2324d0df9c1SAndrii Tseglytskyi #define OMAP5_ABB_LDOVBBMPU_VSET_OUT_MASK (0x1f << 0) 2334d0df9c1SAndrii Tseglytskyi 23478f455c0SSricharan #ifndef __ASSEMBLY__ 235d4d986eeSLokesh Vutla struct srcomp_params { 236d4d986eeSLokesh Vutla s8 divide_factor; 237d4d986eeSLokesh Vutla s8 multiply_factor; 238d4d986eeSLokesh Vutla }; 239d4d986eeSLokesh Vutla 240ef1697e9SLokesh Vutla struct ctrl_ioregs { 241ef1697e9SLokesh Vutla u32 ctrl_ddrch; 242ef1697e9SLokesh Vutla u32 ctrl_lpddr2ch; 243ef1697e9SLokesh Vutla u32 ctrl_ddr3ch; 244ef1697e9SLokesh Vutla u32 ctrl_ddrio_0; 245ef1697e9SLokesh Vutla u32 ctrl_ddrio_1; 246ef1697e9SLokesh Vutla u32 ctrl_ddrio_2; 247ef1697e9SLokesh Vutla u32 ctrl_emif_sdram_config_ext; 2486c70935dSSRICHARAN R u32 ctrl_emif_sdram_config_ext_final; 24992b0482cSSricharan R u32 ctrl_ddr_ctrl_ext_0; 250ef1697e9SLokesh Vutla }; 251b1e26e3bSMugunthan V N 25276cff2b1SNishanth Menon void clrset_spare_register(u8 spare_type, u32 clear_bits, u32 set_bits); 25376cff2b1SNishanth Menon 25478f455c0SSricharan #endif /* __ASSEMBLY__ */ 25560c7c30aSPaul Kocialkowski 25660c7c30aSPaul Kocialkowski /* Boot parameters */ 25760c7c30aSPaul Kocialkowski #ifndef __ASSEMBLY__ 25860c7c30aSPaul Kocialkowski struct omap_boot_parameters { 25960c7c30aSPaul Kocialkowski unsigned int boot_message; 26060c7c30aSPaul Kocialkowski unsigned int boot_device_descriptor; 26160c7c30aSPaul Kocialkowski unsigned char boot_device; 26260c7c30aSPaul Kocialkowski unsigned char reset_reason; 26360c7c30aSPaul Kocialkowski unsigned char ch_flags; 26460c7c30aSPaul Kocialkowski }; 26560c7c30aSPaul Kocialkowski #endif 26660c7c30aSPaul Kocialkowski 267508a58faSSricharan #endif 268