1*af1d002fSLokesh Vutla /* 2*af1d002fSLokesh Vutla * (C) Copyright 2010 3*af1d002fSLokesh Vutla * Texas Instruments, <www.ti.com> 4*af1d002fSLokesh Vutla * 5*af1d002fSLokesh Vutla * Aneesh V <aneesh@ti.com> 6*af1d002fSLokesh Vutla * 7*af1d002fSLokesh Vutla * See file CREDITS for list of people who contributed to this 8*af1d002fSLokesh Vutla * project. 9*af1d002fSLokesh Vutla * 10*af1d002fSLokesh Vutla * This program is free software; you can redistribute it and/or 11*af1d002fSLokesh Vutla * modify it under the terms of the GNU General Public License as 12*af1d002fSLokesh Vutla * published by the Free Software Foundation; either version 2 of 13*af1d002fSLokesh Vutla * the License, or (at your option) any later version. 14*af1d002fSLokesh Vutla * 15*af1d002fSLokesh Vutla * This program is distributed in the hope that it will be useful, 16*af1d002fSLokesh Vutla * but WITHOUT ANY WARRANTY; without even the implied warranty of 17*af1d002fSLokesh Vutla * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18*af1d002fSLokesh Vutla * GNU General Public License for more details. 19*af1d002fSLokesh Vutla * 20*af1d002fSLokesh Vutla * You should have received a copy of the GNU General Public License 21*af1d002fSLokesh Vutla * along with this program; if not, write to the Free Software 22*af1d002fSLokesh Vutla * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 23*af1d002fSLokesh Vutla * MA 02111-1307 USA 24*af1d002fSLokesh Vutla */ 25*af1d002fSLokesh Vutla #ifndef _CLOCKS_OMAP4_H_ 26*af1d002fSLokesh Vutla #define _CLOCKS_OMAP4_H_ 27*af1d002fSLokesh Vutla #include <common.h> 28*af1d002fSLokesh Vutla #include <asm/omap_common.h> 29*af1d002fSLokesh Vutla 30*af1d002fSLokesh Vutla /* 31*af1d002fSLokesh Vutla * Assuming a maximum of 1.5 GHz ARM speed and a minimum of 2 cycles per 32*af1d002fSLokesh Vutla * loop, allow for a minimum of 2 ms wait (in reality the wait will be 33*af1d002fSLokesh Vutla * much more than that) 34*af1d002fSLokesh Vutla */ 35*af1d002fSLokesh Vutla #define LDELAY 1000000 36*af1d002fSLokesh Vutla 37*af1d002fSLokesh Vutla /* CM_DLL_CTRL */ 38*af1d002fSLokesh Vutla #define CM_DLL_CTRL_OVERRIDE_SHIFT 0 39*af1d002fSLokesh Vutla #define CM_DLL_CTRL_OVERRIDE_MASK (1 << 0) 40*af1d002fSLokesh Vutla #define CM_DLL_CTRL_NO_OVERRIDE 0 41*af1d002fSLokesh Vutla 42*af1d002fSLokesh Vutla /* CM_CLKMODE_DPLL */ 43*af1d002fSLokesh Vutla #define CM_CLKMODE_DPLL_REGM4XEN_SHIFT 11 44*af1d002fSLokesh Vutla #define CM_CLKMODE_DPLL_REGM4XEN_MASK (1 << 11) 45*af1d002fSLokesh Vutla #define CM_CLKMODE_DPLL_LPMODE_EN_SHIFT 10 46*af1d002fSLokesh Vutla #define CM_CLKMODE_DPLL_LPMODE_EN_MASK (1 << 10) 47*af1d002fSLokesh Vutla #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_SHIFT 9 48*af1d002fSLokesh Vutla #define CM_CLKMODE_DPLL_RELOCK_RAMP_EN_MASK (1 << 9) 49*af1d002fSLokesh Vutla #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_SHIFT 8 50*af1d002fSLokesh Vutla #define CM_CLKMODE_DPLL_DRIFTGUARD_EN_MASK (1 << 8) 51*af1d002fSLokesh Vutla #define CM_CLKMODE_DPLL_RAMP_RATE_SHIFT 5 52*af1d002fSLokesh Vutla #define CM_CLKMODE_DPLL_RAMP_RATE_MASK (0x7 << 5) 53*af1d002fSLokesh Vutla #define CM_CLKMODE_DPLL_EN_SHIFT 0 54*af1d002fSLokesh Vutla #define CM_CLKMODE_DPLL_EN_MASK (0x7 << 0) 55*af1d002fSLokesh Vutla 56*af1d002fSLokesh Vutla #define CM_CLKMODE_DPLL_DPLL_EN_SHIFT 0 57*af1d002fSLokesh Vutla #define CM_CLKMODE_DPLL_DPLL_EN_MASK 7 58*af1d002fSLokesh Vutla 59*af1d002fSLokesh Vutla #define DPLL_EN_STOP 1 60*af1d002fSLokesh Vutla #define DPLL_EN_MN_BYPASS 4 61*af1d002fSLokesh Vutla #define DPLL_EN_LOW_POWER_BYPASS 5 62*af1d002fSLokesh Vutla #define DPLL_EN_FAST_RELOCK_BYPASS 6 63*af1d002fSLokesh Vutla #define DPLL_EN_LOCK 7 64*af1d002fSLokesh Vutla 65*af1d002fSLokesh Vutla /* CM_IDLEST_DPLL fields */ 66*af1d002fSLokesh Vutla #define ST_DPLL_CLK_MASK 1 67*af1d002fSLokesh Vutla 68*af1d002fSLokesh Vutla /* CM_CLKSEL_DPLL */ 69*af1d002fSLokesh Vutla #define CM_CLKSEL_DPLL_DPLL_SD_DIV_SHIFT 24 70*af1d002fSLokesh Vutla #define CM_CLKSEL_DPLL_DPLL_SD_DIV_MASK (0xFF << 24) 71*af1d002fSLokesh Vutla #define CM_CLKSEL_DPLL_M_SHIFT 8 72*af1d002fSLokesh Vutla #define CM_CLKSEL_DPLL_M_MASK (0x7FF << 8) 73*af1d002fSLokesh Vutla #define CM_CLKSEL_DPLL_N_SHIFT 0 74*af1d002fSLokesh Vutla #define CM_CLKSEL_DPLL_N_MASK 0x7F 75*af1d002fSLokesh Vutla #define CM_CLKSEL_DCC_EN_SHIFT 22 76*af1d002fSLokesh Vutla #define CM_CLKSEL_DCC_EN_MASK (1 << 22) 77*af1d002fSLokesh Vutla 78*af1d002fSLokesh Vutla /* CM_SYS_CLKSEL */ 79*af1d002fSLokesh Vutla #define CM_SYS_CLKSEL_SYS_CLKSEL_MASK 7 80*af1d002fSLokesh Vutla 81*af1d002fSLokesh Vutla /* CM_CLKSEL_CORE */ 82*af1d002fSLokesh Vutla #define CLKSEL_CORE_SHIFT 0 83*af1d002fSLokesh Vutla #define CLKSEL_L3_SHIFT 4 84*af1d002fSLokesh Vutla #define CLKSEL_L4_SHIFT 8 85*af1d002fSLokesh Vutla 86*af1d002fSLokesh Vutla #define CLKSEL_CORE_X2_DIV_1 0 87*af1d002fSLokesh Vutla #define CLKSEL_L3_CORE_DIV_2 1 88*af1d002fSLokesh Vutla #define CLKSEL_L4_L3_DIV_2 1 89*af1d002fSLokesh Vutla 90*af1d002fSLokesh Vutla /* CM_ABE_PLL_REF_CLKSEL */ 91*af1d002fSLokesh Vutla #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_SHIFT 0 92*af1d002fSLokesh Vutla #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_MASK 1 93*af1d002fSLokesh Vutla #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_SYSCLK 0 94*af1d002fSLokesh Vutla #define CM_ABE_PLL_REF_CLKSEL_CLKSEL_32KCLK 1 95*af1d002fSLokesh Vutla 96*af1d002fSLokesh Vutla /* CM_BYPCLK_DPLL_IVA */ 97*af1d002fSLokesh Vutla #define CM_BYPCLK_DPLL_IVA_CLKSEL_SHIFT 0 98*af1d002fSLokesh Vutla #define CM_BYPCLK_DPLL_IVA_CLKSEL_MASK 3 99*af1d002fSLokesh Vutla 100*af1d002fSLokesh Vutla #define DPLL_IVA_CLKSEL_CORE_X2_DIV_2 1 101*af1d002fSLokesh Vutla 102*af1d002fSLokesh Vutla /* CM_SHADOW_FREQ_CONFIG1 */ 103*af1d002fSLokesh Vutla #define SHADOW_FREQ_CONFIG1_FREQ_UPDATE_MASK 1 104*af1d002fSLokesh Vutla #define SHADOW_FREQ_CONFIG1_DLL_OVERRIDE_MASK 4 105*af1d002fSLokesh Vutla #define SHADOW_FREQ_CONFIG1_DLL_RESET_MASK 8 106*af1d002fSLokesh Vutla 107*af1d002fSLokesh Vutla #define SHADOW_FREQ_CONFIG1_DPLL_EN_SHIFT 8 108*af1d002fSLokesh Vutla #define SHADOW_FREQ_CONFIG1_DPLL_EN_MASK (7 << 8) 109*af1d002fSLokesh Vutla 110*af1d002fSLokesh Vutla #define SHADOW_FREQ_CONFIG1_M2_DIV_SHIFT 11 111*af1d002fSLokesh Vutla #define SHADOW_FREQ_CONFIG1_M2_DIV_MASK (0x1F << 11) 112*af1d002fSLokesh Vutla 113*af1d002fSLokesh Vutla /*CM_<clock_domain>__CLKCTRL */ 114*af1d002fSLokesh Vutla #define CD_CLKCTRL_CLKTRCTRL_SHIFT 0 115*af1d002fSLokesh Vutla #define CD_CLKCTRL_CLKTRCTRL_MASK 3 116*af1d002fSLokesh Vutla 117*af1d002fSLokesh Vutla #define CD_CLKCTRL_CLKTRCTRL_NO_SLEEP 0 118*af1d002fSLokesh Vutla #define CD_CLKCTRL_CLKTRCTRL_SW_SLEEP 1 119*af1d002fSLokesh Vutla #define CD_CLKCTRL_CLKTRCTRL_SW_WKUP 2 120*af1d002fSLokesh Vutla #define CD_CLKCTRL_CLKTRCTRL_HW_AUTO 3 121*af1d002fSLokesh Vutla 122*af1d002fSLokesh Vutla 123*af1d002fSLokesh Vutla /* CM_<clock_domain>_<module>_CLKCTRL */ 124*af1d002fSLokesh Vutla #define MODULE_CLKCTRL_MODULEMODE_SHIFT 0 125*af1d002fSLokesh Vutla #define MODULE_CLKCTRL_MODULEMODE_MASK 3 126*af1d002fSLokesh Vutla #define MODULE_CLKCTRL_IDLEST_SHIFT 16 127*af1d002fSLokesh Vutla #define MODULE_CLKCTRL_IDLEST_MASK (3 << 16) 128*af1d002fSLokesh Vutla 129*af1d002fSLokesh Vutla #define MODULE_CLKCTRL_MODULEMODE_SW_DISABLE 0 130*af1d002fSLokesh Vutla #define MODULE_CLKCTRL_MODULEMODE_HW_AUTO 1 131*af1d002fSLokesh Vutla #define MODULE_CLKCTRL_MODULEMODE_SW_EXPLICIT_EN 2 132*af1d002fSLokesh Vutla 133*af1d002fSLokesh Vutla #define MODULE_CLKCTRL_IDLEST_FULLY_FUNCTIONAL 0 134*af1d002fSLokesh Vutla #define MODULE_CLKCTRL_IDLEST_TRANSITIONING 1 135*af1d002fSLokesh Vutla #define MODULE_CLKCTRL_IDLEST_IDLE 2 136*af1d002fSLokesh Vutla #define MODULE_CLKCTRL_IDLEST_DISABLED 3 137*af1d002fSLokesh Vutla 138*af1d002fSLokesh Vutla /* CM_L4PER_GPIO4_CLKCTRL */ 139*af1d002fSLokesh Vutla #define GPIO4_CLKCTRL_OPTFCLKEN_MASK (1 << 8) 140*af1d002fSLokesh Vutla 141*af1d002fSLokesh Vutla /* CM_L3INIT_HSMMCn_CLKCTRL */ 142*af1d002fSLokesh Vutla #define HSMMC_CLKCTRL_CLKSEL_MASK (1 << 24) 143*af1d002fSLokesh Vutla 144*af1d002fSLokesh Vutla /* CM_WKUP_GPTIMER1_CLKCTRL */ 145*af1d002fSLokesh Vutla #define GPTIMER1_CLKCTRL_CLKSEL_MASK (1 << 24) 146*af1d002fSLokesh Vutla 147*af1d002fSLokesh Vutla /* CM_CAM_ISS_CLKCTRL */ 148*af1d002fSLokesh Vutla #define ISS_CLKCTRL_OPTFCLKEN_MASK (1 << 8) 149*af1d002fSLokesh Vutla 150*af1d002fSLokesh Vutla /* CM_DSS_DSS_CLKCTRL */ 151*af1d002fSLokesh Vutla #define DSS_CLKCTRL_OPTFCLKEN_MASK 0xF00 152*af1d002fSLokesh Vutla 153*af1d002fSLokesh Vutla /* CM_L3INIT_USBPHY_CLKCTRL */ 154*af1d002fSLokesh Vutla #define USBPHY_CLKCTRL_OPTFCLKEN_PHY_48M_MASK 8 155*af1d002fSLokesh Vutla 156*af1d002fSLokesh Vutla /* CM_MPU_MPU_CLKCTRL */ 157*af1d002fSLokesh Vutla #define MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_SHIFT 24 158*af1d002fSLokesh Vutla #define MPU_CLKCTRL_CLKSEL_EMIF_DIV_MODE_MASK (1 << 24) 159*af1d002fSLokesh Vutla #define MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_SHIFT 25 160*af1d002fSLokesh Vutla #define MPU_CLKCTRL_CLKSEL_ABE_DIV_MODE_MASK (1 << 25) 161*af1d002fSLokesh Vutla 162*af1d002fSLokesh Vutla /* Clock frequencies */ 163*af1d002fSLokesh Vutla #define OMAP_SYS_CLK_IND_38_4_MHZ 6 164*af1d002fSLokesh Vutla 165*af1d002fSLokesh Vutla /* PRM_VC_VAL_BYPASS */ 166*af1d002fSLokesh Vutla #define PRM_VC_I2C_CHANNEL_FREQ_KHZ 400 167*af1d002fSLokesh Vutla 168*af1d002fSLokesh Vutla /* SMPS */ 169*af1d002fSLokesh Vutla #define SMPS_I2C_SLAVE_ADDR 0x12 170*af1d002fSLokesh Vutla #define SMPS_REG_ADDR_VCORE1 0x55 171*af1d002fSLokesh Vutla #define SMPS_REG_ADDR_VCORE2 0x5B 172*af1d002fSLokesh Vutla #define SMPS_REG_ADDR_VCORE3 0x61 173*af1d002fSLokesh Vutla 174*af1d002fSLokesh Vutla #define PHOENIX_SMPS_BASE_VOLT_STD_MODE_UV 607700 175*af1d002fSLokesh Vutla #define PHOENIX_SMPS_BASE_VOLT_STD_MODE_WITH_OFFSET_UV 709000 176*af1d002fSLokesh Vutla 177*af1d002fSLokesh Vutla /* TPS */ 178*af1d002fSLokesh Vutla #define TPS62361_I2C_SLAVE_ADDR 0x60 179*af1d002fSLokesh Vutla #define TPS62361_REG_ADDR_SET0 0x0 180*af1d002fSLokesh Vutla #define TPS62361_REG_ADDR_SET1 0x1 181*af1d002fSLokesh Vutla #define TPS62361_REG_ADDR_SET2 0x2 182*af1d002fSLokesh Vutla #define TPS62361_REG_ADDR_SET3 0x3 183*af1d002fSLokesh Vutla #define TPS62361_REG_ADDR_CTRL 0x4 184*af1d002fSLokesh Vutla #define TPS62361_REG_ADDR_TEMP 0x5 185*af1d002fSLokesh Vutla #define TPS62361_REG_ADDR_RMP_CTRL 0x6 186*af1d002fSLokesh Vutla #define TPS62361_REG_ADDR_CHIP_ID 0x8 187*af1d002fSLokesh Vutla #define TPS62361_REG_ADDR_CHIP_ID_2 0x9 188*af1d002fSLokesh Vutla 189*af1d002fSLokesh Vutla #define TPS62361_BASE_VOLT_MV 500 190*af1d002fSLokesh Vutla #define TPS62361_VSEL0_GPIO 7 191*af1d002fSLokesh Vutla 192*af1d002fSLokesh Vutla /* AUXCLKx reg fields */ 193*af1d002fSLokesh Vutla #define AUXCLK_ENABLE_MASK (1 << 8) 194*af1d002fSLokesh Vutla #define AUXCLK_SRCSELECT_SHIFT 1 195*af1d002fSLokesh Vutla #define AUXCLK_SRCSELECT_MASK (3 << 1) 196*af1d002fSLokesh Vutla #define AUXCLK_CLKDIV_SHIFT 16 197*af1d002fSLokesh Vutla #define AUXCLK_CLKDIV_MASK (0xF << 16) 198*af1d002fSLokesh Vutla 199*af1d002fSLokesh Vutla #define AUXCLK_SRCSELECT_SYS_CLK 0 200*af1d002fSLokesh Vutla #define AUXCLK_SRCSELECT_CORE_DPLL 1 201*af1d002fSLokesh Vutla #define AUXCLK_SRCSELECT_PER_DPLL 2 202*af1d002fSLokesh Vutla #define AUXCLK_SRCSELECT_ALTERNATE 3 203*af1d002fSLokesh Vutla 204*af1d002fSLokesh Vutla #define AUXCLK_CLKDIV_2 1 205*af1d002fSLokesh Vutla #define AUXCLK_CLKDIV_16 0xF 206*af1d002fSLokesh Vutla 207*af1d002fSLokesh Vutla /* ALTCLKSRC */ 208*af1d002fSLokesh Vutla #define ALTCLKSRC_MODE_MASK 3 209*af1d002fSLokesh Vutla #define ALTCLKSRC_ENABLE_INT_MASK 4 210*af1d002fSLokesh Vutla #define ALTCLKSRC_ENABLE_EXT_MASK 8 211*af1d002fSLokesh Vutla 212*af1d002fSLokesh Vutla #define ALTCLKSRC_MODE_ACTIVE 1 213*af1d002fSLokesh Vutla 214*af1d002fSLokesh Vutla #define DPLL_NO_LOCK 0 215*af1d002fSLokesh Vutla #define DPLL_LOCK 1 216*af1d002fSLokesh Vutla 217*af1d002fSLokesh Vutla struct omap4_scrm_regs { 218*af1d002fSLokesh Vutla u32 revision; /* 0x0000 */ 219*af1d002fSLokesh Vutla u32 pad00[63]; 220*af1d002fSLokesh Vutla u32 clksetuptime; /* 0x0100 */ 221*af1d002fSLokesh Vutla u32 pmicsetuptime; /* 0x0104 */ 222*af1d002fSLokesh Vutla u32 pad01[2]; 223*af1d002fSLokesh Vutla u32 altclksrc; /* 0x0110 */ 224*af1d002fSLokesh Vutla u32 pad02[2]; 225*af1d002fSLokesh Vutla u32 c2cclkm; /* 0x011c */ 226*af1d002fSLokesh Vutla u32 pad03[56]; 227*af1d002fSLokesh Vutla u32 extclkreq; /* 0x0200 */ 228*af1d002fSLokesh Vutla u32 accclkreq; /* 0x0204 */ 229*af1d002fSLokesh Vutla u32 pwrreq; /* 0x0208 */ 230*af1d002fSLokesh Vutla u32 pad04[1]; 231*af1d002fSLokesh Vutla u32 auxclkreq0; /* 0x0210 */ 232*af1d002fSLokesh Vutla u32 auxclkreq1; /* 0x0214 */ 233*af1d002fSLokesh Vutla u32 auxclkreq2; /* 0x0218 */ 234*af1d002fSLokesh Vutla u32 auxclkreq3; /* 0x021c */ 235*af1d002fSLokesh Vutla u32 auxclkreq4; /* 0x0220 */ 236*af1d002fSLokesh Vutla u32 auxclkreq5; /* 0x0224 */ 237*af1d002fSLokesh Vutla u32 pad05[3]; 238*af1d002fSLokesh Vutla u32 c2cclkreq; /* 0x0234 */ 239*af1d002fSLokesh Vutla u32 pad06[54]; 240*af1d002fSLokesh Vutla u32 auxclk0; /* 0x0310 */ 241*af1d002fSLokesh Vutla u32 auxclk1; /* 0x0314 */ 242*af1d002fSLokesh Vutla u32 auxclk2; /* 0x0318 */ 243*af1d002fSLokesh Vutla u32 auxclk3; /* 0x031c */ 244*af1d002fSLokesh Vutla u32 auxclk4; /* 0x0320 */ 245*af1d002fSLokesh Vutla u32 auxclk5; /* 0x0324 */ 246*af1d002fSLokesh Vutla u32 pad07[54]; 247*af1d002fSLokesh Vutla u32 rsttime_reg; /* 0x0400 */ 248*af1d002fSLokesh Vutla u32 pad08[6]; 249*af1d002fSLokesh Vutla u32 c2crstctrl; /* 0x041c */ 250*af1d002fSLokesh Vutla u32 extpwronrstctrl; /* 0x0420 */ 251*af1d002fSLokesh Vutla u32 pad09[59]; 252*af1d002fSLokesh Vutla u32 extwarmrstst_reg; /* 0x0510 */ 253*af1d002fSLokesh Vutla u32 apewarmrstst_reg; /* 0x0514 */ 254*af1d002fSLokesh Vutla u32 pad10[1]; 255*af1d002fSLokesh Vutla u32 c2cwarmrstst_reg; /* 0x051C */ 256*af1d002fSLokesh Vutla }; 257*af1d002fSLokesh Vutla #endif /* _CLOCKS_OMAP4_H_ */ 258