xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-omap3/omap.h (revision 00bbe96ebabbc83777cd8d6c6fd2791c5c8cf619)
1987ec585SNishanth Menon /*
2987ec585SNishanth Menon  * (C) Copyright 2006-2008
3987ec585SNishanth Menon  * Texas Instruments, <www.ti.com>
4987ec585SNishanth Menon  * Richard Woodruff <r-woodruff2@ti.com>
5987ec585SNishanth Menon  * Syed Mohammed Khasim <x0khasim@ti.com>
6987ec585SNishanth Menon  *
7987ec585SNishanth Menon  * SPDX-License-Identifier:	GPL-2.0+
8987ec585SNishanth Menon  */
9987ec585SNishanth Menon 
10987ec585SNishanth Menon #ifndef _OMAP3_H_
11987ec585SNishanth Menon #define _OMAP3_H_
12987ec585SNishanth Menon 
13fa2f81b0STom Rini #include <linux/sizes.h>
14fa2f81b0STom Rini 
15987ec585SNishanth Menon /* Stuff on L3 Interconnect */
16987ec585SNishanth Menon #define SMX_APE_BASE			0x68000000
17987ec585SNishanth Menon 
18987ec585SNishanth Menon /* GPMC */
19987ec585SNishanth Menon #define OMAP34XX_GPMC_BASE		0x6E000000
20987ec585SNishanth Menon 
21987ec585SNishanth Menon /* SMS */
22987ec585SNishanth Menon #define OMAP34XX_SMS_BASE		0x6C000000
23987ec585SNishanth Menon 
24987ec585SNishanth Menon /* SDRC */
25987ec585SNishanth Menon #define OMAP34XX_SDRC_BASE		0x6D000000
26987ec585SNishanth Menon 
27987ec585SNishanth Menon /*
28987ec585SNishanth Menon  * L4 Peripherals - L4 Wakeup and L4 Core now
29987ec585SNishanth Menon  */
30987ec585SNishanth Menon #define OMAP34XX_CORE_L4_IO_BASE	0x48000000
31987ec585SNishanth Menon #define OMAP34XX_WAKEUP_L4_IO_BASE	0x48300000
32987ec585SNishanth Menon #define OMAP34XX_ID_L4_IO_BASE		0x4830A200
33987ec585SNishanth Menon #define OMAP34XX_L4_PER			0x49000000
34987ec585SNishanth Menon #define OMAP34XX_L4_IO_BASE		OMAP34XX_CORE_L4_IO_BASE
35987ec585SNishanth Menon 
36987ec585SNishanth Menon /* DMA4/SDMA */
37987ec585SNishanth Menon #define OMAP34XX_DMA4_BASE              0x48056000
38987ec585SNishanth Menon 
39987ec585SNishanth Menon /* CONTROL */
40987ec585SNishanth Menon #define OMAP34XX_CTRL_BASE		(OMAP34XX_L4_IO_BASE + 0x2000)
41987ec585SNishanth Menon 
42987ec585SNishanth Menon #ifndef __ASSEMBLY__
43987ec585SNishanth Menon /* Signal Integrity Parameter Control Registers */
44987ec585SNishanth Menon struct control_prog_io {
45987ec585SNishanth Menon 	unsigned char res[0x408];
46987ec585SNishanth Menon 	unsigned int io2;		/* 0x408 */
47987ec585SNishanth Menon 	unsigned char res2[0x38];
48987ec585SNishanth Menon 	unsigned int io0;		/* 0x444 */
49987ec585SNishanth Menon 	unsigned int io1;		/* 0x448 */
50987ec585SNishanth Menon };
51987ec585SNishanth Menon #endif /* __ASSEMBLY__ */
52987ec585SNishanth Menon 
53987ec585SNishanth Menon /* Bit definition for CONTROL_PROG_IO1 */
54987ec585SNishanth Menon #define PRG_I2C2_PULLUPRESX		0x00000001
55987ec585SNishanth Menon 
56a08af85fSPaul Kocialkowski /* Scratchpad memory */
57a08af85fSPaul Kocialkowski #define OMAP34XX_SCRATCHPAD		(OMAP34XX_CTRL_BASE + 0x910)
58a08af85fSPaul Kocialkowski 
59987ec585SNishanth Menon /* UART */
60987ec585SNishanth Menon #define OMAP34XX_UART1			(OMAP34XX_L4_IO_BASE + 0x6a000)
61987ec585SNishanth Menon #define OMAP34XX_UART2			(OMAP34XX_L4_IO_BASE + 0x6c000)
62987ec585SNishanth Menon #define OMAP34XX_UART3			(OMAP34XX_L4_PER + 0x20000)
63987ec585SNishanth Menon #define OMAP34XX_UART4			(OMAP34XX_L4_PER + 0x42000)
64987ec585SNishanth Menon 
65987ec585SNishanth Menon /* General Purpose Timers */
66987ec585SNishanth Menon #define OMAP34XX_GPT1			0x48318000
67987ec585SNishanth Menon #define OMAP34XX_GPT2			0x49032000
68987ec585SNishanth Menon #define OMAP34XX_GPT3			0x49034000
69987ec585SNishanth Menon #define OMAP34XX_GPT4			0x49036000
70987ec585SNishanth Menon #define OMAP34XX_GPT5			0x49038000
71987ec585SNishanth Menon #define OMAP34XX_GPT6			0x4903A000
72987ec585SNishanth Menon #define OMAP34XX_GPT7			0x4903C000
73987ec585SNishanth Menon #define OMAP34XX_GPT8			0x4903E000
74987ec585SNishanth Menon #define OMAP34XX_GPT9			0x49040000
75987ec585SNishanth Menon #define OMAP34XX_GPT10			0x48086000
76987ec585SNishanth Menon #define OMAP34XX_GPT11			0x48088000
77987ec585SNishanth Menon #define OMAP34XX_GPT12			0x48304000
78987ec585SNishanth Menon 
79987ec585SNishanth Menon /* WatchDog Timers (1 secure, 3 GP) */
80987ec585SNishanth Menon #define WD1_BASE			0x4830C000
81987ec585SNishanth Menon #define WD2_BASE			0x48314000
82987ec585SNishanth Menon #define WD3_BASE			0x49030000
83987ec585SNishanth Menon 
84987ec585SNishanth Menon /* 32KTIMER */
85987ec585SNishanth Menon #define SYNC_32KTIMER_BASE		0x48320000
86987ec585SNishanth Menon 
87987ec585SNishanth Menon #ifndef __ASSEMBLY__
88987ec585SNishanth Menon 
89987ec585SNishanth Menon struct s32ktimer {
90987ec585SNishanth Menon 	unsigned char res[0x10];
91987ec585SNishanth Menon 	unsigned int s32k_cr;		/* 0x10 */
92987ec585SNishanth Menon };
93987ec585SNishanth Menon 
94*00bbe96eSSemen Protsenko #define DEVICE_TYPE_SHIFT		0x8
95*00bbe96eSSemen Protsenko #define DEVICE_TYPE_MASK		(0x7 << DEVICE_TYPE_SHIFT)
96*00bbe96eSSemen Protsenko 
97987ec585SNishanth Menon #endif /* __ASSEMBLY__ */
98987ec585SNishanth Menon 
99987ec585SNishanth Menon #ifndef __ASSEMBLY__
100987ec585SNishanth Menon struct gpio {
101987ec585SNishanth Menon 	unsigned char res1[0x34];
102987ec585SNishanth Menon 	unsigned int oe;		/* 0x34 */
103987ec585SNishanth Menon 	unsigned int datain;		/* 0x38 */
104987ec585SNishanth Menon 	unsigned char res2[0x54];
105987ec585SNishanth Menon 	unsigned int cleardataout;	/* 0x90 */
106987ec585SNishanth Menon 	unsigned int setdataout;	/* 0x94 */
107987ec585SNishanth Menon };
108987ec585SNishanth Menon #endif /* __ASSEMBLY__ */
109987ec585SNishanth Menon 
110987ec585SNishanth Menon #define GPIO0				(0x1 << 0)
111987ec585SNishanth Menon #define GPIO1				(0x1 << 1)
112987ec585SNishanth Menon #define GPIO2				(0x1 << 2)
113987ec585SNishanth Menon #define GPIO3				(0x1 << 3)
114987ec585SNishanth Menon #define GPIO4				(0x1 << 4)
115987ec585SNishanth Menon #define GPIO5				(0x1 << 5)
116987ec585SNishanth Menon #define GPIO6				(0x1 << 6)
117987ec585SNishanth Menon #define GPIO7				(0x1 << 7)
118987ec585SNishanth Menon #define GPIO8				(0x1 << 8)
119987ec585SNishanth Menon #define GPIO9				(0x1 << 9)
120987ec585SNishanth Menon #define GPIO10				(0x1 << 10)
121987ec585SNishanth Menon #define GPIO11				(0x1 << 11)
122987ec585SNishanth Menon #define GPIO12				(0x1 << 12)
123987ec585SNishanth Menon #define GPIO13				(0x1 << 13)
124987ec585SNishanth Menon #define GPIO14				(0x1 << 14)
125987ec585SNishanth Menon #define GPIO15				(0x1 << 15)
126987ec585SNishanth Menon #define GPIO16				(0x1 << 16)
127987ec585SNishanth Menon #define GPIO17				(0x1 << 17)
128987ec585SNishanth Menon #define GPIO18				(0x1 << 18)
129987ec585SNishanth Menon #define GPIO19				(0x1 << 19)
130987ec585SNishanth Menon #define GPIO20				(0x1 << 20)
131987ec585SNishanth Menon #define GPIO21				(0x1 << 21)
132987ec585SNishanth Menon #define GPIO22				(0x1 << 22)
133987ec585SNishanth Menon #define GPIO23				(0x1 << 23)
134987ec585SNishanth Menon #define GPIO24				(0x1 << 24)
135987ec585SNishanth Menon #define GPIO25				(0x1 << 25)
136987ec585SNishanth Menon #define GPIO26				(0x1 << 26)
137987ec585SNishanth Menon #define GPIO27				(0x1 << 27)
138987ec585SNishanth Menon #define GPIO28				(0x1 << 28)
139987ec585SNishanth Menon #define GPIO29				(0x1 << 29)
140987ec585SNishanth Menon #define GPIO30				(0x1 << 30)
141987ec585SNishanth Menon #define GPIO31				(0x1 << 31)
142987ec585SNishanth Menon 
143987ec585SNishanth Menon /* base address for indirect vectors (internal boot mode) */
144987ec585SNishanth Menon #define SRAM_OFFSET0			0x40000000
145987ec585SNishanth Menon #define SRAM_OFFSET1			0x00200000
146987ec585SNishanth Menon #define SRAM_OFFSET2			0x0000F800
147987ec585SNishanth Menon #define SRAM_VECT_CODE			(SRAM_OFFSET0 | SRAM_OFFSET1 | \
148987ec585SNishanth Menon 					 SRAM_OFFSET2)
149987ec585SNishanth Menon #define SRAM_CLK_CODE			(SRAM_VECT_CODE + 64)
150987ec585SNishanth Menon 
151987ec585SNishanth Menon #define NON_SECURE_SRAM_START		0x40208000 /* Works for GP & EMU */
152987ec585SNishanth Menon #define NON_SECURE_SRAM_END		0x40210000
153fa2f81b0STom Rini #define NON_SECURE_SRAM_IMG_END		0x4020F000
154fa2f81b0STom Rini #define SRAM_SCRATCH_SPACE_ADDR		(NON_SECURE_SRAM_IMG_END - SZ_1K)
155987ec585SNishanth Menon 
156987ec585SNishanth Menon #define LOW_LEVEL_SRAM_STACK		0x4020FFFC
157987ec585SNishanth Menon 
158987ec585SNishanth Menon /* scratch area - accessible on both EMU and GP */
159987ec585SNishanth Menon #define OMAP3_PUBLIC_SRAM_SCRATCH_AREA	NON_SECURE_SRAM_START
160987ec585SNishanth Menon 
161987ec585SNishanth Menon #define DEBUG_LED1			149	/* gpio */
162987ec585SNishanth Menon #define DEBUG_LED2			150	/* gpio */
163987ec585SNishanth Menon 
164987ec585SNishanth Menon #define XDR_POP		5	/* package on package part */
165987ec585SNishanth Menon #define SDR_DISCRETE	4	/* 128M memory SDR module */
166987ec585SNishanth Menon #define DDR_STACKED	3	/* stacked part on 2422 */
167987ec585SNishanth Menon #define DDR_COMBO	2	/* combo part on cpu daughter card */
168987ec585SNishanth Menon #define DDR_DISCRETE	1	/* 2x16 parts on daughter card */
169987ec585SNishanth Menon 
170987ec585SNishanth Menon #define DDR_100		100	/* type found on most mem d-boards */
171987ec585SNishanth Menon #define DDR_111		111	/* some combo parts */
172987ec585SNishanth Menon #define DDR_133		133	/* most combo, some mem d-boards */
173987ec585SNishanth Menon #define DDR_165		165	/* future parts */
174987ec585SNishanth Menon 
175987ec585SNishanth Menon #define CPU_3430	0x3430
176987ec585SNishanth Menon 
177987ec585SNishanth Menon /*
178987ec585SNishanth Menon  * 343x real hardware:
179987ec585SNishanth Menon  *  ES1     = rev 0
180987ec585SNishanth Menon  *
181987ec585SNishanth Menon  *  ES2 onwards, the value maps to contents of IDCODE register [31:28].
182987ec585SNishanth Menon  *
183987ec585SNishanth Menon  * Note : CPU_3XX_ES20 is used in cache.S.  Please review before changing.
184987ec585SNishanth Menon  */
185987ec585SNishanth Menon #define CPU_3XX_ES10		0
186987ec585SNishanth Menon #define CPU_3XX_ES20		1
187987ec585SNishanth Menon #define CPU_3XX_ES21		2
188987ec585SNishanth Menon #define CPU_3XX_ES30		3
189987ec585SNishanth Menon #define CPU_3XX_ES31		4
190987ec585SNishanth Menon #define CPU_3XX_ES312		7
191987ec585SNishanth Menon #define CPU_3XX_MAX_REV		8
192987ec585SNishanth Menon 
193987ec585SNishanth Menon /*
194987ec585SNishanth Menon  * 37xx real hardware:
195987ec585SNishanth Menon  * ES1.0 onwards, the value maps to contents of IDCODE register [31:28].
196987ec585SNishanth Menon  */
197987ec585SNishanth Menon 
198987ec585SNishanth Menon #define CPU_37XX_ES10		0
199987ec585SNishanth Menon #define CPU_37XX_ES11		1
200987ec585SNishanth Menon #define CPU_37XX_ES12		2
201987ec585SNishanth Menon #define CPU_37XX_MAX_REV	3
202987ec585SNishanth Menon 
203987ec585SNishanth Menon #define CPU_3XX_ID_SHIFT	28
204987ec585SNishanth Menon 
205987ec585SNishanth Menon #define WIDTH_8BIT		0x0000
206987ec585SNishanth Menon #define WIDTH_16BIT		0x1000	/* bit pos for 16 bit in gpmc */
207987ec585SNishanth Menon 
208987ec585SNishanth Menon /*
209987ec585SNishanth Menon  * Hawkeye values
210987ec585SNishanth Menon  */
211987ec585SNishanth Menon #define HAWKEYE_OMAP34XX	0xb7ae
212987ec585SNishanth Menon #define HAWKEYE_AM35XX		0xb868
213987ec585SNishanth Menon #define HAWKEYE_OMAP36XX	0xb891
214987ec585SNishanth Menon 
215987ec585SNishanth Menon #define HAWKEYE_SHIFT		12
216987ec585SNishanth Menon 
217987ec585SNishanth Menon /*
218987ec585SNishanth Menon  * Define CPU families
219987ec585SNishanth Menon  */
220987ec585SNishanth Menon #define CPU_OMAP34XX		0x3400	/* OMAP34xx/OMAP35 devices */
221987ec585SNishanth Menon #define CPU_AM35XX		0x3500	/* AM35xx devices          */
222987ec585SNishanth Menon #define CPU_OMAP36XX		0x3600	/* OMAP36xx devices        */
223987ec585SNishanth Menon 
224987ec585SNishanth Menon /*
225987ec585SNishanth Menon  * Control status register values corresponding to cpu variants
226987ec585SNishanth Menon  */
227987ec585SNishanth Menon #define OMAP3503		0x5c00
228987ec585SNishanth Menon #define OMAP3515		0x1c00
229987ec585SNishanth Menon #define OMAP3525		0x4c00
230987ec585SNishanth Menon #define OMAP3530		0x0c00
231987ec585SNishanth Menon 
232987ec585SNishanth Menon #define AM3505			0x5c00
233987ec585SNishanth Menon #define AM3517			0x1c00
234987ec585SNishanth Menon 
235987ec585SNishanth Menon #define OMAP3730		0x0c00
2367f668a6fSAdam Ford #define OMAP3725		0x4c00
2377f668a6fSAdam Ford #define AM3715			0x1c00
2387f668a6fSAdam Ford #define AM3703			0x5c00
2397f668a6fSAdam Ford 
2407f668a6fSAdam Ford #define OMAP3730_1GHZ		0x0e00
2417f668a6fSAdam Ford #define OMAP3725_1GHZ		0x4e00
2427f668a6fSAdam Ford #define AM3715_1GHZ		0x1e00
2437f668a6fSAdam Ford #define AM3703_1GHZ		0x5e00
244987ec585SNishanth Menon 
245987ec585SNishanth Menon /*
246987ec585SNishanth Menon  * ROM code API related flags
247987ec585SNishanth Menon  */
248987ec585SNishanth Menon #define OMAP3_GP_ROMCODE_API_L2_INVAL		1
24919a75b8cSSiarhei Siamashka #define OMAP3_GP_ROMCODE_API_WRITE_L2ACR	2
250987ec585SNishanth Menon #define OMAP3_GP_ROMCODE_API_WRITE_ACR		3
251987ec585SNishanth Menon 
252987ec585SNishanth Menon /*
253987ec585SNishanth Menon  * EMU device PPA HAL related flags
254987ec585SNishanth Menon  */
255987ec585SNishanth Menon #define OMAP3_EMU_HAL_API_L2_INVAL		40
256987ec585SNishanth Menon #define OMAP3_EMU_HAL_API_WRITE_ACR		42
257987ec585SNishanth Menon 
258987ec585SNishanth Menon #define OMAP3_EMU_HAL_START_HAL_CRITICAL	4
259987ec585SNishanth Menon 
260987ec585SNishanth Menon /* ABB settings */
261987ec585SNishanth Menon #define OMAP_ABB_SETTLING_TIME		30
262987ec585SNishanth Menon #define OMAP_ABB_CLOCK_CYCLES		8
263987ec585SNishanth Menon 
264987ec585SNishanth Menon /* ABB tranxdone mask */
265987ec585SNishanth Menon #define OMAP_ABB_MPU_TXDONE_MASK	(0x1 << 26)
266987ec585SNishanth Menon 
26790ca5dfeSPaul Kocialkowski #define OMAP_REBOOT_REASON_OFFSET	0x04
26890ca5dfeSPaul Kocialkowski 
26960c7c30aSPaul Kocialkowski /* Boot parameters */
27060c7c30aSPaul Kocialkowski #ifndef __ASSEMBLY__
27160c7c30aSPaul Kocialkowski struct omap_boot_parameters {
27260c7c30aSPaul Kocialkowski 	unsigned int boot_message;
27360c7c30aSPaul Kocialkowski 	unsigned char boot_device;
27460c7c30aSPaul Kocialkowski 	unsigned char reserved;
27560c7c30aSPaul Kocialkowski 	unsigned char reset_reason;
27660c7c30aSPaul Kocialkowski 	unsigned char ch_flags;
27760c7c30aSPaul Kocialkowski 	unsigned int boot_device_descriptor;
27860c7c30aSPaul Kocialkowski };
279a08af85fSPaul Kocialkowski 
280c5412b08SPaul Kocialkowski int omap_reboot_mode(char *mode, unsigned int length);
281a08af85fSPaul Kocialkowski int omap_reboot_mode_clear(void);
282c5412b08SPaul Kocialkowski int omap_reboot_mode_store(char *mode);
28360c7c30aSPaul Kocialkowski #endif
28460c7c30aSPaul Kocialkowski 
285987ec585SNishanth Menon #endif
286