1819833afSPeter Tyser /* 2819833afSPeter Tyser * (C) Copyright 2006-2008 3819833afSPeter Tyser * Texas Instruments, <www.ti.com> 4819833afSPeter Tyser * Syed Mohammed Khasim <x0khasim@ti.com> 5819833afSPeter Tyser * 61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 7819833afSPeter Tyser */ 8819833afSPeter Tyser #ifndef _MUX_H_ 9819833afSPeter Tyser #define _MUX_H_ 10819833afSPeter Tyser 11819833afSPeter Tyser /* 12819833afSPeter Tyser * IEN - Input Enable 13819833afSPeter Tyser * IDIS - Input Disable 14819833afSPeter Tyser * PTD - Pull type Down 15819833afSPeter Tyser * PTU - Pull type Up 16819833afSPeter Tyser * DIS - Pull type selection is inactive 17819833afSPeter Tyser * EN - Pull type selection is active 18*7bc53efcSAlbert ARIBAUD \(3ADEV\) * SB_LOW - Standby mode configuration: Output low-level 19*7bc53efcSAlbert ARIBAUD \(3ADEV\) * SB_HI - Standby mode configuration: Output high-level 20*7bc53efcSAlbert ARIBAUD \(3ADEV\) * SB_HIZ - Standby mode configuration: Output hi-impedence 21*7bc53efcSAlbert ARIBAUD \(3ADEV\) * SB_PD - Standby mode pull-down enabled 22*7bc53efcSAlbert ARIBAUD \(3ADEV\) * SB_PU - Standby mode pull-up enabled 23*7bc53efcSAlbert ARIBAUD \(3ADEV\) * WKEN - Wakeup input enabled 24819833afSPeter Tyser * M0 - Mode 0 25819833afSPeter Tyser */ 26819833afSPeter Tyser 27819833afSPeter Tyser #define IEN (1 << 8) 28819833afSPeter Tyser 29819833afSPeter Tyser #define IDIS (0 << 8) 30819833afSPeter Tyser #define PTU (1 << 4) 31819833afSPeter Tyser #define PTD (0 << 4) 32819833afSPeter Tyser #define EN (1 << 3) 33819833afSPeter Tyser #define DIS (0 << 3) 34819833afSPeter Tyser 35*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define SB_LOW (1 << 9) 36*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define SB_HI (5 << 9) 37*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define SB_HIZ (2 << 9) 38*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define SB_PD (1 << 12) 39*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define SB_PU (3 << 12) 40*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define WKEN (1 << 14) 41*7bc53efcSAlbert ARIBAUD \(3ADEV\) 42819833afSPeter Tyser #define M0 0 43819833afSPeter Tyser #define M1 1 44819833afSPeter Tyser #define M2 2 45819833afSPeter Tyser #define M3 3 46819833afSPeter Tyser #define M4 4 47819833afSPeter Tyser #define M5 5 48819833afSPeter Tyser #define M6 6 49819833afSPeter Tyser #define M7 7 50819833afSPeter Tyser 51819833afSPeter Tyser /* 52*7bc53efcSAlbert ARIBAUD \(3ADEV\) * To get the actual address the offset has to be added 53*7bc53efcSAlbert ARIBAUD \(3ADEV\) * to OMAP34XX_CTRL_BASE 54819833afSPeter Tyser */ 55819833afSPeter Tyser 56819833afSPeter Tyser /*SDRC*/ 57819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D0 0x0030 58819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D1 0x0032 59819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D2 0x0034 60819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D3 0x0036 61819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D4 0x0038 62819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D5 0x003A 63819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D6 0x003C 64819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D7 0x003E 65819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D8 0x0040 66819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D9 0x0042 67819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D10 0x0044 68819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D11 0x0046 69819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D12 0x0048 70819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D13 0x004A 71819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D14 0x004C 72819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D15 0x004E 73819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D16 0x0050 74819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D17 0x0052 75819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D18 0x0054 76819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D19 0x0056 77819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D20 0x0058 78819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D21 0x005A 79819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D22 0x005C 80819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D23 0x005E 81819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D24 0x0060 82819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D25 0x0062 83819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D26 0x0064 84819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D27 0x0066 85819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D28 0x0068 86819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D29 0x006A 87819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D30 0x006C 88819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_D31 0x006E 89819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_CLK 0x0070 90819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_DQS0 0x0072 91819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_DQS1 0x0074 92819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_DQS2 0x0076 93819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_DQS3 0x0078 94*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_BA0 0x05A0 95*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_BA1 0x05A2 96*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_A0 0x05A4 97*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_A1 0x05A6 98*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_A2 0x05A8 99*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_A3 0x05AA 100*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_A4 0x05AC 101*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_A5 0x05AE 102*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_A6 0x05B0 103*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_A7 0x05B2 104*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_A8 0x05B4 105*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_A9 0x05B6 106*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_A10 0x05B8 107*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_A11 0x05BA 108*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_A12 0x05BC 109*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_A13 0x05BE 110*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_A14 0x05C0 111*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_NCS0 0x05C2 112*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_NCS1 0x05C4 113*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_NCLK 0x05C6 114*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_NRAS 0x05C8 115*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_NCAS 0x05CA 116*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_NWE 0x05CC 117*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_DM0 0x05CE 118*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_DM1 0x05D0 119*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_DM2 0x05D2 120*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_SDRC_DM3 0x05D4 121819833afSPeter Tyser /*GPMC*/ 122819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_A1 0x007A 123819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_A2 0x007C 124819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_A3 0x007E 125819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_A4 0x0080 126819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_A5 0x0082 127819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_A6 0x0084 128819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_A7 0x0086 129819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_A8 0x0088 130819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_A9 0x008A 131819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_A10 0x008C 132*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_GPMC_A11 0x0264 133819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_D0 0x008E 134819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_D1 0x0090 135819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_D2 0x0092 136819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_D3 0x0094 137819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_D4 0x0096 138819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_D5 0x0098 139819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_D6 0x009A 140819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_D7 0x009C 141819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_D8 0x009E 142819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_D9 0x00A0 143819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_D10 0x00A2 144819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_D11 0x00A4 145819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_D12 0x00A6 146819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_D13 0x00A8 147819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_D14 0x00AA 148819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_D15 0x00AC 149819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_NCS0 0x00AE 150819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_NCS1 0x00B0 151819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_NCS2 0x00B2 152819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_NCS3 0x00B4 153819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_NCS4 0x00B6 154819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_NCS5 0x00B8 155819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_NCS6 0x00BA 156819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_NCS7 0x00BC 157819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_CLK 0x00BE 158819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_NADV_ALE 0x00C0 159819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_NOE 0x00C2 160819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_NWE 0x00C4 161819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_NBE0_CLE 0x00C6 162819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_NBE1 0x00C8 163819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_NWP 0x00CA 164819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_WAIT0 0x00CC 165819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_WAIT1 0x00CE 166819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_WAIT2 0x00D0 167819833afSPeter Tyser #define CONTROL_PADCONF_GPMC_WAIT3 0x00D2 168819833afSPeter Tyser /*DSS*/ 169819833afSPeter Tyser #define CONTROL_PADCONF_DSS_PCLK 0x00D4 170819833afSPeter Tyser #define CONTROL_PADCONF_DSS_HSYNC 0x00D6 171819833afSPeter Tyser #define CONTROL_PADCONF_DSS_VSYNC 0x00D8 172819833afSPeter Tyser #define CONTROL_PADCONF_DSS_ACBIAS 0x00DA 173819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA0 0x00DC 174819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA1 0x00DE 175819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA2 0x00E0 176819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA3 0x00E2 177819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA4 0x00E4 178819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA5 0x00E6 179819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA6 0x00E8 180819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA7 0x00EA 181819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA8 0x00EC 182819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA9 0x00EE 183819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA10 0x00F0 184819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA11 0x00F2 185819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA12 0x00F4 186819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA13 0x00F6 187819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA14 0x00F8 188819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA15 0x00FA 189819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA16 0x00FC 190819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA17 0x00FE 191819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA18 0x0100 192819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA19 0x0102 193819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA20 0x0104 194819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA21 0x0106 195819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA22 0x0108 196819833afSPeter Tyser #define CONTROL_PADCONF_DSS_DATA23 0x010A 197819833afSPeter Tyser /*CAMERA*/ 198819833afSPeter Tyser #define CONTROL_PADCONF_CAM_HS 0x010C 199819833afSPeter Tyser #define CONTROL_PADCONF_CAM_VS 0x010E 200819833afSPeter Tyser #define CONTROL_PADCONF_CAM_XCLKA 0x0110 201819833afSPeter Tyser #define CONTROL_PADCONF_CAM_PCLK 0x0112 202819833afSPeter Tyser #define CONTROL_PADCONF_CAM_FLD 0x0114 203819833afSPeter Tyser #define CONTROL_PADCONF_CAM_D0 0x0116 204819833afSPeter Tyser #define CONTROL_PADCONF_CAM_D1 0x0118 205819833afSPeter Tyser #define CONTROL_PADCONF_CAM_D2 0x011A 206819833afSPeter Tyser #define CONTROL_PADCONF_CAM_D3 0x011C 207819833afSPeter Tyser #define CONTROL_PADCONF_CAM_D4 0x011E 208819833afSPeter Tyser #define CONTROL_PADCONF_CAM_D5 0x0120 209819833afSPeter Tyser #define CONTROL_PADCONF_CAM_D6 0x0122 210819833afSPeter Tyser #define CONTROL_PADCONF_CAM_D7 0x0124 211819833afSPeter Tyser #define CONTROL_PADCONF_CAM_D8 0x0126 212819833afSPeter Tyser #define CONTROL_PADCONF_CAM_D9 0x0128 213819833afSPeter Tyser #define CONTROL_PADCONF_CAM_D10 0x012A 214819833afSPeter Tyser #define CONTROL_PADCONF_CAM_D11 0x012C 215819833afSPeter Tyser #define CONTROL_PADCONF_CAM_XCLKB 0x012E 216819833afSPeter Tyser #define CONTROL_PADCONF_CAM_WEN 0x0130 217819833afSPeter Tyser #define CONTROL_PADCONF_CAM_STROBE 0x0132 218819833afSPeter Tyser #define CONTROL_PADCONF_CSI2_DX0 0x0134 219819833afSPeter Tyser #define CONTROL_PADCONF_CSI2_DY0 0x0136 220819833afSPeter Tyser #define CONTROL_PADCONF_CSI2_DX1 0x0138 221819833afSPeter Tyser #define CONTROL_PADCONF_CSI2_DY1 0x013A 222819833afSPeter Tyser /*Audio Interface */ 223819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP2_FSX 0x013C 224819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP2_CLKX 0x013E 225819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP2_DR 0x0140 226819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP2_DX 0x0142 227819833afSPeter Tyser #define CONTROL_PADCONF_MMC1_CLK 0x0144 228819833afSPeter Tyser #define CONTROL_PADCONF_MMC1_CMD 0x0146 229819833afSPeter Tyser #define CONTROL_PADCONF_MMC1_DAT0 0x0148 230819833afSPeter Tyser #define CONTROL_PADCONF_MMC1_DAT1 0x014A 231819833afSPeter Tyser #define CONTROL_PADCONF_MMC1_DAT2 0x014C 232819833afSPeter Tyser #define CONTROL_PADCONF_MMC1_DAT3 0x014E 233819833afSPeter Tyser #define CONTROL_PADCONF_MMC1_DAT4 0x0150 234819833afSPeter Tyser #define CONTROL_PADCONF_MMC1_DAT5 0x0152 235819833afSPeter Tyser #define CONTROL_PADCONF_MMC1_DAT6 0x0154 236819833afSPeter Tyser #define CONTROL_PADCONF_MMC1_DAT7 0x0156 237819833afSPeter Tyser /*Wireless LAN */ 238819833afSPeter Tyser #define CONTROL_PADCONF_MMC2_CLK 0x0158 239819833afSPeter Tyser #define CONTROL_PADCONF_MMC2_CMD 0x015A 240819833afSPeter Tyser #define CONTROL_PADCONF_MMC2_DAT0 0x015C 241819833afSPeter Tyser #define CONTROL_PADCONF_MMC2_DAT1 0x015E 242819833afSPeter Tyser #define CONTROL_PADCONF_MMC2_DAT2 0x0160 243819833afSPeter Tyser #define CONTROL_PADCONF_MMC2_DAT3 0x0162 244819833afSPeter Tyser #define CONTROL_PADCONF_MMC2_DAT4 0x0164 245819833afSPeter Tyser #define CONTROL_PADCONF_MMC2_DAT5 0x0166 246819833afSPeter Tyser #define CONTROL_PADCONF_MMC2_DAT6 0x0168 247819833afSPeter Tyser #define CONTROL_PADCONF_MMC2_DAT7 0x016A 248819833afSPeter Tyser /*Bluetooth*/ 249819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP3_DX 0x016C 250819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP3_DR 0x016E 251819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP3_CLKX 0x0170 252819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP3_FSX 0x0172 253819833afSPeter Tyser #define CONTROL_PADCONF_UART2_CTS 0x0174 254819833afSPeter Tyser #define CONTROL_PADCONF_UART2_RTS 0x0176 255819833afSPeter Tyser #define CONTROL_PADCONF_UART2_TX 0x0178 256819833afSPeter Tyser #define CONTROL_PADCONF_UART2_RX 0x017A 257819833afSPeter Tyser /*Modem Interface */ 258819833afSPeter Tyser #define CONTROL_PADCONF_UART1_TX 0x017C 259819833afSPeter Tyser #define CONTROL_PADCONF_UART1_RTS 0x017E 260819833afSPeter Tyser #define CONTROL_PADCONF_UART1_CTS 0x0180 261819833afSPeter Tyser #define CONTROL_PADCONF_UART1_RX 0x0182 262819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP4_CLKX 0x0184 263819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP4_DR 0x0186 264819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP4_DX 0x0188 265819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP4_FSX 0x018A 266819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP1_CLKR 0x018C 267819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP1_FSR 0x018E 268819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP1_DX 0x0190 269819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP1_DR 0x0192 270819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP_CLKS 0x0194 271819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP1_FSX 0x0196 272819833afSPeter Tyser #define CONTROL_PADCONF_MCBSP1_CLKX 0x0198 273819833afSPeter Tyser /*Serial Interface*/ 274819833afSPeter Tyser #define CONTROL_PADCONF_UART3_CTS_RCTX 0x019A 275819833afSPeter Tyser #define CONTROL_PADCONF_UART3_RTS_SD 0x019C 276819833afSPeter Tyser #define CONTROL_PADCONF_UART3_RX_IRRX 0x019E 277819833afSPeter Tyser #define CONTROL_PADCONF_UART3_TX_IRTX 0x01A0 278819833afSPeter Tyser #define CONTROL_PADCONF_HSUSB0_CLK 0x01A2 279819833afSPeter Tyser #define CONTROL_PADCONF_HSUSB0_STP 0x01A4 280819833afSPeter Tyser #define CONTROL_PADCONF_HSUSB0_DIR 0x01A6 281819833afSPeter Tyser #define CONTROL_PADCONF_HSUSB0_NXT 0x01A8 282819833afSPeter Tyser #define CONTROL_PADCONF_HSUSB0_DATA0 0x01AA 283819833afSPeter Tyser #define CONTROL_PADCONF_HSUSB0_DATA1 0x01AC 284819833afSPeter Tyser #define CONTROL_PADCONF_HSUSB0_DATA2 0x01AE 285819833afSPeter Tyser #define CONTROL_PADCONF_HSUSB0_DATA3 0x01B0 286819833afSPeter Tyser #define CONTROL_PADCONF_HSUSB0_DATA4 0x01B2 287819833afSPeter Tyser #define CONTROL_PADCONF_HSUSB0_DATA5 0x01B4 288819833afSPeter Tyser #define CONTROL_PADCONF_HSUSB0_DATA6 0x01B6 289819833afSPeter Tyser #define CONTROL_PADCONF_HSUSB0_DATA7 0x01B8 290819833afSPeter Tyser #define CONTROL_PADCONF_I2C1_SCL 0x01BA 291819833afSPeter Tyser #define CONTROL_PADCONF_I2C1_SDA 0x01BC 292819833afSPeter Tyser #define CONTROL_PADCONF_I2C2_SCL 0x01BE 293819833afSPeter Tyser #define CONTROL_PADCONF_I2C2_SDA 0x01C0 294819833afSPeter Tyser #define CONTROL_PADCONF_I2C3_SCL 0x01C2 295819833afSPeter Tyser #define CONTROL_PADCONF_I2C3_SDA 0x01C4 296819833afSPeter Tyser #define CONTROL_PADCONF_I2C4_SCL 0x0A00 297819833afSPeter Tyser #define CONTROL_PADCONF_I2C4_SDA 0x0A02 298819833afSPeter Tyser #define CONTROL_PADCONF_HDQ_SIO 0x01C6 299819833afSPeter Tyser #define CONTROL_PADCONF_MCSPI1_CLK 0x01C8 300819833afSPeter Tyser #define CONTROL_PADCONF_MCSPI1_SIMO 0x01CA 301819833afSPeter Tyser #define CONTROL_PADCONF_MCSPI1_SOMI 0x01CC 302819833afSPeter Tyser #define CONTROL_PADCONF_MCSPI1_CS0 0x01CE 303819833afSPeter Tyser #define CONTROL_PADCONF_MCSPI1_CS1 0x01D0 304819833afSPeter Tyser #define CONTROL_PADCONF_MCSPI1_CS2 0x01D2 305819833afSPeter Tyser #define CONTROL_PADCONF_MCSPI1_CS3 0x01D4 306819833afSPeter Tyser #define CONTROL_PADCONF_MCSPI2_CLK 0x01D6 307819833afSPeter Tyser #define CONTROL_PADCONF_MCSPI2_SIMO 0x01D8 308819833afSPeter Tyser #define CONTROL_PADCONF_MCSPI2_SOMI 0x01DA 309819833afSPeter Tyser #define CONTROL_PADCONF_MCSPI2_CS0 0x01DC 310819833afSPeter Tyser #define CONTROL_PADCONF_MCSPI2_CS1 0x01DE 311819833afSPeter Tyser /*Control and debug */ 312819833afSPeter Tyser #define CONTROL_PADCONF_SYS_32K 0x0A04 313819833afSPeter Tyser #define CONTROL_PADCONF_SYS_CLKREQ 0x0A06 314819833afSPeter Tyser #define CONTROL_PADCONF_SYS_NIRQ 0x01E0 315819833afSPeter Tyser #define CONTROL_PADCONF_SYS_BOOT0 0x0A0A 316819833afSPeter Tyser #define CONTROL_PADCONF_SYS_BOOT1 0x0A0C 317819833afSPeter Tyser #define CONTROL_PADCONF_SYS_BOOT2 0x0A0E 318819833afSPeter Tyser #define CONTROL_PADCONF_SYS_BOOT3 0x0A10 319819833afSPeter Tyser #define CONTROL_PADCONF_SYS_BOOT4 0x0A12 320819833afSPeter Tyser #define CONTROL_PADCONF_SYS_BOOT5 0x0A14 321819833afSPeter Tyser #define CONTROL_PADCONF_SYS_BOOT6 0x0A16 322819833afSPeter Tyser #define CONTROL_PADCONF_SYS_OFF_MODE 0x0A18 323819833afSPeter Tyser #define CONTROL_PADCONF_SYS_CLKOUT1 0x0A1A 324819833afSPeter Tyser #define CONTROL_PADCONF_SYS_CLKOUT2 0x01E2 325b5ff205cSIgor Grinberg #define CONTROL_PADCONF_JTAG_NTRST 0x0A1C 326819833afSPeter Tyser #define CONTROL_PADCONF_JTAG_TCK 0x0A1E 327819833afSPeter Tyser #define CONTROL_PADCONF_JTAG_TMS 0x0A20 328819833afSPeter Tyser #define CONTROL_PADCONF_JTAG_TDI 0x0A22 329819833afSPeter Tyser #define CONTROL_PADCONF_JTAG_EMU0 0x0A24 330819833afSPeter Tyser #define CONTROL_PADCONF_JTAG_EMU1 0x0A26 331819833afSPeter Tyser #define CONTROL_PADCONF_ETK_CLK 0x0A28 332819833afSPeter Tyser #define CONTROL_PADCONF_ETK_CTL 0x0A2A 333819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D0 0x0A2C 334819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D1 0x0A2E 335819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D2 0x0A30 336819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D3 0x0A32 337819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D4 0x0A34 338819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D5 0x0A36 339819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D6 0x0A38 340819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D7 0x0A3A 341819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D8 0x0A3C 342819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D9 0x0A3E 343819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D10 0x0A40 344819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D11 0x0A42 345819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D12 0x0A44 346819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D13 0x0A46 347819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D14 0x0A48 348819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D15 0x0A4A 349819833afSPeter Tyser #define CONTROL_PADCONF_ETK_CLK_ES2 0x05D8 350819833afSPeter Tyser #define CONTROL_PADCONF_ETK_CTL_ES2 0x05DA 351819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D0_ES2 0x05DC 352819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D1_ES2 0x05DE 353819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D2_ES2 0x05E0 354819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D3_ES2 0x05E2 355819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D4_ES2 0x05E4 356819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D5_ES2 0x05E6 357819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D6_ES2 0x05E8 358819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D7_ES2 0x05EA 359819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D8_ES2 0x05EC 360819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D9_ES2 0x05EE 361819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D10_ES2 0x05F0 362819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D11_ES2 0x05F2 363819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D12_ES2 0x05F4 364819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D13_ES2 0x05F6 365819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D14_ES2 0x05F8 366819833afSPeter Tyser #define CONTROL_PADCONF_ETK_D15_ES2 0x05FA 367*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_JTAG_RTCK 0x0A4E 368*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_JTAG_TDO 0x0A50 369819833afSPeter Tyser /*Die to Die */ 370819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD0 0x01E4 371819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD1 0x01E6 372819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD2 0x01E8 373819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD3 0x01EA 374819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD4 0x01EC 375819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD5 0x01EE 376819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD6 0x01F0 377819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD7 0x01F2 378819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD8 0x01F4 379819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD9 0x01F6 380819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD10 0x01F8 381819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD11 0x01FA 382819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD12 0x01FC 383819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD13 0x01FE 384819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD14 0x0200 385819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD15 0x0202 386819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD16 0x0204 387819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD17 0x0206 388819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD18 0x0208 389819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD19 0x020A 390819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD20 0x020C 391819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD21 0x020E 392819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD22 0x0210 393819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD23 0x0212 394819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD24 0x0214 395819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD25 0x0216 396819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD26 0x0218 397819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD27 0x021A 398819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD28 0x021C 399819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD29 0x021E 400819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD30 0x0220 401819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD31 0x0222 402819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD32 0x0224 403819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD33 0x0226 404819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD34 0x0228 405819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD35 0x022A 406819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MCAD36 0x022C 407819833afSPeter Tyser #define CONTROL_PADCONF_D2D_CLK26MI 0x022E 408819833afSPeter Tyser #define CONTROL_PADCONF_D2D_NRESPWRON 0x0230 409819833afSPeter Tyser #define CONTROL_PADCONF_D2D_NRESWARM 0x0232 410819833afSPeter Tyser #define CONTROL_PADCONF_D2D_ARM9NIRQ 0x0234 411819833afSPeter Tyser #define CONTROL_PADCONF_D2D_UMA2P6FIQ 0x0236 412819833afSPeter Tyser #define CONTROL_PADCONF_D2D_SPINT 0x0238 413819833afSPeter Tyser #define CONTROL_PADCONF_D2D_FRINT 0x023A 414819833afSPeter Tyser #define CONTROL_PADCONF_D2D_DMAREQ0 0x023C 415819833afSPeter Tyser #define CONTROL_PADCONF_D2D_DMAREQ1 0x023E 416819833afSPeter Tyser #define CONTROL_PADCONF_D2D_DMAREQ2 0x0240 417819833afSPeter Tyser #define CONTROL_PADCONF_D2D_DMAREQ3 0x0242 418819833afSPeter Tyser #define CONTROL_PADCONF_D2D_N3GTRST 0x0244 419819833afSPeter Tyser #define CONTROL_PADCONF_D2D_N3GTDI 0x0246 420819833afSPeter Tyser #define CONTROL_PADCONF_D2D_N3GTDO 0x0248 421819833afSPeter Tyser #define CONTROL_PADCONF_D2D_N3GTMS 0x024A 422819833afSPeter Tyser #define CONTROL_PADCONF_D2D_N3GTCK 0x024C 423819833afSPeter Tyser #define CONTROL_PADCONF_D2D_N3GRTCK 0x024E 424819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MSTDBY 0x0250 425819833afSPeter Tyser #define CONTROL_PADCONF_D2D_SWAKEUP 0x0A4C 426819833afSPeter Tyser #define CONTROL_PADCONF_D2D_IDLEREQ 0x0252 427819833afSPeter Tyser #define CONTROL_PADCONF_D2D_IDLEACK 0x0254 428819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MWRITE 0x0256 429819833afSPeter Tyser #define CONTROL_PADCONF_D2D_SWRITE 0x0258 430819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MREAD 0x025A 431819833afSPeter Tyser #define CONTROL_PADCONF_D2D_SREAD 0x025C 432819833afSPeter Tyser #define CONTROL_PADCONF_D2D_MBUSFLAG 0x025E 433819833afSPeter Tyser #define CONTROL_PADCONF_D2D_SBUSFLAG 0x0260 434819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_CKE0 0x0262 435819833afSPeter Tyser #define CONTROL_PADCONF_SDRC_CKE1 0x0264 436819833afSPeter Tyser 437ad2a7909SIlya Yanok /* AM3517 specific mux configuration */ 438ad2a7909SIlya Yanok #define CONTROL_PADCONF_SYS_NRESWARM 0x0A08 439ad2a7909SIlya Yanok /* CCDC */ 440ad2a7909SIlya Yanok #define CONTROL_PADCONF_CCDC_PCLK 0x01E4 441ad2a7909SIlya Yanok #define CONTROL_PADCONF_CCDC_FIELD 0x01E6 442ad2a7909SIlya Yanok #define CONTROL_PADCONF_CCDC_HD 0x01E8 443ad2a7909SIlya Yanok #define CONTROL_PADCONF_CCDC_VD 0x01EA 444ad2a7909SIlya Yanok #define CONTROL_PADCONF_CCDC_WEN 0x01EC 445ad2a7909SIlya Yanok #define CONTROL_PADCONF_CCDC_DATA0 0x01EE 446ad2a7909SIlya Yanok #define CONTROL_PADCONF_CCDC_DATA1 0x01F0 447ad2a7909SIlya Yanok #define CONTROL_PADCONF_CCDC_DATA2 0x01F2 448ad2a7909SIlya Yanok #define CONTROL_PADCONF_CCDC_DATA3 0x01F4 449ad2a7909SIlya Yanok #define CONTROL_PADCONF_CCDC_DATA4 0x01F6 450ad2a7909SIlya Yanok #define CONTROL_PADCONF_CCDC_DATA5 0x01F8 451ad2a7909SIlya Yanok #define CONTROL_PADCONF_CCDC_DATA6 0x01FA 452ad2a7909SIlya Yanok #define CONTROL_PADCONF_CCDC_DATA7 0x01FC 453ad2a7909SIlya Yanok /* RMII */ 454ad2a7909SIlya Yanok #define CONTROL_PADCONF_RMII_MDIO_DATA 0x01FE 455ad2a7909SIlya Yanok #define CONTROL_PADCONF_RMII_MDIO_CLK 0x0200 456ad2a7909SIlya Yanok #define CONTROL_PADCONF_RMII_RXD0 0x0202 457ad2a7909SIlya Yanok #define CONTROL_PADCONF_RMII_RXD1 0x0204 458ad2a7909SIlya Yanok #define CONTROL_PADCONF_RMII_CRS_DV 0x0206 459ad2a7909SIlya Yanok #define CONTROL_PADCONF_RMII_RXER 0x0208 460ad2a7909SIlya Yanok #define CONTROL_PADCONF_RMII_TXD0 0x020A 461ad2a7909SIlya Yanok #define CONTROL_PADCONF_RMII_TXD1 0x020C 462ad2a7909SIlya Yanok #define CONTROL_PADCONF_RMII_TXEN 0x020E 463ad2a7909SIlya Yanok #define CONTROL_PADCONF_RMII_50MHZ_CLK 0x0210 464ad2a7909SIlya Yanok #define CONTROL_PADCONF_USB0_DRVBUS 0x0212 465ad2a7909SIlya Yanok /* CAN */ 466ad2a7909SIlya Yanok #define CONTROL_PADCONF_HECC1_TXD 0x0214 467ad2a7909SIlya Yanok #define CONTROL_PADCONF_HECC1_RXD 0x0216 468ad2a7909SIlya Yanok 469ad2a7909SIlya Yanok #define CONTROL_PADCONF_SYS_BOOT7 0x0218 470ad2a7909SIlya Yanok #define CONTROL_PADCONF_SDRC_DQS0N 0x021A 471ad2a7909SIlya Yanok #define CONTROL_PADCONF_SDRC_DQS1N 0x021C 472ad2a7909SIlya Yanok #define CONTROL_PADCONF_SDRC_DQS2N 0x021E 473ad2a7909SIlya Yanok #define CONTROL_PADCONF_SDRC_DQS3N 0x0220 474ad2a7909SIlya Yanok #define CONTROL_PADCONF_STRBEN_DLY0 0x0222 475ad2a7909SIlya Yanok #define CONTROL_PADCONF_STRBEN_DLY1 0x0224 476ad2a7909SIlya Yanok #define CONTROL_PADCONF_SYS_BOOT8 0x0226 477ad2a7909SIlya Yanok 47810cd73bfSGrazvydas Ignotas /* AM/DM37xx specific */ 479*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_GPIO112 0x0134 480*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_GPIO113 0x0136 481*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_GPIO114 0x0138 482*7bc53efcSAlbert ARIBAUD \(3ADEV\) #define CONTROL_PADCONF_GPIO115 0x013A 48310cd73bfSGrazvydas Ignotas #define CONTROL_PADCONF_GPIO127 0x0A54 48410cd73bfSGrazvydas Ignotas #define CONTROL_PADCONF_GPIO126 0x0A56 48510cd73bfSGrazvydas Ignotas #define CONTROL_PADCONF_GPIO128 0x0A58 48610cd73bfSGrazvydas Ignotas #define CONTROL_PADCONF_GPIO129 0x0A5A 48710cd73bfSGrazvydas Ignotas 4884aaf0641SArnout Vandecappelle (Essensium/Mind) /* AM/DM37xx specific: gpio_127, gpio_127 and gpio_129 require configuration 4894aaf0641SArnout Vandecappelle (Essensium/Mind) * of the extended drain cells */ 4904aaf0641SArnout Vandecappelle (Essensium/Mind) #define OMAP34XX_CTRL_WKUP_CTRL (OMAP34XX_CTRL_BASE + 0x0A5C) 4914aaf0641SArnout Vandecappelle (Essensium/Mind) #define OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ (1<<6) 4924aaf0641SArnout Vandecappelle (Essensium/Mind) 493819833afSPeter Tyser #define MUX_VAL(OFFSET, VALUE)\ 494819833afSPeter Tyser writew((VALUE), OMAP34XX_CTRL_BASE + (OFFSET)); 495819833afSPeter Tyser 496819833afSPeter Tyser #define CP(x) (CONTROL_PADCONF_##x) 497819833afSPeter Tyser 498819833afSPeter Tyser #endif 499