13a0398d7SOtavio Salvador /* 23a0398d7SOtavio Salvador * Freescale i.MX28 OCOTP Register Definitions 33a0398d7SOtavio Salvador * 43a0398d7SOtavio Salvador * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com> 53a0398d7SOtavio Salvador * on behalf of DENX Software Engineering GmbH 63a0398d7SOtavio Salvador * 73a0398d7SOtavio Salvador * Based on code from LTIB: 83a0398d7SOtavio Salvador * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved. 93a0398d7SOtavio Salvador * 101a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 113a0398d7SOtavio Salvador */ 123a0398d7SOtavio Salvador 133a0398d7SOtavio Salvador #ifndef __MX28_REGS_OCOTP_H__ 143a0398d7SOtavio Salvador #define __MX28_REGS_OCOTP_H__ 153a0398d7SOtavio Salvador 16*552a848eSStefano Babic #include <asm/mach-imx/regs-common.h> 173a0398d7SOtavio Salvador 183a0398d7SOtavio Salvador #ifndef __ASSEMBLY__ 199c471142SOtavio Salvador struct mxs_ocotp_regs { 20ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_ctrl) /* 0x0 */ 21ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_data) /* 0x10 */ 22ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_cust0) /* 0x20 */ 23ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_cust1) /* 0x30 */ 24ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_cust2) /* 0x40 */ 25ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_cust3) /* 0x50 */ 26ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_crypto0) /* 0x60 */ 27ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_crypto1) /* 0x70 */ 28ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_crypto2) /* 0x80 */ 29ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_crypto3) /* 0x90 */ 30ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_hwcap0) /* 0xa0 */ 31ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_hwcap1) /* 0xb0 */ 32ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_hwcap2) /* 0xc0 */ 33ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_hwcap3) /* 0xd0 */ 34ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_hwcap4) /* 0xe0 */ 35ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_hwcap5) /* 0xf0 */ 36ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_swcap) /* 0x100 */ 37ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_custcap) /* 0x110 */ 38ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_lock) /* 0x120 */ 39ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_ops0) /* 0x130 */ 40ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_ops1) /* 0x140 */ 41ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_ops2) /* 0x150 */ 42ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_ops3) /* 0x160 */ 43ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_un0) /* 0x170 */ 44ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_un1) /* 0x180 */ 45ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_un2) /* 0x190 */ 46ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_rom0) /* 0x1a0 */ 47ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_rom1) /* 0x1b0 */ 48ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_rom2) /* 0x1c0 */ 49ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_rom3) /* 0x1d0 */ 50ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_rom4) /* 0x1e0 */ 51ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_rom5) /* 0x1f0 */ 52ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_rom6) /* 0x200 */ 53ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_rom7) /* 0x210 */ 54ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_srk0) /* 0x220 */ 55ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_srk1) /* 0x230 */ 56ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_srk2) /* 0x240 */ 57ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_srk3) /* 0x250 */ 58ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_srk4) /* 0x260 */ 59ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_srk5) /* 0x270 */ 60ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_srk6) /* 0x280 */ 61ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_srk7) /* 0x290 */ 62ddcf13b1SOtavio Salvador mxs_reg_32(hw_ocotp_version) /* 0x2a0 */ 633a0398d7SOtavio Salvador }; 643a0398d7SOtavio Salvador #endif 653a0398d7SOtavio Salvador 663a0398d7SOtavio Salvador #define OCOTP_CTRL_WR_UNLOCK_MASK (0xffff << 16) 673a0398d7SOtavio Salvador #define OCOTP_CTRL_WR_UNLOCK_OFFSET 16 683a0398d7SOtavio Salvador #define OCOTP_CTRL_WR_UNLOCK_KEY (0x3e77 << 16) 693a0398d7SOtavio Salvador #define OCOTP_CTRL_RELOAD_SHADOWS (1 << 13) 703a0398d7SOtavio Salvador #define OCOTP_CTRL_RD_BANK_OPEN (1 << 12) 713a0398d7SOtavio Salvador #define OCOTP_CTRL_ERROR (1 << 9) 723a0398d7SOtavio Salvador #define OCOTP_CTRL_BUSY (1 << 8) 733a0398d7SOtavio Salvador #define OCOTP_CTRL_ADDR_MASK 0x3f 743a0398d7SOtavio Salvador #define OCOTP_CTRL_ADDR_OFFSET 0 753a0398d7SOtavio Salvador 763a0398d7SOtavio Salvador #define OCOTP_DATA_DATA_MASK 0xffffffff 773a0398d7SOtavio Salvador #define OCOTP_DATA_DATA_OFFSET 0 783a0398d7SOtavio Salvador 793a0398d7SOtavio Salvador #define OCOTP_CUST_BITS_MASK 0xffffffff 803a0398d7SOtavio Salvador #define OCOTP_CUST_BITS_OFFSET 0 813a0398d7SOtavio Salvador 823a0398d7SOtavio Salvador #define OCOTP_CRYPTO_BITS_MASK 0xffffffff 833a0398d7SOtavio Salvador #define OCOTP_CRYPTO_BITS_OFFSET 0 843a0398d7SOtavio Salvador 853a0398d7SOtavio Salvador #define OCOTP_HWCAP_BITS_MASK 0xffffffff 863a0398d7SOtavio Salvador #define OCOTP_HWCAP_BITS_OFFSET 0 873a0398d7SOtavio Salvador 883a0398d7SOtavio Salvador #define OCOTP_SWCAP_BITS_MASK 0xffffffff 893a0398d7SOtavio Salvador #define OCOTP_SWCAP_BITS_OFFSET 0 903a0398d7SOtavio Salvador 913a0398d7SOtavio Salvador #define OCOTP_CUSTCAP_RTC_XTAL_32768_PRESENT (1 << 2) 923a0398d7SOtavio Salvador #define OCOTP_CUSTCAP_RTC_XTAL_32000_PRESENT (1 << 1) 933a0398d7SOtavio Salvador 943a0398d7SOtavio Salvador #define OCOTP_LOCK_ROM7 (1 << 31) 953a0398d7SOtavio Salvador #define OCOTP_LOCK_ROM6 (1 << 30) 963a0398d7SOtavio Salvador #define OCOTP_LOCK_ROM5 (1 << 29) 973a0398d7SOtavio Salvador #define OCOTP_LOCK_ROM4 (1 << 28) 983a0398d7SOtavio Salvador #define OCOTP_LOCK_ROM3 (1 << 27) 993a0398d7SOtavio Salvador #define OCOTP_LOCK_ROM2 (1 << 26) 1003a0398d7SOtavio Salvador #define OCOTP_LOCK_ROM1 (1 << 25) 1013a0398d7SOtavio Salvador #define OCOTP_LOCK_ROM0 (1 << 24) 1023a0398d7SOtavio Salvador #define OCOTP_LOCK_HWSW_SHADOW_ALT (1 << 23) 1033a0398d7SOtavio Salvador #define OCOTP_LOCK_CRYPTODCP_ALT (1 << 22) 1043a0398d7SOtavio Salvador #define OCOTP_LOCK_CRYPTOKEY_ALT (1 << 21) 1053a0398d7SOtavio Salvador #define OCOTP_LOCK_PIN (1 << 20) 1063a0398d7SOtavio Salvador #define OCOTP_LOCK_OPS (1 << 19) 1073a0398d7SOtavio Salvador #define OCOTP_LOCK_UN2 (1 << 18) 1083a0398d7SOtavio Salvador #define OCOTP_LOCK_UN1 (1 << 17) 1093a0398d7SOtavio Salvador #define OCOTP_LOCK_UN0 (1 << 16) 1103a0398d7SOtavio Salvador #define OCOTP_LOCK_SRK (1 << 15) 1113a0398d7SOtavio Salvador #define OCOTP_LOCK_UNALLOCATED_MASK (0x7 << 12) 1123a0398d7SOtavio Salvador #define OCOTP_LOCK_UNALLOCATED_OFFSET 12 1133a0398d7SOtavio Salvador #define OCOTP_LOCK_SRK_SHADOW (1 << 11) 1143a0398d7SOtavio Salvador #define OCOTP_LOCK_ROM_SHADOW (1 << 10) 1153a0398d7SOtavio Salvador #define OCOTP_LOCK_CUSTCAP (1 << 9) 1163a0398d7SOtavio Salvador #define OCOTP_LOCK_HWSW (1 << 8) 1173a0398d7SOtavio Salvador #define OCOTP_LOCK_CUSTCAP_SHADOW (1 << 7) 1183a0398d7SOtavio Salvador #define OCOTP_LOCK_HWSW_SHADOW (1 << 6) 1193a0398d7SOtavio Salvador #define OCOTP_LOCK_CRYPTODCP (1 << 5) 1203a0398d7SOtavio Salvador #define OCOTP_LOCK_CRYPTOKEY (1 << 4) 1213a0398d7SOtavio Salvador #define OCOTP_LOCK_CUST3 (1 << 3) 1223a0398d7SOtavio Salvador #define OCOTP_LOCK_CUST2 (1 << 2) 1233a0398d7SOtavio Salvador #define OCOTP_LOCK_CUST1 (1 << 1) 1243a0398d7SOtavio Salvador #define OCOTP_LOCK_CUST0 (1 << 0) 1253a0398d7SOtavio Salvador 1263a0398d7SOtavio Salvador #define OCOTP_OPS_BITS_MASK 0xffffffff 1273a0398d7SOtavio Salvador #define OCOTP_OPS_BITS_OFFSET 0 1283a0398d7SOtavio Salvador 1293a0398d7SOtavio Salvador #define OCOTP_UN_BITS_MASK 0xffffffff 1303a0398d7SOtavio Salvador #define OCOTP_UN_BITS_OFFSET 0 1313a0398d7SOtavio Salvador 1323a0398d7SOtavio Salvador #define OCOTP_ROM_BOOT_MODE_MASK (0xff << 24) 1333a0398d7SOtavio Salvador #define OCOTP_ROM_BOOT_MODE_OFFSET 24 1343a0398d7SOtavio Salvador #define OCOTP_ROM_SD_MMC_MODE_MASK (0x3 << 22) 1353a0398d7SOtavio Salvador #define OCOTP_ROM_SD_MMC_MODE_OFFSET 22 1363a0398d7SOtavio Salvador #define OCOTP_ROM_SD_POWER_GATE_GPIO_MASK (0x3 << 20) 1373a0398d7SOtavio Salvador #define OCOTP_ROM_SD_POWER_GATE_GPIO_OFFSET 20 1383a0398d7SOtavio Salvador #define OCOTP_ROM_SD_POWER_UP_DELAY_MASK (0x3f << 14) 1393a0398d7SOtavio Salvador #define OCOTP_ROM_SD_POWER_UP_DELAY_OFFSET 14 1403a0398d7SOtavio Salvador #define OCOTP_ROM_SD_BUS_WIDTH_MASK (0x3 << 12) 1413a0398d7SOtavio Salvador #define OCOTP_ROM_SD_BUS_WIDTH_OFFSET 12 1423a0398d7SOtavio Salvador #define OCOTP_ROM_SSP_SCK_INDEX_MASK (0xf << 8) 1433a0398d7SOtavio Salvador #define OCOTP_ROM_SSP_SCK_INDEX_OFFSET 8 1443a0398d7SOtavio Salvador #define OCOTP_ROM_EMMC_USE_DDR (1 << 7) 1453a0398d7SOtavio Salvador #define OCOTP_ROM_DISABLE_SPI_NOR_FAST_READ (1 << 6) 1463a0398d7SOtavio Salvador #define OCOTP_ROM_ENABLE_USB_BOOT_SERIAL_NUM (1 << 5) 1473a0398d7SOtavio Salvador #define OCOTP_ROM_ENABLE_UNENCRYPTED_BOOT (1 << 4) 1483a0398d7SOtavio Salvador #define OCOTP_ROM_SD_MBR_BOOT (1 << 3) 1493a0398d7SOtavio Salvador 1503a0398d7SOtavio Salvador #define OCOTP_SRK_BITS_MASK 0xffffffff 1513a0398d7SOtavio Salvador #define OCOTP_SRK_BITS_OFFSET 0 1523a0398d7SOtavio Salvador 1533a0398d7SOtavio Salvador #define OCOTP_VERSION_MAJOR_MASK (0xff << 24) 1543a0398d7SOtavio Salvador #define OCOTP_VERSION_MAJOR_OFFSET 24 1553a0398d7SOtavio Salvador #define OCOTP_VERSION_MINOR_MASK (0xff << 16) 1563a0398d7SOtavio Salvador #define OCOTP_VERSION_MINOR_OFFSET 16 1573a0398d7SOtavio Salvador #define OCOTP_VERSION_STEP_MASK 0xffff 1583a0398d7SOtavio Salvador #define OCOTP_VERSION_STEP_OFFSET 0 1593a0398d7SOtavio Salvador 1603a0398d7SOtavio Salvador #endif /* __MX28_REGS_OCOTP_H__ */ 161