xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-mxs/regs-i2c.h (revision 39632b4a01210e329333d787d828157dcd2c7328)
13a0398d7SOtavio Salvador /*
23a0398d7SOtavio Salvador  * Freescale i.MX28 I2C Register Definitions
33a0398d7SOtavio Salvador  *
43a0398d7SOtavio Salvador  * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
53a0398d7SOtavio Salvador  * on behalf of DENX Software Engineering GmbH
63a0398d7SOtavio Salvador  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
83a0398d7SOtavio Salvador  */
93a0398d7SOtavio Salvador 
103a0398d7SOtavio Salvador #ifndef __MX28_REGS_I2C_H__
113a0398d7SOtavio Salvador #define __MX28_REGS_I2C_H__
123a0398d7SOtavio Salvador 
13*552a848eSStefano Babic #include <asm/mach-imx/regs-common.h>
143a0398d7SOtavio Salvador 
153a0398d7SOtavio Salvador #ifndef	__ASSEMBLY__
169c471142SOtavio Salvador struct mxs_i2c_regs {
17ddcf13b1SOtavio Salvador 	mxs_reg_32(hw_i2c_ctrl0)
18ddcf13b1SOtavio Salvador 	mxs_reg_32(hw_i2c_timing0)
19ddcf13b1SOtavio Salvador 	mxs_reg_32(hw_i2c_timing1)
20ddcf13b1SOtavio Salvador 	mxs_reg_32(hw_i2c_timing2)
21ddcf13b1SOtavio Salvador 	mxs_reg_32(hw_i2c_ctrl1)
22ddcf13b1SOtavio Salvador 	mxs_reg_32(hw_i2c_stat)
23ddcf13b1SOtavio Salvador 	mxs_reg_32(hw_i2c_queuectrl)
24ddcf13b1SOtavio Salvador 	mxs_reg_32(hw_i2c_queuestat)
25ddcf13b1SOtavio Salvador 	mxs_reg_32(hw_i2c_queuecmd)
26ddcf13b1SOtavio Salvador 	mxs_reg_32(hw_i2c_queuedata)
27ddcf13b1SOtavio Salvador 	mxs_reg_32(hw_i2c_data)
28ddcf13b1SOtavio Salvador 	mxs_reg_32(hw_i2c_debug0)
29ddcf13b1SOtavio Salvador 	mxs_reg_32(hw_i2c_debug1)
30ddcf13b1SOtavio Salvador 	mxs_reg_32(hw_i2c_version)
313a0398d7SOtavio Salvador };
323a0398d7SOtavio Salvador #endif
333a0398d7SOtavio Salvador 
343a0398d7SOtavio Salvador #define	I2C_CTRL_SFTRST				(1 << 31)
353a0398d7SOtavio Salvador #define	I2C_CTRL_CLKGATE			(1 << 30)
363a0398d7SOtavio Salvador #define	I2C_CTRL_RUN				(1 << 29)
373a0398d7SOtavio Salvador #define	I2C_CTRL_PREACK				(1 << 27)
383a0398d7SOtavio Salvador #define	I2C_CTRL_ACKNOWLEDGE			(1 << 26)
393a0398d7SOtavio Salvador #define	I2C_CTRL_SEND_NAK_ON_LAST		(1 << 25)
403a0398d7SOtavio Salvador #define	I2C_CTRL_MULTI_MASTER			(1 << 23)
413a0398d7SOtavio Salvador #define	I2C_CTRL_CLOCK_HELD			(1 << 22)
423a0398d7SOtavio Salvador #define	I2C_CTRL_RETAIN_CLOCK			(1 << 21)
433a0398d7SOtavio Salvador #define	I2C_CTRL_POST_SEND_STOP			(1 << 20)
443a0398d7SOtavio Salvador #define	I2C_CTRL_PRE_SEND_START			(1 << 19)
453a0398d7SOtavio Salvador #define	I2C_CTRL_SLAVE_ADDRESS_ENABLE		(1 << 18)
463a0398d7SOtavio Salvador #define	I2C_CTRL_MASTER_MODE			(1 << 17)
473a0398d7SOtavio Salvador #define	I2C_CTRL_DIRECTION			(1 << 16)
483a0398d7SOtavio Salvador #define	I2C_CTRL_XFER_COUNT_MASK		0xffff
493a0398d7SOtavio Salvador #define	I2C_CTRL_XFER_COUNT_OFFSET		0
503a0398d7SOtavio Salvador 
513a0398d7SOtavio Salvador #define	I2C_TIMING0_HIGH_COUNT_MASK		(0x3ff << 16)
523a0398d7SOtavio Salvador #define	I2C_TIMING0_HIGH_COUNT_OFFSET		16
533a0398d7SOtavio Salvador #define	I2C_TIMING0_RCV_COUNT_MASK		0x3ff
543a0398d7SOtavio Salvador #define	I2C_TIMING0_RCV_COUNT_OFFSET		0
553a0398d7SOtavio Salvador 
563a0398d7SOtavio Salvador #define	I2C_TIMING1_LOW_COUNT_MASK		(0x3ff << 16)
573a0398d7SOtavio Salvador #define	I2C_TIMING1_LOW_COUNT_OFFSET		16
583a0398d7SOtavio Salvador #define	I2C_TIMING1_XMIT_COUNT_MASK		0x3ff
593a0398d7SOtavio Salvador #define	I2C_TIMING1_XMIT_COUNT_OFFSET		0
603a0398d7SOtavio Salvador 
613a0398d7SOtavio Salvador #define	I2C_TIMING2_BUS_FREE_MASK		(0x3ff << 16)
623a0398d7SOtavio Salvador #define	I2C_TIMING2_BUS_FREE_OFFSET		16
633a0398d7SOtavio Salvador #define	I2C_TIMING2_LEADIN_COUNT_MASK		0x3ff
643a0398d7SOtavio Salvador #define	I2C_TIMING2_LEADIN_COUNT_OFFSET		0
653a0398d7SOtavio Salvador 
663a0398d7SOtavio Salvador #define	I2C_CTRL1_RD_QUEUE_IRQ			(1 << 30)
673a0398d7SOtavio Salvador #define	I2C_CTRL1_WR_QUEUE_IRQ			(1 << 29)
683a0398d7SOtavio Salvador #define	I2C_CTRL1_CLR_GOT_A_NAK			(1 << 28)
693a0398d7SOtavio Salvador #define	I2C_CTRL1_ACK_MODE			(1 << 27)
703a0398d7SOtavio Salvador #define	I2C_CTRL1_FORCE_DATA_IDLE		(1 << 26)
713a0398d7SOtavio Salvador #define	I2C_CTRL1_FORCE_CLK_IDLE		(1 << 25)
723a0398d7SOtavio Salvador #define	I2C_CTRL1_BCAST_SLAVE_EN		(1 << 24)
733a0398d7SOtavio Salvador #define	I2C_CTRL1_SLAVE_ADDRESS_BYTE_MASK	(0xff << 16)
743a0398d7SOtavio Salvador #define	I2C_CTRL1_SLAVE_ADDRESS_BYTE_OFFSET	16
753a0398d7SOtavio Salvador #define	I2C_CTRL1_BUS_FREE_IRQ_EN		(1 << 15)
763a0398d7SOtavio Salvador #define	I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ_EN	(1 << 14)
773a0398d7SOtavio Salvador #define	I2C_CTRL1_NO_SLAVE_ACK_IRQ_EN		(1 << 13)
783a0398d7SOtavio Salvador #define	I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ_EN	(1 << 12)
793a0398d7SOtavio Salvador #define	I2C_CTRL1_EARLY_TERM_IRQ_EN		(1 << 11)
803a0398d7SOtavio Salvador #define	I2C_CTRL1_MASTER_LOSS_IRQ_EN		(1 << 10)
813a0398d7SOtavio Salvador #define	I2C_CTRL1_SLAVE_STOP_IRQ_EN		(1 << 9)
823a0398d7SOtavio Salvador #define	I2C_CTRL1_SLAVE_IRQ_EN			(1 << 8)
833a0398d7SOtavio Salvador #define	I2C_CTRL1_BUS_FREE_IRQ			(1 << 7)
843a0398d7SOtavio Salvador #define	I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ		(1 << 6)
853a0398d7SOtavio Salvador #define	I2C_CTRL1_NO_SLAVE_ACK_IRQ		(1 << 5)
863a0398d7SOtavio Salvador #define	I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ	(1 << 4)
873a0398d7SOtavio Salvador #define	I2C_CTRL1_EARLY_TERM_IRQ		(1 << 3)
883a0398d7SOtavio Salvador #define	I2C_CTRL1_MASTER_LOSS_IRQ		(1 << 2)
893a0398d7SOtavio Salvador #define	I2C_CTRL1_SLAVE_STOP_IRQ		(1 << 1)
903a0398d7SOtavio Salvador #define	I2C_CTRL1_SLAVE_IRQ			(1 << 0)
913a0398d7SOtavio Salvador 
923a0398d7SOtavio Salvador #define	I2C_STAT_MASTER_PRESENT			(1 << 31)
933a0398d7SOtavio Salvador #define	I2C_STAT_SLAVE_PRESENT			(1 << 30)
943a0398d7SOtavio Salvador #define	I2C_STAT_ANY_ENABLED_IRQ		(1 << 29)
953a0398d7SOtavio Salvador #define	I2C_STAT_GOT_A_NAK			(1 << 28)
963a0398d7SOtavio Salvador #define	I2C_STAT_RCVD_SLAVE_ADDR_MASK		(0xff << 16)
973a0398d7SOtavio Salvador #define	I2C_STAT_RCVD_SLAVE_ADDR_OFFSET		16
983a0398d7SOtavio Salvador #define	I2C_STAT_SLAVE_ADDR_EQ_ZERO		(1 << 15)
993a0398d7SOtavio Salvador #define	I2C_STAT_SLAVE_FOUND			(1 << 14)
1003a0398d7SOtavio Salvador #define	I2C_STAT_SLAVE_SEARCHING		(1 << 13)
1013a0398d7SOtavio Salvador #define	I2C_STAT_DATA_ENGING_DMA_WAIT		(1 << 12)
1023a0398d7SOtavio Salvador #define	I2C_STAT_BUS_BUSY			(1 << 11)
1033a0398d7SOtavio Salvador #define	I2C_STAT_CLK_GEN_BUSY			(1 << 10)
1043a0398d7SOtavio Salvador #define	I2C_STAT_DATA_ENGINE_BUSY		(1 << 9)
1053a0398d7SOtavio Salvador #define	I2C_STAT_SLAVE_BUSY			(1 << 8)
1063a0398d7SOtavio Salvador #define	I2C_STAT_BUS_FREE_IRQ_SUMMARY		(1 << 7)
1073a0398d7SOtavio Salvador #define	I2C_STAT_DATA_ENGINE_CMPLT_IRQ_SUMMARY	(1 << 6)
1083a0398d7SOtavio Salvador #define	I2C_STAT_NO_SLAVE_ACK_IRQ_SUMMARY	(1 << 5)
1093a0398d7SOtavio Salvador #define	I2C_STAT_OVERSIZE_XFER_TERM_IRQ_SUMMARY	(1 << 4)
1103a0398d7SOtavio Salvador #define	I2C_STAT_EARLY_TERM_IRQ_SUMMARY		(1 << 3)
1113a0398d7SOtavio Salvador #define	I2C_STAT_MASTER_LOSS_IRQ_SUMMARY	(1 << 2)
1123a0398d7SOtavio Salvador #define	I2C_STAT_SLAVE_STOP_IRQ_SUMMARY		(1 << 1)
1133a0398d7SOtavio Salvador #define	I2C_STAT_SLAVE_IRQ_SUMMARY		(1 << 0)
1143a0398d7SOtavio Salvador 
1153a0398d7SOtavio Salvador #define	I2C_QUEUECTRL_RD_THRESH_MASK		(0x1f << 16)
1163a0398d7SOtavio Salvador #define	I2C_QUEUECTRL_RD_THRESH_OFFSET		16
1173a0398d7SOtavio Salvador #define	I2C_QUEUECTRL_WR_THRESH_MASK		(0x1f << 8)
1183a0398d7SOtavio Salvador #define	I2C_QUEUECTRL_WR_THRESH_OFFSET		8
1193a0398d7SOtavio Salvador #define	I2C_QUEUECTRL_QUEUE_RUN			(1 << 5)
1203a0398d7SOtavio Salvador #define	I2C_QUEUECTRL_RD_CLEAR			(1 << 4)
1213a0398d7SOtavio Salvador #define	I2C_QUEUECTRL_WR_CLEAR			(1 << 3)
1223a0398d7SOtavio Salvador #define	I2C_QUEUECTRL_PIO_QUEUE_MODE		(1 << 2)
1233a0398d7SOtavio Salvador #define	I2C_QUEUECTRL_RD_QUEUE_IRQ_EN		(1 << 1)
1243a0398d7SOtavio Salvador #define	I2C_QUEUECTRL_WR_QUEUE_IRQ_EN		(1 << 0)
1253a0398d7SOtavio Salvador 
1263a0398d7SOtavio Salvador #define	I2C_QUEUESTAT_RD_QUEUE_FULL		(1 << 14)
1273a0398d7SOtavio Salvador #define	I2C_QUEUESTAT_RD_QUEUE_EMPTY		(1 << 13)
1283a0398d7SOtavio Salvador #define	I2C_QUEUESTAT_RD_QUEUE_CNT_MASK		(0x1f << 8)
1293a0398d7SOtavio Salvador #define	I2C_QUEUESTAT_RD_QUEUE_CNT_OFFSET	8
1303a0398d7SOtavio Salvador #define	I2C_QUEUESTAT_WR_QUEUE_FULL		(1 << 6)
1313a0398d7SOtavio Salvador #define	I2C_QUEUESTAT_WR_QUEUE_EMPTY		(1 << 5)
1323a0398d7SOtavio Salvador #define	I2C_QUEUESTAT_WR_QUEUE_CNT_MASK		0x1f
1333a0398d7SOtavio Salvador #define	I2C_QUEUESTAT_WR_QUEUE_CNT_OFFSET	0
1343a0398d7SOtavio Salvador 
1353a0398d7SOtavio Salvador #define	I2C_QUEUECMD_PREACK			(1 << 27)
1363a0398d7SOtavio Salvador #define	I2C_QUEUECMD_ACKNOWLEDGE		(1 << 26)
1373a0398d7SOtavio Salvador #define	I2C_QUEUECMD_SEND_NAK_ON_LAST		(1 << 25)
1383a0398d7SOtavio Salvador #define	I2C_QUEUECMD_MULTI_MASTER		(1 << 23)
1393a0398d7SOtavio Salvador #define	I2C_QUEUECMD_CLOCK_HELD			(1 << 22)
1403a0398d7SOtavio Salvador #define	I2C_QUEUECMD_RETAIN_CLOCK		(1 << 21)
1413a0398d7SOtavio Salvador #define	I2C_QUEUECMD_POST_SEND_STOP		(1 << 20)
1423a0398d7SOtavio Salvador #define	I2C_QUEUECMD_PRE_SEND_START		(1 << 19)
1433a0398d7SOtavio Salvador #define	I2C_QUEUECMD_SLAVE_ADDRESS_ENABLE	(1 << 18)
1443a0398d7SOtavio Salvador #define	I2C_QUEUECMD_MASTER_MODE		(1 << 17)
1453a0398d7SOtavio Salvador #define	I2C_QUEUECMD_DIRECTION			(1 << 16)
1463a0398d7SOtavio Salvador #define	I2C_QUEUECMD_XFER_COUNT_MASK		0xffff
1473a0398d7SOtavio Salvador #define	I2C_QUEUECMD_XFER_COUNT_OFFSET		0
1483a0398d7SOtavio Salvador 
1493a0398d7SOtavio Salvador #define	I2C_QUEUEDATA_DATA_MASK			0xffffffff
1503a0398d7SOtavio Salvador #define	I2C_QUEUEDATA_DATA_OFFSET		0
1513a0398d7SOtavio Salvador 
1523a0398d7SOtavio Salvador #define	I2C_DATA_DATA_MASK			0xffffffff
1533a0398d7SOtavio Salvador #define	I2C_DATA_DATA_OFFSET			0
1543a0398d7SOtavio Salvador 
1553a0398d7SOtavio Salvador #define	I2C_DEBUG0_DMAREQ			(1 << 31)
1563a0398d7SOtavio Salvador #define	I2C_DEBUG0_DMAENDCMD			(1 << 30)
1573a0398d7SOtavio Salvador #define	I2C_DEBUG0_DMAKICK			(1 << 29)
1583a0398d7SOtavio Salvador #define	I2C_DEBUG0_DMATERMINATE			(1 << 28)
1593a0398d7SOtavio Salvador #define	I2C_DEBUG0_STATE_VALUE_MASK		(0x3 << 26)
1603a0398d7SOtavio Salvador #define	I2C_DEBUG0_STATE_VALUE_OFFSET		26
1613a0398d7SOtavio Salvador #define	I2C_DEBUG0_DMA_STATE_MASK		(0x3ff << 16)
1623a0398d7SOtavio Salvador #define	I2C_DEBUG0_DMA_STATE_OFFSET		16
1633a0398d7SOtavio Salvador #define	I2C_DEBUG0_START_TOGGLE			(1 << 15)
1643a0398d7SOtavio Salvador #define	I2C_DEBUG0_STOP_TOGGLE			(1 << 14)
1653a0398d7SOtavio Salvador #define	I2C_DEBUG0_GRAB_TOGGLE			(1 << 13)
1663a0398d7SOtavio Salvador #define	I2C_DEBUG0_CHANGE_TOGGLE		(1 << 12)
1673a0398d7SOtavio Salvador #define	I2C_DEBUG0_STATE_LATCH			(1 << 11)
1683a0398d7SOtavio Salvador #define	I2C_DEBUG0_SLAVE_HOLD_CLK		(1 << 10)
1693a0398d7SOtavio Salvador #define	I2C_DEBUG0_STATE_STATE_MASK		0x3ff
1703a0398d7SOtavio Salvador #define	I2C_DEBUG0_STATE_STATE_OFFSET		0
1713a0398d7SOtavio Salvador 
1723a0398d7SOtavio Salvador #define	I2C_DEBUG1_I2C_CLK_IN			(1 << 31)
1733a0398d7SOtavio Salvador #define	I2C_DEBUG1_I2C_DATA_IN			(1 << 30)
1743a0398d7SOtavio Salvador #define	I2C_DEBUG1_DMA_BYTE_ENABLES_MASK	(0xf << 24)
1753a0398d7SOtavio Salvador #define	I2C_DEBUG1_DMA_BYTE_ENABLES_OFFSET	24
1763a0398d7SOtavio Salvador #define	I2C_DEBUG1_CLK_GEN_STATE_MASK		(0xff << 16)
1773a0398d7SOtavio Salvador #define	I2C_DEBUG1_CLK_GEN_STATE_OFFSET		16
1783a0398d7SOtavio Salvador #define	I2C_DEBUG1_LST_MODE_MASK		(0x3 << 9)
1793a0398d7SOtavio Salvador #define	I2C_DEBUG1_LST_MODE_OFFSET		9
1803a0398d7SOtavio Salvador #define	I2C_DEBUG1_LOCAL_SLAVE_TEST		(1 << 8)
1813a0398d7SOtavio Salvador #define	I2C_DEBUG1_FORCE_CLK_ON			(1 << 4)
1823a0398d7SOtavio Salvador #define	I2C_DEBUG1_FORCE_ABR_LOSS		(1 << 3)
1833a0398d7SOtavio Salvador #define	I2C_DEBUG1_FORCE_RCV_ACK		(1 << 2)
1843a0398d7SOtavio Salvador #define	I2C_DEBUG1_FORCE_I2C_DATA_OE		(1 << 1)
1853a0398d7SOtavio Salvador #define	I2C_DEBUG1_FORCE_I2C_CLK_OE		(1 << 0)
1863a0398d7SOtavio Salvador 
1873a0398d7SOtavio Salvador #define	I2C_VERSION_MAJOR_MASK			(0xff << 24)
1883a0398d7SOtavio Salvador #define	I2C_VERSION_MAJOR_OFFSET		24
1893a0398d7SOtavio Salvador #define	I2C_VERSION_MINOR_MASK			(0xff << 16)
1903a0398d7SOtavio Salvador #define	I2C_VERSION_MINOR_OFFSET		16
1913a0398d7SOtavio Salvador #define	I2C_VERSION_STEP_MASK			0xffff
1923a0398d7SOtavio Salvador #define	I2C_VERSION_STEP_OFFSET			0
1933a0398d7SOtavio Salvador 
1943a0398d7SOtavio Salvador #endif	/* __MX28_REGS_I2C_H__ */
195