xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-mxs/regs-clkctrl-mx28.h (revision 39632b4a01210e329333d787d828157dcd2c7328)
1af963ba8SOtavio Salvador /*
2af963ba8SOtavio Salvador  * Freescale i.MX28 CLKCTRL Register Definitions
3af963ba8SOtavio Salvador  *
4af963ba8SOtavio Salvador  * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
5af963ba8SOtavio Salvador  * on behalf of DENX Software Engineering GmbH
6af963ba8SOtavio Salvador  *
7af963ba8SOtavio Salvador  * Based on code from LTIB:
8af963ba8SOtavio Salvador  * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
9af963ba8SOtavio Salvador  *
101a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
11af963ba8SOtavio Salvador  */
12af963ba8SOtavio Salvador 
13af963ba8SOtavio Salvador #ifndef __MX28_REGS_CLKCTRL_H__
14af963ba8SOtavio Salvador #define __MX28_REGS_CLKCTRL_H__
15af963ba8SOtavio Salvador 
16*552a848eSStefano Babic #include <asm/mach-imx/regs-common.h>
17af963ba8SOtavio Salvador 
18af963ba8SOtavio Salvador #ifndef	__ASSEMBLY__
19af963ba8SOtavio Salvador struct mxs_clkctrl_regs {
20af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_pll0ctrl0)	/* 0x00 */
213642b1c1SMarek Vasut 	uint32_t	hw_clkctrl_pll0ctrl1;	/* 0x10 */
223642b1c1SMarek Vasut 	uint32_t	reserved_pll0ctrl1[3];	/* 0x14-0x1c */
23af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_pll1ctrl0)	/* 0x20 */
243642b1c1SMarek Vasut 	uint32_t	hw_clkctrl_pll1ctrl1;	/* 0x30 */
253642b1c1SMarek Vasut 	uint32_t	reserved_pll1ctrl1[3];	/* 0x34-0x3c */
26af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_pll2ctrl0)	/* 0x40 */
27af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_cpu)		/* 0x50 */
28af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_hbus)		/* 0x60 */
29af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_xbus)		/* 0x70 */
30af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_xtal)		/* 0x80 */
31af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_ssp0)		/* 0x90 */
32af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_ssp1)		/* 0xa0 */
33af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_ssp2)		/* 0xb0 */
34af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_ssp3)		/* 0xc0 */
35af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_gpmi)		/* 0xd0 */
36af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_spdif)		/* 0xe0 */
37af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_emi)		/* 0xf0 */
38af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_saif0)		/* 0x100 */
39af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_saif1)		/* 0x110 */
40af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_lcdif)		/* 0x120 */
41af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_etm)		/* 0x130 */
42af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_enet)		/* 0x140 */
43af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_hsadc)		/* 0x150 */
44af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_flexcan)		/* 0x160 */
45af963ba8SOtavio Salvador 
46af963ba8SOtavio Salvador 	uint32_t	reserved[16];
47af963ba8SOtavio Salvador 
48af963ba8SOtavio Salvador 	mxs_reg_8(hw_clkctrl_frac0)		/* 0x1b0 */
49af963ba8SOtavio Salvador 	mxs_reg_8(hw_clkctrl_frac1)		/* 0x1c0 */
50af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_clkseq)		/* 0x1d0 */
51af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_reset)		/* 0x1e0 */
52af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_status)		/* 0x1f0 */
53af963ba8SOtavio Salvador 	mxs_reg_32(hw_clkctrl_version)		/* 0x200 */
54af963ba8SOtavio Salvador };
55af963ba8SOtavio Salvador #endif
56af963ba8SOtavio Salvador 
57af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_LFR_SEL_MASK		(0x3 << 28)
58af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_LFR_SEL_OFFSET	28
59af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_LFR_SEL_DEFAULT	(0x0 << 28)
60af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_LFR_SEL_TIMES_2	(0x1 << 28)
61af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_LFR_SEL_TIMES_05	(0x2 << 28)
62af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_LFR_SEL_UNDEFINED	(0x3 << 28)
63af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_CP_SEL_MASK		(0x3 << 24)
64af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_CP_SEL_OFFSET		24
65af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_CP_SEL_DEFAULT	(0x0 << 24)
66af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_CP_SEL_TIMES_2	(0x1 << 24)
67af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_CP_SEL_TIMES_05	(0x2 << 24)
68af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_CP_SEL_UNDEFINED	(0x3 << 24)
69af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_DIV_SEL_MASK		(0x3 << 20)
70af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_DIV_SEL_OFFSET	20
71af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_DIV_SEL_DEFAULT	(0x0 << 20)
72af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_DIV_SEL_LOWER		(0x1 << 20)
73af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_DIV_SEL_LOWEST	(0x2 << 20)
74af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_DIV_SEL_UNDEFINED	(0x3 << 20)
75af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_EN_USB_CLKS		(1 << 18)
76af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL0_POWER			(1 << 17)
77af963ba8SOtavio Salvador 
78af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL1_LOCK			(1 << 31)
79af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL1_FORCE_LOCK		(1 << 30)
80af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL1_LOCK_COUNT_MASK	0xffff
81af963ba8SOtavio Salvador #define	CLKCTRL_PLL0CTRL1_LOCK_COUNT_OFFSET	0
82af963ba8SOtavio Salvador 
83af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_CLKGATEEMI		(1 << 31)
84af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_LFR_SEL_MASK		(0x3 << 28)
85af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_LFR_SEL_OFFSET	28
86af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_LFR_SEL_DEFAULT	(0x0 << 28)
87af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_LFR_SEL_TIMES_2	(0x1 << 28)
88af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_LFR_SEL_TIMES_05	(0x2 << 28)
89af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_LFR_SEL_UNDEFINED	(0x3 << 28)
90af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_CP_SEL_MASK		(0x3 << 24)
91af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_CP_SEL_OFFSET		24
92af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_CP_SEL_DEFAULT	(0x0 << 24)
93af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_CP_SEL_TIMES_2	(0x1 << 24)
94af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_CP_SEL_TIMES_05	(0x2 << 24)
95af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_CP_SEL_UNDEFINED	(0x3 << 24)
96af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_DIV_SEL_MASK		(0x3 << 20)
97af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_DIV_SEL_OFFSET	20
98af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_DIV_SEL_DEFAULT	(0x0 << 20)
99af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_DIV_SEL_LOWER		(0x1 << 20)
100af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_DIV_SEL_LOWEST	(0x2 << 20)
101af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_DIV_SEL_UNDEFINED	(0x3 << 20)
102af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_EN_USB_CLKS		(1 << 18)
103af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL0_POWER			(1 << 17)
104af963ba8SOtavio Salvador 
105af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL1_LOCK			(1 << 31)
106af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL1_FORCE_LOCK		(1 << 30)
107af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL1_LOCK_COUNT_MASK	0xffff
108af963ba8SOtavio Salvador #define	CLKCTRL_PLL1CTRL1_LOCK_COUNT_OFFSET	0
109af963ba8SOtavio Salvador 
110af963ba8SOtavio Salvador #define	CLKCTRL_PLL2CTRL0_CLKGATE		(1 << 31)
111af963ba8SOtavio Salvador #define	CLKCTRL_PLL2CTRL0_LFR_SEL_MASK		(0x3 << 28)
112af963ba8SOtavio Salvador #define	CLKCTRL_PLL2CTRL0_LFR_SEL_OFFSET	28
113af963ba8SOtavio Salvador #define	CLKCTRL_PLL2CTRL0_HOLD_RING_OFF_B	(1 << 26)
114af963ba8SOtavio Salvador #define	CLKCTRL_PLL2CTRL0_CP_SEL_MASK		(0x3 << 24)
115af963ba8SOtavio Salvador #define	CLKCTRL_PLL2CTRL0_CP_SEL_OFFSET		24
116af963ba8SOtavio Salvador #define	CLKCTRL_PLL2CTRL0_POWER			(1 << 23)
117af963ba8SOtavio Salvador 
118af963ba8SOtavio Salvador #define	CLKCTRL_CPU_BUSY_REF_XTAL		(1 << 29)
119af963ba8SOtavio Salvador #define	CLKCTRL_CPU_BUSY_REF_CPU		(1 << 28)
120af963ba8SOtavio Salvador #define	CLKCTRL_CPU_DIV_XTAL_FRAC_EN		(1 << 26)
121af963ba8SOtavio Salvador #define	CLKCTRL_CPU_DIV_XTAL_MASK		(0x3ff << 16)
122af963ba8SOtavio Salvador #define	CLKCTRL_CPU_DIV_XTAL_OFFSET		16
123af963ba8SOtavio Salvador #define	CLKCTRL_CPU_INTERRUPT_WAIT		(1 << 12)
124af963ba8SOtavio Salvador #define	CLKCTRL_CPU_DIV_CPU_FRAC_EN		(1 << 10)
125af963ba8SOtavio Salvador #define	CLKCTRL_CPU_DIV_CPU_MASK		0x3f
126af963ba8SOtavio Salvador #define	CLKCTRL_CPU_DIV_CPU_OFFSET		0
127af963ba8SOtavio Salvador 
128af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_ASM_BUSY			(1 << 31)
129af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_DCP_AS_ENABLE		(1 << 30)
130af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_PXP_AS_ENABLE		(1 << 29)
131af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_ASM_EMIPORT_AS_ENABLE	(1 << 27)
132af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_APBHDMA_AS_ENABLE		(1 << 26)
133af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_APBXDMA_AS_ENABLE		(1 << 25)
134af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_TRAFFIC_JAM_AS_ENABLE	(1 << 24)
135af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_TRAFFIC_AS_ENABLE		(1 << 23)
136af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_CPU_DATA_AS_ENABLE		(1 << 22)
137af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_CPU_INSTR_AS_ENABLE	(1 << 21)
138af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_ASM_ENABLE			(1 << 20)
139af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_AUTO_CLEAR_DIV_ENABLE	(1 << 19)
140af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_SLOW_DIV_MASK		(0x7 << 16)
141af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_SLOW_DIV_OFFSET		16
142af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_SLOW_DIV_BY1		(0x0 << 16)
143af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_SLOW_DIV_BY2		(0x1 << 16)
144af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_SLOW_DIV_BY4		(0x2 << 16)
145af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_SLOW_DIV_BY8		(0x3 << 16)
146af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_SLOW_DIV_BY16		(0x4 << 16)
147af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_SLOW_DIV_BY32		(0x5 << 16)
148af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_DIV_FRAC_EN		(1 << 5)
149af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_DIV_MASK			0x1f
150af963ba8SOtavio Salvador #define	CLKCTRL_HBUS_DIV_OFFSET			0
151af963ba8SOtavio Salvador 
152af963ba8SOtavio Salvador #define	CLKCTRL_XBUS_BUSY			(1 << 31)
153af963ba8SOtavio Salvador #define	CLKCTRL_XBUS_AUTO_CLEAR_DIV_ENABLE	(1 << 11)
154af963ba8SOtavio Salvador #define	CLKCTRL_XBUS_DIV_FRAC_EN		(1 << 10)
155af963ba8SOtavio Salvador #define	CLKCTRL_XBUS_DIV_MASK			0x3ff
156af963ba8SOtavio Salvador #define	CLKCTRL_XBUS_DIV_OFFSET			0
157af963ba8SOtavio Salvador 
158af963ba8SOtavio Salvador #define	CLKCTRL_XTAL_UART_CLK_GATE		(1 << 31)
159af963ba8SOtavio Salvador #define	CLKCTRL_XTAL_PWM_CLK24M_GATE		(1 << 29)
160af963ba8SOtavio Salvador #define	CLKCTRL_XTAL_TIMROT_CLK32K_GATE		(1 << 26)
161af963ba8SOtavio Salvador #define	CLKCTRL_XTAL_DIV_UART_MASK		0x3
162af963ba8SOtavio Salvador #define	CLKCTRL_XTAL_DIV_UART_OFFSET		0
163af963ba8SOtavio Salvador 
164af963ba8SOtavio Salvador #define	CLKCTRL_SSP_CLKGATE			(1 << 31)
165af963ba8SOtavio Salvador #define	CLKCTRL_SSP_BUSY			(1 << 29)
166af963ba8SOtavio Salvador #define	CLKCTRL_SSP_DIV_FRAC_EN			(1 << 9)
167af963ba8SOtavio Salvador #define	CLKCTRL_SSP_DIV_MASK			0x1ff
168af963ba8SOtavio Salvador #define	CLKCTRL_SSP_DIV_OFFSET			0
169af963ba8SOtavio Salvador 
170af963ba8SOtavio Salvador #define	CLKCTRL_GPMI_CLKGATE			(1 << 31)
171af963ba8SOtavio Salvador #define	CLKCTRL_GPMI_BUSY			(1 << 29)
172af963ba8SOtavio Salvador #define	CLKCTRL_GPMI_DIV_FRAC_EN		(1 << 10)
173af963ba8SOtavio Salvador #define	CLKCTRL_GPMI_DIV_MASK			0x3ff
174af963ba8SOtavio Salvador #define	CLKCTRL_GPMI_DIV_OFFSET			0
175af963ba8SOtavio Salvador 
176af963ba8SOtavio Salvador #define	CLKCTRL_SPDIF_CLKGATE			(1 << 31)
177af963ba8SOtavio Salvador 
178af963ba8SOtavio Salvador #define	CLKCTRL_EMI_CLKGATE			(1 << 31)
179af963ba8SOtavio Salvador #define	CLKCTRL_EMI_SYNC_MODE_EN		(1 << 30)
180af963ba8SOtavio Salvador #define	CLKCTRL_EMI_BUSY_REF_XTAL		(1 << 29)
181af963ba8SOtavio Salvador #define	CLKCTRL_EMI_BUSY_REF_EMI		(1 << 28)
182af963ba8SOtavio Salvador #define	CLKCTRL_EMI_BUSY_REF_CPU		(1 << 27)
183af963ba8SOtavio Salvador #define	CLKCTRL_EMI_BUSY_SYNC_MODE		(1 << 26)
184af963ba8SOtavio Salvador #define	CLKCTRL_EMI_BUSY_DCC_RESYNC		(1 << 17)
185af963ba8SOtavio Salvador #define	CLKCTRL_EMI_DCC_RESYNC_ENABLE		(1 << 16)
186af963ba8SOtavio Salvador #define	CLKCTRL_EMI_DIV_XTAL_MASK		(0xf << 8)
187af963ba8SOtavio Salvador #define	CLKCTRL_EMI_DIV_XTAL_OFFSET		8
188af963ba8SOtavio Salvador #define	CLKCTRL_EMI_DIV_EMI_MASK		0x3f
189af963ba8SOtavio Salvador #define	CLKCTRL_EMI_DIV_EMI_OFFSET		0
190af963ba8SOtavio Salvador 
191af963ba8SOtavio Salvador #define	CLKCTRL_SAIF0_CLKGATE			(1 << 31)
192af963ba8SOtavio Salvador #define	CLKCTRL_SAIF0_BUSY			(1 << 29)
193af963ba8SOtavio Salvador #define	CLKCTRL_SAIF0_DIV_FRAC_EN		(1 << 16)
194af963ba8SOtavio Salvador #define	CLKCTRL_SAIF0_DIV_MASK			0xffff
195af963ba8SOtavio Salvador #define	CLKCTRL_SAIF0_DIV_OFFSET		0
196af963ba8SOtavio Salvador 
197af963ba8SOtavio Salvador #define	CLKCTRL_SAIF1_CLKGATE			(1 << 31)
198af963ba8SOtavio Salvador #define	CLKCTRL_SAIF1_BUSY			(1 << 29)
199af963ba8SOtavio Salvador #define	CLKCTRL_SAIF1_DIV_FRAC_EN		(1 << 16)
200af963ba8SOtavio Salvador #define	CLKCTRL_SAIF1_DIV_MASK			0xffff
201af963ba8SOtavio Salvador #define	CLKCTRL_SAIF1_DIV_OFFSET		0
202af963ba8SOtavio Salvador 
203af963ba8SOtavio Salvador #define	CLKCTRL_DIS_LCDIF_CLKGATE		(1 << 31)
204af963ba8SOtavio Salvador #define	CLKCTRL_DIS_LCDIF_BUSY			(1 << 29)
205af963ba8SOtavio Salvador #define	CLKCTRL_DIS_LCDIF_DIV_FRAC_EN		(1 << 13)
206af963ba8SOtavio Salvador #define	CLKCTRL_DIS_LCDIF_DIV_MASK		0x1fff
207af963ba8SOtavio Salvador #define	CLKCTRL_DIS_LCDIF_DIV_OFFSET		0
208af963ba8SOtavio Salvador 
209af963ba8SOtavio Salvador #define	CLKCTRL_ETM_CLKGATE			(1 << 31)
210af963ba8SOtavio Salvador #define	CLKCTRL_ETM_BUSY			(1 << 29)
211af963ba8SOtavio Salvador #define	CLKCTRL_ETM_DIV_FRAC_EN			(1 << 7)
212af963ba8SOtavio Salvador #define	CLKCTRL_ETM_DIV_MASK			0x7f
213af963ba8SOtavio Salvador #define	CLKCTRL_ETM_DIV_OFFSET			0
214af963ba8SOtavio Salvador 
215af963ba8SOtavio Salvador #define	CLKCTRL_ENET_SLEEP			(1 << 31)
216af963ba8SOtavio Salvador #define	CLKCTRL_ENET_DISABLE			(1 << 30)
217af963ba8SOtavio Salvador #define	CLKCTRL_ENET_STATUS			(1 << 29)
218af963ba8SOtavio Salvador #define	CLKCTRL_ENET_BUSY_TIME			(1 << 27)
219af963ba8SOtavio Salvador #define	CLKCTRL_ENET_DIV_TIME_MASK		(0x3f << 21)
220af963ba8SOtavio Salvador #define	CLKCTRL_ENET_DIV_TIME_OFFSET		21
221af963ba8SOtavio Salvador #define	CLKCTRL_ENET_TIME_SEL_MASK		(0x3 << 19)
222af963ba8SOtavio Salvador #define	CLKCTRL_ENET_TIME_SEL_OFFSET		19
223af963ba8SOtavio Salvador #define	CLKCTRL_ENET_TIME_SEL_XTAL		(0x0 << 19)
224af963ba8SOtavio Salvador #define	CLKCTRL_ENET_TIME_SEL_PLL		(0x1 << 19)
225af963ba8SOtavio Salvador #define	CLKCTRL_ENET_TIME_SEL_RMII_CLK		(0x2 << 19)
226af963ba8SOtavio Salvador #define	CLKCTRL_ENET_TIME_SEL_UNDEFINED		(0x3 << 19)
227af963ba8SOtavio Salvador #define	CLKCTRL_ENET_CLK_OUT_EN			(1 << 18)
228af963ba8SOtavio Salvador #define	CLKCTRL_ENET_RESET_BY_SW_CHIP		(1 << 17)
229af963ba8SOtavio Salvador #define	CLKCTRL_ENET_RESET_BY_SW		(1 << 16)
230af963ba8SOtavio Salvador 
231af963ba8SOtavio Salvador #define	CLKCTRL_HSADC_RESETB			(1 << 30)
232af963ba8SOtavio Salvador #define	CLKCTRL_HSADC_FREQDIV_MASK		(0x3 << 28)
233af963ba8SOtavio Salvador #define	CLKCTRL_HSADC_FREQDIV_OFFSET		28
234af963ba8SOtavio Salvador 
235af963ba8SOtavio Salvador #define	CLKCTRL_FLEXCAN_STOP_CAN0		(1 << 30)
236af963ba8SOtavio Salvador #define	CLKCTRL_FLEXCAN_CAN0_STATUS		(1 << 29)
237af963ba8SOtavio Salvador #define	CLKCTRL_FLEXCAN_STOP_CAN1		(1 << 28)
238af963ba8SOtavio Salvador #define	CLKCTRL_FLEXCAN_CAN1_STATUS		(1 << 27)
239af963ba8SOtavio Salvador 
240af963ba8SOtavio Salvador #define	CLKCTRL_FRAC_CLKGATE			(1 << 7)
241af963ba8SOtavio Salvador #define	CLKCTRL_FRAC_STABLE			(1 << 6)
242af963ba8SOtavio Salvador #define	CLKCTRL_FRAC_FRAC_MASK			0x3f
243af963ba8SOtavio Salvador #define	CLKCTRL_FRAC_FRAC_OFFSET		0
244af963ba8SOtavio Salvador #define	CLKCTRL_FRAC0_CPU			0
245af963ba8SOtavio Salvador #define	CLKCTRL_FRAC0_EMI			1
246af963ba8SOtavio Salvador #define	CLKCTRL_FRAC0_IO1			2
247af963ba8SOtavio Salvador #define	CLKCTRL_FRAC0_IO0			3
248af963ba8SOtavio Salvador #define	CLKCTRL_FRAC1_PIX			0
249af963ba8SOtavio Salvador #define	CLKCTRL_FRAC1_HSADC			1
250af963ba8SOtavio Salvador #define	CLKCTRL_FRAC1_GPMI			2
251af963ba8SOtavio Salvador 
252af963ba8SOtavio Salvador #define	CLKCTRL_CLKSEQ_BYPASS_CPU		(1 << 18)
253af963ba8SOtavio Salvador #define	CLKCTRL_CLKSEQ_BYPASS_DIS_LCDIF		(1 << 14)
254af963ba8SOtavio Salvador #define	CLKCTRL_CLKSEQ_BYPASS_DIS_LCDIF_BYPASS	(0x1 << 14)
255af963ba8SOtavio Salvador #define	CLKCTRL_CLKSEQ_BYPASS_DIS_LCDIF_PFD	(0x0 << 14)
256af963ba8SOtavio Salvador #define	CLKCTRL_CLKSEQ_BYPASS_ETM		(1 << 8)
257af963ba8SOtavio Salvador #define	CLKCTRL_CLKSEQ_BYPASS_EMI		(1 << 7)
258af963ba8SOtavio Salvador #define	CLKCTRL_CLKSEQ_BYPASS_SSP3		(1 << 6)
259af963ba8SOtavio Salvador #define	CLKCTRL_CLKSEQ_BYPASS_SSP2		(1 << 5)
260af963ba8SOtavio Salvador #define	CLKCTRL_CLKSEQ_BYPASS_SSP1		(1 << 4)
261af963ba8SOtavio Salvador #define	CLKCTRL_CLKSEQ_BYPASS_SSP0		(1 << 3)
262af963ba8SOtavio Salvador #define	CLKCTRL_CLKSEQ_BYPASS_GPMI		(1 << 2)
263af963ba8SOtavio Salvador #define	CLKCTRL_CLKSEQ_BYPASS_SAIF1		(1 << 1)
264af963ba8SOtavio Salvador #define	CLKCTRL_CLKSEQ_BYPASS_SAIF0		(1 << 0)
265af963ba8SOtavio Salvador 
266af963ba8SOtavio Salvador #define	CLKCTRL_RESET_WDOG_POR_DISABLE		(1 << 5)
267af963ba8SOtavio Salvador #define	CLKCTRL_RESET_EXTERNAL_RESET_ENABLE	(1 << 4)
268af963ba8SOtavio Salvador #define	CLKCTRL_RESET_THERMAL_RESET_ENABLE	(1 << 3)
269af963ba8SOtavio Salvador #define	CLKCTRL_RESET_THERMAL_RESET_DEFAULT	(1 << 2)
270af963ba8SOtavio Salvador #define	CLKCTRL_RESET_CHIP			(1 << 1)
271af963ba8SOtavio Salvador #define	CLKCTRL_RESET_DIG			(1 << 0)
272af963ba8SOtavio Salvador 
273af963ba8SOtavio Salvador #define	CLKCTRL_STATUS_CPU_LIMIT_MASK		(0x3 << 30)
274af963ba8SOtavio Salvador #define	CLKCTRL_STATUS_CPU_LIMIT_OFFSET		30
275af963ba8SOtavio Salvador 
276af963ba8SOtavio Salvador #define	CLKCTRL_VERSION_MAJOR_MASK		(0xff << 24)
277af963ba8SOtavio Salvador #define	CLKCTRL_VERSION_MAJOR_OFFSET		24
278af963ba8SOtavio Salvador #define	CLKCTRL_VERSION_MINOR_MASK		(0xff << 16)
279af963ba8SOtavio Salvador #define	CLKCTRL_VERSION_MINOR_OFFSET		16
280af963ba8SOtavio Salvador #define	CLKCTRL_VERSION_STEP_MASK		0xffff
281af963ba8SOtavio Salvador #define	CLKCTRL_VERSION_STEP_OFFSET		0
282af963ba8SOtavio Salvador 
283af963ba8SOtavio Salvador #endif /* __MX28_REGS_CLKCTRL_H__ */
284