1b1d902a9SAdrian Alonso /* 2b1d902a9SAdrian Alonso * Copyright (C) 2015 Freescale Semiconductor, Inc. All Rights Reserved. 3b1d902a9SAdrian Alonso * 4b1d902a9SAdrian Alonso * SPDX-License-Identifier: GPL-2.0+ 5b1d902a9SAdrian Alonso */ 6b1d902a9SAdrian Alonso 7b1d902a9SAdrian Alonso #ifndef __ASM_ARCH_MX7_IMX_REGS_H__ 8b1d902a9SAdrian Alonso #define __ASM_ARCH_MX7_IMX_REGS_H__ 9b1d902a9SAdrian Alonso 10b1d902a9SAdrian Alonso #define ARCH_MXC 11b1d902a9SAdrian Alonso 12b1d902a9SAdrian Alonso #define ROM_SW_INFO_ADDR 0x000001E8 13b1d902a9SAdrian Alonso #define ROMCP_ARB_BASE_ADDR 0x00000000 14b1d902a9SAdrian Alonso #define ROMCP_ARB_END_ADDR 0x00017FFF 15b1d902a9SAdrian Alonso #define BOOT_ROM_BASE_ADDR ROMCP_ARB_BASE_ADDR 16b1d902a9SAdrian Alonso #define CAAM_ARB_BASE_ADDR 0x00100000 17b1d902a9SAdrian Alonso #define CAAM_ARB_END_ADDR 0x00107FFF 18b1d902a9SAdrian Alonso #define GIC400_ARB_BASE_ADDR 0x31000000 19b1d902a9SAdrian Alonso #define GIC400_ARB_END_ADDR 0x31007FFF 20b1d902a9SAdrian Alonso #define APBH_DMA_ARB_BASE_ADDR 0x33000000 21b1d902a9SAdrian Alonso #define APBH_DMA_ARB_END_ADDR 0x33007FFF 22b1d902a9SAdrian Alonso #define M4_BOOTROM_BASE_ADDR 0x00180000 23b1d902a9SAdrian Alonso 24b1d902a9SAdrian Alonso #define MXS_APBH_BASE APBH_DMA_ARB_BASE_ADDR 25b1d902a9SAdrian Alonso #define MXS_GPMI_BASE (APBH_DMA_ARB_BASE_ADDR + 0x02000) 26b1d902a9SAdrian Alonso #define MXS_BCH_BASE (APBH_DMA_ARB_BASE_ADDR + 0x04000) 27b1d902a9SAdrian Alonso 28b1d902a9SAdrian Alonso /* GPV - PL301 configuration ports */ 29b1d902a9SAdrian Alonso #define GPV0_BASE_ADDR 0x32000000 30b1d902a9SAdrian Alonso #define GPV1_BASE_ADDR 0x32100000 31b1d902a9SAdrian Alonso #define GPV2_BASE_ADDR 0x32200000 32b1d902a9SAdrian Alonso #define GPV3_BASE_ADDR 0x32300000 33b1d902a9SAdrian Alonso #define GPV4_BASE_ADDR 0x32400000 34b1d902a9SAdrian Alonso #define GPV5_BASE_ADDR 0x32500000 35b1d902a9SAdrian Alonso #define GPV6_BASE_ADDR 0x32600000 36b1d902a9SAdrian Alonso #define GPV7_BASE_ADDR 0x32700000 37b1d902a9SAdrian Alonso 38b1d902a9SAdrian Alonso #define OCRAM_ARB_BASE_ADDR 0x00900000 39b1d902a9SAdrian Alonso #define OCRAM_ARB_END_ADDR 0x0091FFFF 40b1d902a9SAdrian Alonso #define OCRAM_EPDC_BASE_ADDR 0x00920000 41b1d902a9SAdrian Alonso #define OCRAM_EPDC_END_ADDR 0x0093FFFF 42b1d902a9SAdrian Alonso #define OCRAM_PXP_BASE_ADDR 0x00940000 43b1d902a9SAdrian Alonso #define OCRAM_PXP_END_ADDR 0x00947FFF 44b1d902a9SAdrian Alonso #define IRAM_BASE_ADDR OCRAM_ARB_BASE_ADDR 45b1d902a9SAdrian Alonso #define IRAM_SIZE 0x00020000 46b1d902a9SAdrian Alonso 47b1d902a9SAdrian Alonso #define AIPS1_ARB_BASE_ADDR 0x30000000 48b1d902a9SAdrian Alonso #define AIPS1_ARB_END_ADDR 0x303FFFFF 49b1d902a9SAdrian Alonso #define AIPS2_ARB_BASE_ADDR 0x30400000 50b1d902a9SAdrian Alonso #define AIPS2_ARB_END_ADDR 0x307FFFFF 51b1d902a9SAdrian Alonso #define AIPS3_ARB_BASE_ADDR 0x30800000 52b1d902a9SAdrian Alonso #define AIPS3_ARB_END_ADDR 0x30BFFFFF 53b1d902a9SAdrian Alonso 54b1d902a9SAdrian Alonso #define WEIM_ARB_BASE_ADDR 0x28000000 55b1d902a9SAdrian Alonso #define WEIM_ARB_END_ADDR 0x2FFFFFFF 56b1d902a9SAdrian Alonso 57b1d902a9SAdrian Alonso #define QSPI0_ARB_BASE_ADDR 0x60000000 58b1d902a9SAdrian Alonso #define QSPI0_ARB_END_ADDR 0x6FFFFFFF 59b1d902a9SAdrian Alonso #define PCIE_ARB_BASE_ADDR 0x40000000 60b1d902a9SAdrian Alonso #define PCIE_ARB_END_ADDR 0x4FFFFFFF 61b1d902a9SAdrian Alonso #define PCIE_REG_BASE_ADDR 0x33800000 62b1d902a9SAdrian Alonso #define PCIE_REG_END_ADDR 0x33803FFF 63b1d902a9SAdrian Alonso 64b1d902a9SAdrian Alonso #define MMDC0_ARB_BASE_ADDR 0x80000000 65b1d902a9SAdrian Alonso #define MMDC0_ARB_END_ADDR 0xBFFFFFFF 66b1d902a9SAdrian Alonso #define MMDC1_ARB_BASE_ADDR 0xC0000000 67b1d902a9SAdrian Alonso #define MMDC1_ARB_END_ADDR 0xFFFFFFFF 68b1d902a9SAdrian Alonso 69b1d902a9SAdrian Alonso /* Cortex-A9 MPCore private memory region */ 70b1d902a9SAdrian Alonso #define ARM_PERIPHBASE 0x31000000 71b1d902a9SAdrian Alonso #define SCU_BASE_ADDR ARM_PERIPHBASE 72b1d902a9SAdrian Alonso #define GLOBAL_TIMER_BASE_ADDR (ARM_PERIPHBASE + 0x0200) 73b1d902a9SAdrian Alonso #define PRIVATE_TIMERS_WD_BASE_ADDR (ARM_PERIPHBASE + 0x0600) 74b1d902a9SAdrian Alonso 75b1d902a9SAdrian Alonso 76b1d902a9SAdrian Alonso /* Defines for Blocks connected via AIPS (SkyBlue) */ 77b1d902a9SAdrian Alonso #define AIPS_TZ1_BASE_ADDR AIPS1_ARB_BASE_ADDR 78b1d902a9SAdrian Alonso #define AIPS_TZ2_BASE_ADDR AIPS2_ARB_BASE_ADDR 79b1d902a9SAdrian Alonso #define AIPS_TZ3_BASE_ADDR AIPS3_ARB_BASE_ADDR 80b1d902a9SAdrian Alonso 81b1d902a9SAdrian Alonso /* DAP base-address */ 82b1d902a9SAdrian Alonso #define ARM_IPS_BASE_ADDR AIPS1_ARB_BASE_ADDR 83b1d902a9SAdrian Alonso 84b1d902a9SAdrian Alonso /* AIPS_TZ#1- On Platform */ 85b1d902a9SAdrian Alonso #define AIPS1_ON_BASE_ADDR (AIPS_TZ1_BASE_ADDR+0x1F0000) 86b1d902a9SAdrian Alonso /* AIPS_TZ#1- Off Platform */ 87b1d902a9SAdrian Alonso #define AIPS1_OFF_BASE_ADDR (AIPS_TZ1_BASE_ADDR+0x200000) 88b1d902a9SAdrian Alonso 89b1d902a9SAdrian Alonso #define GPIO1_BASE_ADDR AIPS1_OFF_BASE_ADDR 90b1d902a9SAdrian Alonso #define GPIO2_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x10000) 91b1d902a9SAdrian Alonso #define GPIO3_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x20000) 92b1d902a9SAdrian Alonso #define GPIO4_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x30000) 93b1d902a9SAdrian Alonso #define GPIO5_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x40000) 94b1d902a9SAdrian Alonso #define GPIO6_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x50000) 95b1d902a9SAdrian Alonso #define GPIO7_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x60000) 96b1d902a9SAdrian Alonso #define IOMUXC_LPSR_GPR_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x70000) 97b1d902a9SAdrian Alonso #define WDOG1_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x80000) 98b1d902a9SAdrian Alonso #define WDOG2_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x90000) 99b1d902a9SAdrian Alonso #define WDOG3_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0xA0000) 100b1d902a9SAdrian Alonso #define WDOG4_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0xB0000) 101b1d902a9SAdrian Alonso #define IOMUXC_LPSR_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0xC0000) 102b1d902a9SAdrian Alonso #define GPT_IPS_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0xD0000) 103b1d902a9SAdrian Alonso #define GPT1_BASE_ADDR GPT_IPS_BASE_ADDR 104b1d902a9SAdrian Alonso #define GPT2_IPS_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0xE0000) 105b1d902a9SAdrian Alonso #define GPT3_IPS_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0xF0000) 106b1d902a9SAdrian Alonso #define GPT4_IPS_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x100000) 107b1d902a9SAdrian Alonso #define ROMCP_IPS_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x110000) 108b1d902a9SAdrian Alonso #define KPP_IPS_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x120000) 109b1d902a9SAdrian Alonso #define IOMUXC_IPS_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x130000) 110b1d902a9SAdrian Alonso #define IOMUXC_BASE_ADDR IOMUXC_IPS_BASE_ADDR 111b1d902a9SAdrian Alonso #define IOMUXC_GPR_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x140000) 112b1d902a9SAdrian Alonso #define OCOTP_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x150000) 113b1d902a9SAdrian Alonso #define ANATOP_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x160000) 114b1d902a9SAdrian Alonso #define SNVS_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x170000) 115b1d902a9SAdrian Alonso #define CCM_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x180000) 116b1d902a9SAdrian Alonso #define SRC_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x190000) 117b1d902a9SAdrian Alonso #define GPC_IPS_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x1A0000) 118b1d902a9SAdrian Alonso #define SEMA41_IPS_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x1B0000) 119b1d902a9SAdrian Alonso #define SEMA42_IPS_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x1C0000) 120b1d902a9SAdrian Alonso #define RDC_IPS_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x1D0000) 121b1d902a9SAdrian Alonso #define CSU_IPS_BASE_ADDR (AIPS1_OFF_BASE_ADDR+0x1E0000) 122b1d902a9SAdrian Alonso 123b1d902a9SAdrian Alonso /* AIPS_TZ#2- On Platform */ 124b1d902a9SAdrian Alonso #define AIPS2_ON_BASE_ADDR (AIPS_TZ2_BASE_ADDR+0x1F0000) 125b1d902a9SAdrian Alonso /* AIPS_TZ#2- Off Platform */ 126b1d902a9SAdrian Alonso #define AIPS2_OFF_BASE_ADDR (AIPS_TZ2_BASE_ADDR+0x200000) 127b1d902a9SAdrian Alonso #define ADC1_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x10000) 128b1d902a9SAdrian Alonso #define ADC2_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x20000) 129b1d902a9SAdrian Alonso #define ECSPI4_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x30000) 130b1d902a9SAdrian Alonso #define FTM1_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x40000) 131b1d902a9SAdrian Alonso #define FTM2_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x50000) 132b1d902a9SAdrian Alonso #define PWM1_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x60000) 133b1d902a9SAdrian Alonso #define PWM2_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x70000) 134b1d902a9SAdrian Alonso #define PWM3_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x80000) 135b1d902a9SAdrian Alonso #define PWM4_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x90000) 136b1d902a9SAdrian Alonso #define SYSCNT_RD_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0xA0000) 137b1d902a9SAdrian Alonso #define SYSCNT_CMP_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0xB0000) 138b1d902a9SAdrian Alonso #define SYSCNT_CTRL_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0xC0000) 139b1d902a9SAdrian Alonso #define PCIE_PHY_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0xD0000) 140b1d902a9SAdrian Alonso #define EPDC_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0xF0000) 141b1d902a9SAdrian Alonso #define EPDC_BASE_ADDR EPDC_IPS_BASE_ADDR 142b1d902a9SAdrian Alonso #define EPXP_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x100000) 143b1d902a9SAdrian Alonso #define CSI1_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x110000) 144b1d902a9SAdrian Alonso #define ELCDIF1_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x130000) 145b1d902a9SAdrian Alonso #define MIPI_CSI2_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x150000) 146b1d902a9SAdrian Alonso #define MIPI_DSI_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x160000) 147b1d902a9SAdrian Alonso #define IP2APB_TZASC1_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x180000) 148b1d902a9SAdrian Alonso #define DDRPHY_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x190000) 149b1d902a9SAdrian Alonso #define DDRC_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x1A0000) 150b1d902a9SAdrian Alonso #define IP2APB_PERFMON1_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x1C0000) 151b1d902a9SAdrian Alonso #define IP2APB_PERFMON2_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x1D0000) 152b1d902a9SAdrian Alonso #define IP2APB_AXIMON_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x1E0000) 153b1d902a9SAdrian Alonso #define QOSC_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR+0x1F0000) 154b1d902a9SAdrian Alonso 155b1d902a9SAdrian Alonso /* AIPS_TZ#3 - Global enable (0) */ 156b1d902a9SAdrian Alonso #define ECSPI1_BASE_ADDR (AIPS_TZ3_BASE_ADDR+0x20000) 157b1d902a9SAdrian Alonso #define ECSPI2_BASE_ADDR (AIPS_TZ3_BASE_ADDR+0x30000) 158b1d902a9SAdrian Alonso #define ECSPI3_BASE_ADDR (AIPS_TZ3_BASE_ADDR+0x40000) 159b1d902a9SAdrian Alonso #define UART1_IPS_BASE_ADDR (AIPS_TZ3_BASE_ADDR+0x60000) 160b1d902a9SAdrian Alonso #define UART3_IPS_BASE_ADDR (AIPS_TZ3_BASE_ADDR+0x80000) 161b1d902a9SAdrian Alonso #define UART2_IPS_BASE_ADDR (AIPS_TZ3_BASE_ADDR+0x90000) 162b1d902a9SAdrian Alonso #define SAI1_IPS_BASE_ADDR (AIPS_TZ3_BASE_ADDR+0xA0000) 163b1d902a9SAdrian Alonso #define SAI2_IPS_BASE_ADDR (AIPS_TZ3_BASE_ADDR+0xB0000) 164b1d902a9SAdrian Alonso #define SAI3_IPS_BASE_ADDR (AIPS_TZ3_BASE_ADDR+0xC0000) 165b1d902a9SAdrian Alonso #define SPBA_IPS_BASE_ADDR (AIPS_TZ3_BASE_ADDR+0xF0000) 166b1d902a9SAdrian Alonso #define CAAM_IPS_BASE_ADDR (AIPS_TZ3_BASE_ADDR+0x100000) 167b1d902a9SAdrian Alonso 168b1d902a9SAdrian Alonso /* AIPS_TZ#3- On Platform */ 169b1d902a9SAdrian Alonso #define AIPS3_ON_BASE_ADDR (AIPS_TZ3_BASE_ADDR+0x1F0000) 170b1d902a9SAdrian Alonso /* AIPS_TZ#3- Off Platform */ 171b1d902a9SAdrian Alonso #define AIPS3_OFF_BASE_ADDR (AIPS_TZ3_BASE_ADDR+0x200000) 172b1d902a9SAdrian Alonso #define CAN1_IPS_BASE_ADDR AIPS3_OFF_BASE_ADDR 173b1d902a9SAdrian Alonso #define CAN2_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x10000) 174b1d902a9SAdrian Alonso #define I2C1_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x20000) 175b1d902a9SAdrian Alonso #define I2C2_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x30000) 176b1d902a9SAdrian Alonso #define I2C3_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x40000) 177b1d902a9SAdrian Alonso #define I2C4_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x50000) 178b1d902a9SAdrian Alonso #define UART4_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x60000) 179b1d902a9SAdrian Alonso #define UART5_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x70000) 180b1d902a9SAdrian Alonso #define UART6_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x80000) 181b1d902a9SAdrian Alonso #define UART7_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x90000) 182b1d902a9SAdrian Alonso #define MUCPU_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0xA0000) 183b1d902a9SAdrian Alonso #define MUDSP_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0xB0000) 184b1d902a9SAdrian Alonso #define HS_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0xC0000) 185b1d902a9SAdrian Alonso #define USBOH2_PL301_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0xD0000) 186b1d902a9SAdrian Alonso #define USBOTG1_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x110000) 187b1d902a9SAdrian Alonso #define USBOTG2_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x120000) 188b1d902a9SAdrian Alonso #define USBHSIC_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x130000) 189b1d902a9SAdrian Alonso #define USDHC1_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x140000) 190b1d902a9SAdrian Alonso #define USDHC2_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x150000) 191b1d902a9SAdrian Alonso #define USDHC3_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x160000) 192b1d902a9SAdrian Alonso #define EMVSIM1_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x190000) 193b1d902a9SAdrian Alonso #define EMVSIM2_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x1A0000) 194b1d902a9SAdrian Alonso #define SIM1_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x190000) 195b1d902a9SAdrian Alonso #define SIM2_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x1A0000) 196b1d902a9SAdrian Alonso #define QSPI1_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x1B0000) 197b1d902a9SAdrian Alonso #define WEIM_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x1C0000) 198b1d902a9SAdrian Alonso #define SDMA_PORT_IPS_HOST_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x1D0000) 199b1d902a9SAdrian Alonso #define ENET_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x1E0000) 200b1d902a9SAdrian Alonso #define ENET2_IPS_BASE_ADDR (AIPS3_OFF_BASE_ADDR+0x1F0000) 201b1d902a9SAdrian Alonso 202b1d902a9SAdrian Alonso #define AIPS1_BASE_ADDR AIPS1_ON_BASE_ADDR 203b1d902a9SAdrian Alonso #define AIPS2_BASE_ADDR AIPS2_ON_BASE_ADDR 204b1d902a9SAdrian Alonso #define AIPS3_BASE_ADDR AIPS3_ON_BASE_ADDR 205b1d902a9SAdrian Alonso 206b1d902a9SAdrian Alonso #define SDMA_IPS_HOST_BASE_ADDR SDMA_PORT_IPS_HOST_BASE_ADDR 207b1d902a9SAdrian Alonso #define SDMA_IPS_HOST_IPS_BASE_ADDR SDMA_PORT_IPS_HOST_BASE_ADDR 208b1d902a9SAdrian Alonso 209b1d902a9SAdrian Alonso #define SCTR_BASE_ADDR SYSCNT_CTRL_IPS_BASE_ADDR 210b1d902a9SAdrian Alonso #define DEBUG_MONITOR_BASE_ADDR IP2APB_AXIMON_IPS_BASE_ADDR 211b1d902a9SAdrian Alonso 212b1d902a9SAdrian Alonso #define USB_BASE_ADDR USBOTG1_IPS_BASE_ADDR 213af013592SPeng Fan #define SEMAPHORE1_BASE_ADDR SEMA41_IPS_BASE_ADDR 214af013592SPeng Fan #define SEMAPHORE2_BASE_ADDR SEMA42_IPS_BASE_ADDR 215af013592SPeng Fan #define RDC_BASE_ADDR RDC_IPS_BASE_ADDR 216b1d902a9SAdrian Alonso 217b1d902a9SAdrian Alonso #define FEC_QUIRK_ENET_MAC 218b1d902a9SAdrian Alonso #define SNVS_LPGPR 0x68 219e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_SEC_OFFSET 0 220e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_SEC_ADDR (CAAM_IPS_BASE_ADDR + \ 221e99d7193SAlex Porosanu CONFIG_SYS_FSL_SEC_OFFSET) 222e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_JR0_OFFSET 0x1000 223e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_JR0_ADDR (CONFIG_SYS_FSL_SEC_ADDR + \ 224e99d7193SAlex Porosanu CONFIG_SYS_FSL_JR0_OFFSET) 225e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1 226b1d902a9SAdrian Alonso #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__)) 227*552a848eSStefano Babic #include <asm/mach-imx/regs-lcdif.h> 228b1d902a9SAdrian Alonso #include <asm/types.h> 229b1d902a9SAdrian Alonso 230b1d902a9SAdrian Alonso extern void imx_get_mac_from_fuse(int dev_id, unsigned char *mac); 231b1d902a9SAdrian Alonso 232b1d902a9SAdrian Alonso /* System Reset Controller (SRC) */ 233b1d902a9SAdrian Alonso struct src { 234b1d902a9SAdrian Alonso u32 scr; 235b1d902a9SAdrian Alonso u32 a7rcr0; 236b1d902a9SAdrian Alonso u32 a7rcr1; 237b1d902a9SAdrian Alonso u32 m4rcr; 238b1d902a9SAdrian Alonso u32 reserved1; 239b1d902a9SAdrian Alonso u32 ercr; 240b1d902a9SAdrian Alonso u32 reserved2; 241b1d902a9SAdrian Alonso u32 hsicphy_rcr; 242b1d902a9SAdrian Alonso u32 usbophy1_rcr; 243b1d902a9SAdrian Alonso u32 usbophy2_rcr; 244b1d902a9SAdrian Alonso u32 mipiphy_rcr; 245b1d902a9SAdrian Alonso u32 pciephy_rcr; 246b1d902a9SAdrian Alonso u32 reserved3[10]; 247b1d902a9SAdrian Alonso u32 sbmr1; 248b1d902a9SAdrian Alonso u32 srsr; 249b1d902a9SAdrian Alonso u32 reserved4[2]; 250b1d902a9SAdrian Alonso u32 sisr; 251b1d902a9SAdrian Alonso u32 simr; 252b1d902a9SAdrian Alonso u32 sbmr2; 253b1d902a9SAdrian Alonso u32 gpr1; 254b1d902a9SAdrian Alonso u32 gpr2; 255b1d902a9SAdrian Alonso u32 gpr3; 256b1d902a9SAdrian Alonso u32 gpr4; 257b1d902a9SAdrian Alonso u32 gpr5; 258b1d902a9SAdrian Alonso u32 gpr6; 259b1d902a9SAdrian Alonso u32 gpr7; 260b1d902a9SAdrian Alonso u32 gpr8; 261b1d902a9SAdrian Alonso u32 gpr9; 262b1d902a9SAdrian Alonso u32 gpr10; 263b1d902a9SAdrian Alonso u32 reserved5[985]; 264b1d902a9SAdrian Alonso u32 ddrc_rcr; 265b1d902a9SAdrian Alonso }; 266b1d902a9SAdrian Alonso 26783703a1cSPeng Fan #define SRC_M4RCR_M4C_NON_SCLR_RST_OFFSET 0 26883703a1cSPeng Fan #define SRC_M4RCR_M4C_NON_SCLR_RST_MASK (1 << 0) 26983703a1cSPeng Fan #define SRC_M4RCR_ENABLE_M4_OFFSET 3 27083703a1cSPeng Fan #define SRC_M4RCR_ENABLE_M4_MASK (1 << 3) 27183703a1cSPeng Fan 272b1d902a9SAdrian Alonso /* GPR0 Bit Fields */ 273b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL0_MASK 0x1u 274b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL0_SHIFT 0 275b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL1_MASK 0x2u 276b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL1_SHIFT 1 277b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL2_MASK 0x4u 278b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL2_SHIFT 2 279b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL3_MASK 0x8u 280b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL3_SHIFT 3 281b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL4_MASK 0x10u 282b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL4_SHIFT 4 283b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL5_MASK 0x20u 284b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL5_SHIFT 5 285b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL6_MASK 0x40u 286b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR0_DMAREQ_MUX_SEL6_SHIFT 6 287d9699de8SPeng Fan #define IOMUXC_GPR_GPR0_ENET_MDIO_OPEN_DRAIN_MASK (3 << 7) 288d9699de8SPeng Fan #define IOMUXC_GPR_GPR0_ENET_MDIO_OPEN_DRAIN_SHIFT 7 289b1d902a9SAdrian Alonso /* GPR1 Bit Fields */ 290b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ACT_CS0_MASK 0x1u 291b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ACT_CS0_SHIFT 0 292b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS0_MASK 0x6u 293b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS0_SHIFT 1 294b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS0(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS0_SHIFT))&IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS0_MASK) 295b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ACT_CS1_MASK 0x8u 296b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ACT_CS1_SHIFT 3 297b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS1_MASK 0x30u 298b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS1_SHIFT 4 299b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS1(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS1_SHIFT))&IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS1_MASK) 300b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ACT_CS2_MASK 0x40u 301b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ACT_CS2_SHIFT 6 302b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS2_MASK 0x180u 303b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS2_SHIFT 7 304b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS2(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS2_SHIFT))&IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS2_MASK) 305b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ACT_CS3_MASK 0x200u 306b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ACT_CS3_SHIFT 9 307b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS3_MASK 0xC00u 308b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS3_SHIFT 10 309b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS3(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS3_SHIFT))&IOMUXC_GPR_GPR1_GPR_WEIM_ADDRS3_MASK) 310b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_IRQ_MASK 0x1000u 311b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_IRQ_SHIFT 12 312b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_ENET1_TX_CLK_SEL_MASK 0x2000u 313b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_ENET1_TX_CLK_SEL_SHIFT 13 314b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_ENET2_TX_CLK_SEL_MASK 0x4000u 315b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_ENET2_TX_CLK_SEL_SHIFT 14 316b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_ANATOP_TESTMODE_MASK 0x8000u 317b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_ANATOP_TESTMODE_SHIFT 15 318b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_PAD_ADD_DS_MASK 0x10000u 319b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_PAD_ADD_DS_SHIFT 16 320b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_ENET1_CLK_DIR_MASK 0x20000u 321b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_ENET1_CLK_DIR_SHIFT 17 322b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_ENET2_CLK_DIR_MASK 0x40000u 323b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_ENET2_CLK_DIR_SHIFT 18 324b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_EXC_ERR_RESP_EN_MASK 0x400000u 325b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_EXC_ERR_RESP_EN_SHIFT 22 326b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_TZASC1_SECURE_BOOT_LOCK_MASK 0x800000u 327b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_TZASC1_SECURE_BOOT_LOCK_SHIFT 23 328b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_DBG_ACK_MASK 0x30000000u 329b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_DBG_ACK_SHIFT 28 330b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_DBG_ACK(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR1_GPR_DBG_ACK_SHIFT))&IOMUXC_GPR_GPR1_GPR_DBG_ACK_MASK) 331b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_ENABLE_OCRAM_EPDC_MASK 0x40000000u 332b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR1_GPR_ENABLE_OCRAM_EPDC_SHIFT 30 333b1d902a9SAdrian Alonso /* GPR2 Bit Fields */ 334b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_PXP_LOWPOWER_MASK 0x1u 335b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_PXP_LOWPOWER_SHIFT 0 336b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_PXP_SD_MASK 0x2u 337b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_PXP_SD_SHIFT 1 338b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_PXP_DS_MASK 0x4u 339b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_PXP_DS_SHIFT 2 340b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_PXP_LS_MASK 0x8u 341b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_PXP_LS_SHIFT 3 342b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_LCDIF_LOWPOWER_MASK 0x10u 343b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_LCDIF_LOWPOWER_SHIFT 4 344b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_LCDIF_SD_MASK 0x20u 345b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_LCDIF_SD_SHIFT 5 346b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_LCDIF_DS_MASK 0x40u 347b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_LCDIF_DS_SHIFT 6 348b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_LCDIF_LS_MASK 0x80u 349b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_LCDIF_LS_SHIFT 7 350b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_EPDC_LOWPOWER_MASK 0x100u 351b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_EPDC_LOWPOWER_SHIFT 8 352b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_EPDC_SD_MASK 0x200u 353b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_EPDC_SD_SHIFT 9 354b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_EPDC_DS_MASK 0x400u 355b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_EPDC_DS_SHIFT 10 356b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_EPDC_LS_MASK 0x800u 357b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_EPDC_LS_SHIFT 11 358b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_CPU_LOWPOWER_MASK 0x1000u 359b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_CPU_LOWPOWER_SHIFT 12 360b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_CPU_SD_MASK 0x2000u 361b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_CPU_SD_SHIFT 13 362b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_CPU_DS_MASK 0x4000u 363b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_CPU_DS_SHIFT 14 364b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_CPU_LS_MASK 0x8000u 365b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MEM_CPU_LS_SHIFT 15 366b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MQS_CLK_DIV_MASK 0xFF0000u 367b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MQS_CLK_DIV_SHIFT 16 368b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MQS_CLK_DIV(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR2_GPR_MQS_CLK_DIV_SHIFT))&IOMUXC_GPR_GPR2_GPR_MQS_CLK_DIV_MASK) 369b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MQS_SW_RST_MASK 0x1000000u 370b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MQS_SW_RST_SHIFT 24 371b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MQS_EN_MASK 0x2000000u 372b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MQS_EN_SHIFT 25 373b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MQS_OVERSAMPLE_MASK 0x4000000u 374b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_MQS_OVERSAMPLE_SHIFT 26 375b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_DRAM_RESET_BYPASS_MASK 0x8000000u 376b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_DRAM_RESET_BYPASS_SHIFT 27 377b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_DRAM_RESET_MASK 0x10000000u 378b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_DRAM_RESET_SHIFT 28 379b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_DRAM_CKE0_MASK 0x20000000u 380b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_DRAM_CKE0_SHIFT 29 381b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_DRAM_CKE1_MASK 0x40000000u 382b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_DRAM_CKE1_SHIFT 30 383b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_DRAM_CKE_BYPASS_MASK 0x80000000u 384b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR2_GPR_DRAM_CKE_BYPASS_SHIFT 31 385b1d902a9SAdrian Alonso /* GPR3 Bit Fields */ 386b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_READ_DATA_WAIT_EN_MASK 0x1u 387b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_READ_DATA_WAIT_EN_SHIFT 0 388b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_READ_ADDR_PIPELINE_EN_MASK 0x2u 389b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_READ_ADDR_PIPELINE_EN_SHIFT 1 390b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_WRITE_DATA_PIPELINE_EN_MASK 0x4u 391b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_WRITE_DATA_PIPELINE_EN_SHIFT 2 392b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_WRITE_ADDR_PIPELINE_EN_MASK 0x8u 393b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_WRITE_ADDR_PIPELINE_EN_SHIFT 3 394b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_S_READ_DATA_WAIT_EN_MASK 0x10u 395b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_S_READ_DATA_WAIT_EN_SHIFT 4 396b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_S_READ_ADDR_PIPELINE_EN_MASK 0x20u 397b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_S_READ_ADDR_PIPELINE_EN_SHIFT 5 398b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_S_WRITE_DATA_PIPELINE_EN_MASK 0x40u 399b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_S_WRITE_DATA_PIPELINE_EN_SHIFT 6 400b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_S_WRITE_ADDR_PIPELINE_EN_MASK 0x80u 401b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_S_WRITE_ADDR_PIPELINE_EN_SHIFT 7 402b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_EPDC_READ_DATA_WAIT_EN_MASK 0x100u 403b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_EPDC_READ_DATA_WAIT_EN_SHIFT 8 404b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_EPDC_READ_ADDR_PIPELINE_EN_MASK 0x200u 405b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_EPDC_READ_ADDR_PIPELINE_EN_SHIFT 9 406b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_EPDC_WRITE_DATA_PIPELINE_EN_MASK 0x400u 407b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_EPDC_WRITE_DATA_PIPELINE_EN_SHIFT 10 408b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_EPDC_WRITE_ADDR_PIPELINE_EN_MASK 0x800u 409b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_EPDC_WRITE_ADDR_PIPELINE_EN_SHIFT 11 410b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_PXP_READ_DATA_WAIT_EN_MASK 0x1000u 411b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_PXP_READ_DATA_WAIT_EN_SHIFT 12 412b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_PXP_READ_ADDR_PIPELINE_EN_MASK 0x2000u 413b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_PXP_READ_ADDR_PIPELINE_EN_SHIFT 13 414b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_PXP_WRITE_DATA_PIPELINE_EN_MASK 0x4000u 415b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_PXP_WRITE_DATA_PIPELINE_EN_SHIFT 14 416b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_PXP_WRITE_ADDR_PIPELINE_EN_MASK 0x8000u 417b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_GPR_OCRAM_CTRL_PXP_WRITE_ADDR_PIPELINE_EN_SHIFT 15 418b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_read_data_wait_en_update_pending_MASK 0x10000u 419b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_read_data_wait_en_update_pending_SHIFT 16 420b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_read_addr_pipeline_en_update_pending_MASK 0x20000u 421b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_read_addr_pipeline_en_update_pending_SHIFT 17 422b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_write_data_pipeline_en_update_pending_MASK 0x40000u 423b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_write_data_pipeline_en_update_pending_SHIFT 18 424b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_write_addr_pipeline_en_update_pending_MASK 0x80000u 425b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_write_addr_pipeline_en_update_pending_SHIFT 19 426b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_s_read_data_wait_en_update_pending_MASK 0x100000u 427b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_s_read_data_wait_en_update_pending_SHIFT 20 428b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_s_read_addr_pipeline_en_update_pending_MASK 0x200000u 429b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_s_read_addr_pipeline_en_update_pending_SHIFT 21 430b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_s_write_data_pipeline_en_update_pending_MASK 0x400000u 431b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_s_write_data_pipeline_en_update_pending_SHIFT 22 432b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_s_write_addr_pipeline_en_update_pending_MASK 0x800000u 433b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_s_write_addr_pipeline_en_update_pending_SHIFT 23 434b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_epdc_read_data_wait_en_update_pending_MASK 0x1000000u 435b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_epdc_read_data_wait_en_update_pending_SHIFT 24 436b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_epdc_read_addr_pipeline_en_update_pending_MASK 0x2000000u 437b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_epdc_read_addr_pipeline_en_update_pending_SHIFT 25 438b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_epdc_write_data_pipeline_en_update_pending_MASK 0x4000000u 439b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_epdc_write_data_pipeline_en_update_pending_SHIFT 26 440b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_epdc_write_addr_pipeline_en_update_pending_MASK 0x8000000u 441b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_epdc_write_addr_pipeline_en_update_pending_SHIFT 27 442b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_pxp_read_data_wait_en_update_pending_MASK 0x10000000u 443b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_pxp_read_data_wait_en_update_pending_SHIFT 28 444b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_pxp_read_addr_pipeline_en_update_pending_MASK 0x20000000u 445b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_pxp_read_addr_pipeline_en_update_pending_SHIFT 29 446b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_pxp_write_data_pipeline_en_update_pending_MASK 0x40000000u 447b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_pxp_write_data_pipeline_en_update_pending_SHIFT 30 448b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_pxp_write_addr_pipeline_en_update_pending_MASK 0x80000000u 449b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR3_ocram_ctrl_pxp_write_addr_pipeline_en_update_pending_SHIFT 31 450b1d902a9SAdrian Alonso /* GPR4 Bit Fields */ 451b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_GPR_SDMA_IPG_STOP_MASK 0x1u 452b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_GPR_SDMA_IPG_STOP_SHIFT 0 453b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_GPR_CAN1_IPG_STOP_MASK 0x2u 454b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_GPR_CAN1_IPG_STOP_SHIFT 1 455b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_GPR_CAN2_IPG_STOP_MASK 0x4u 456b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_GPR_CAN2_IPG_STOP_SHIFT 2 457b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_GPR_ENET1_IPG_STOP_MASK 0x8u 458b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_GPR_ENET1_IPG_STOP_SHIFT 3 459b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_GPR_ENET2_IPG_STOP_MASK 0x10u 460b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_GPR_ENET2_IPG_STOP_SHIFT 4 461b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_GPR_SAI1_IPG_STOP_MASK 0x20u 462b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_GPR_SAI1_IPG_STOP_SHIFT 5 463b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_GPR_SAI2_IPG_STOP_MASK 0x40u 464b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_GPR_SAI2_IPG_STOP_SHIFT 6 465b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_GPR_SAI3_IPG_STOP_MASK 0x80u 466b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_GPR_SAI3_IPG_STOP_SHIFT 7 467b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_sdma_ipg_stop_ack_MASK 0x10000u 468b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_sdma_ipg_stop_ack_SHIFT 16 469b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_can1_ipg_stop_ack_MASK 0x20000u 470b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_can1_ipg_stop_ack_SHIFT 17 471b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_can2_ipg_stop_ack_MASK 0x40000u 472b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_can2_ipg_stop_ack_SHIFT 18 473b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_enet1_ipg_stop_ack_MASK 0x80000u 474b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_enet1_ipg_stop_ack_SHIFT 19 475b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_enet2_ipg_stop_ack_MASK 0x100000u 476b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_enet2_ipg_stop_ack_SHIFT 20 477b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_sai1_ipg_stop_ack_MASK 0x200000u 478b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_sai1_ipg_stop_ack_SHIFT 21 479b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_sai2_ipg_stop_ack_MASK 0x400000u 480b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_sai2_ipg_stop_ack_SHIFT 22 481b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_sai3_ipg_stop_ack_MASK 0x800000u 482b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_sai3_ipg_stop_ack_SHIFT 23 483b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_cpu_STANDBYWFI_MASK 0x6000000u 484b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_cpu_STANDBYWFI_SHIFT 25 485b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_cpu_STANDBYWFI(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR4_cpu_STANDBYWFI_SHIFT))&IOMUXC_GPR_GPR4_cpu_STANDBYWFI_MASK) 486b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_cpu_STANDBYWFE_MASK 0x18000000u 487b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_cpu_STANDBYWFE_SHIFT 27 488b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR4_cpu_STANDBYWFE(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR4_cpu_STANDBYWFE_SHIFT))&IOMUXC_GPR_GPR4_cpu_STANDBYWFE_MASK) 489b1d902a9SAdrian Alonso /* GPR5 Bit Fields */ 490b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_CSI_MUX_CONTROL_MASK 0x10u 491b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_CSI_MUX_CONTROL_SHIFT 4 492b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_LVDS_MUX_CONTROL_MASK 0x20u 493b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_LVDS_MUX_CONTROL_SHIFT 5 494b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_WDOG1_MASK_MASK 0x40u 495b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_WDOG1_MASK_SHIFT 6 496b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_WDOG2_MASK_MASK 0x80u 497b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_WDOG2_MASK_SHIFT 7 498b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_LCDIF_HANDSHAKE_MASK 0x1000u 499b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_LCDIF_HANDSHAKE_SHIFT 12 500b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_PCIE_BTNRST_MASK 0x80000u 501b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_PCIE_BTNRST_SHIFT 19 502b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_WDOG3_MASK_MASK 0x100000u 503b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_WDOG3_MASK_SHIFT 20 504b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_LCDIF_CSI_VSYNC_SEL_MASK 0x200000u 505b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_LCDIF_CSI_VSYNC_SEL_SHIFT 21 506b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_WDOG4_MASK_MASK 0x400000u 507b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_WDOG4_MASK_SHIFT 22 508b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_GPT4_CAPIN1_SEL_MASK 0x1000000u 509b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_GPT4_CAPIN1_SEL_SHIFT 24 510b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_GPT4_CAPIN2_SEL_MASK 0x2000000u 511b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_GPT4_CAPIN2_SEL_SHIFT 25 512b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_ENET1_EVENT3IN_SEL_MASK 0x4000000u 513b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_ENET1_EVENT3IN_SEL_SHIFT 26 514b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_ENET2_EVENT3IN_SEL_MASK 0x8000000u 515b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_ENET2_EVENT3IN_SEL_SHIFT 27 516b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_REF_1M_CLK_GPT1_MASK 0x10000000u 517b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_REF_1M_CLK_GPT1_SHIFT 28 518b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_REF_1M_CLK_GPT2_MASK 0x20000000u 519b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_REF_1M_CLK_GPT2_SHIFT 29 520b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_REF_1M_CLK_GPT3_MASK 0x40000000u 521b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_REF_1M_CLK_GPT3_SHIFT 30 522b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_REF_1M_CLK_GPT4_MASK 0x80000000u 523b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR5_GPR_REF_1M_CLK_GPT4_SHIFT 31 524b1d902a9SAdrian Alonso /* GPR6 Bit Fields */ 525b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR6_GPR_ARCACHE_PXP6_MASK 0x1u 526b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR6_GPR_ARCACHE_PXP6_SHIFT 0 527b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR6_GPR_AWCACHE_PXP6_MASK 0x2u 528b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR6_GPR_AWCACHE_PXP6_SHIFT 1 529b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR6_GPR_ARCACHE_PXP6_EN_MASK 0x4u 530b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR6_GPR_ARCACHE_PXP6_EN_SHIFT 2 531b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR6_GPR_AWCACHE_PXP6_EN_MASK 0x8u 532b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR6_GPR_AWCACHE_PXP6_EN_SHIFT 3 533b1d902a9SAdrian Alonso /* GPR7 Bit Fields */ 534b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd1_pwd_ldo_usb_1p0_MASK 0x1u 535b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd1_pwd_ldo_usb_1p0_SHIFT 0 536b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd1_lowpwr_ldo_usb_1p0_MASK 0x2u 537b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd1_lowpwr_ldo_usb_1p0_SHIFT 1 538b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd1_en_ilimit_ldo_usb_1p0_MASK 0x4u 539b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd1_en_ilimit_ldo_usb_1p0_SHIFT 2 540b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd1_en_pwrupload_ldo_usb_1p0_MASK 0x8u 541b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd1_en_pwrupload_ldo_usb_1p0_SHIFT 3 542b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd1_chrg_det_test_MASK 0x30u 543b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd1_chrg_det_test_SHIFT 4 544b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd1_chrg_det_test(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR7_GPR_chd1_chrg_det_test_SHIFT))&IOMUXC_GPR_GPR7_GPR_chd1_chrg_det_test_MASK) 545b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd2_pwd_ldo_usb_1p0_MASK 0x40u 546b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd2_pwd_ldo_usb_1p0_SHIFT 6 547b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd2_lowpwr_ldo_usb_1p0_MASK 0x80u 548b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd2_lowpwr_ldo_usb_1p0_SHIFT 7 549b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd2_en_ilimit_ldo_usb_1p0_MASK 0x100u 550b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd2_en_ilimit_ldo_usb_1p0_SHIFT 8 551b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd2_en_pwrupload_ldo_usb_1p0_MASK 0x200u 552b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd2_en_pwrupload_ldo_usb_1p0_SHIFT 9 553b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd2_chrg_det_test_MASK 0xC00u 554b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd2_chrg_det_test_SHIFT 10 555b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_chd2_chrg_det_test(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR7_GPR_chd2_chrg_det_test_SHIFT))&IOMUXC_GPR_GPR7_GPR_chd2_chrg_det_test_MASK) 556b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_pcie_clk_rst_fix_lnkrst_disable_MASK 0x1000u 557b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_pcie_clk_rst_fix_lnkrst_disable_SHIFT 12 558b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_pcie_clk_rst_fix_perst_disable_MASK 0x2000u 559b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR7_GPR_pcie_clk_rst_fix_perst_disable_SHIFT 13 560b1d902a9SAdrian Alonso /* GPR8 Bit Fields */ 561b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR8_ddr_phy_ctrl_wake_up_MASK 0xF8u 562b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR8_ddr_phy_ctrl_wake_up_SHIFT 3 563b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR8_ddr_phy_ctrl_wake_up(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR8_ddr_phy_ctrl_wake_up_SHIFT))&IOMUXC_GPR_GPR8_ddr_phy_ctrl_wake_up_MASK) 564b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR8_ddr_phy_dfi_init_start_MASK 0x100u 565b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR8_ddr_phy_dfi_init_start_SHIFT 8 566b1d902a9SAdrian Alonso /* GPR9 Bit Fields */ 567b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR9_GPR_TZASC1_MUX_CONTROL_MASK 0x1u 568b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR9_GPR_TZASC1_MUX_CONTROL_SHIFT 0 569b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR9_ddr_phy_ctrl_pd_MASK 0x3Eu 570b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR9_ddr_phy_ctrl_pd_SHIFT 1 571b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR9_ddr_phy_ctrl_pd(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR9_ddr_phy_ctrl_pd_SHIFT))&IOMUXC_GPR_GPR9_ddr_phy_ctrl_pd_MASK) 572b1d902a9SAdrian Alonso /* GPR10 Bit Fields */ 573b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR10_GPR0_BF0_MASK 0x1u 574b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR10_GPR0_BF0_SHIFT 0 575b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR10_GPR_DBG_EN_MASK 0x2u 576b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR10_GPR_DBG_EN_SHIFT 1 577b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR10_GPR_SEC_ERR_RESP_EN_MASK 0x4u 578b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR10_GPR_SEC_ERR_RESP_EN_SHIFT 2 579b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR10_GPR_OCRAM_CTRL_EPDC_OCRAM_TZ_SECURE_REGION0_MASK 0x8u 580b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR10_GPR_OCRAM_CTRL_EPDC_OCRAM_TZ_SECURE_REGION0_SHIFT 3 581b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR10_GPR_OCRAM_CTRL_EPDC_OCRAM_TZ_SECURE_REGION1_MASK 0x3F0u 582b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR10_GPR_OCRAM_CTRL_EPDC_OCRAM_TZ_SECURE_REGION1_SHIFT 4 583b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR10_GPR_OCRAM_CTRL_EPDC_OCRAM_TZ_SECURE_REGION1(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR10_GPR_OCRAM_CTRL_EPDC_OCRAM_TZ_SECURE_REGION1_SHIFT))&IOMUXC_GPR_GPR10_GPR_OCRAM_CTRL_EPDC_OCRAM_TZ_SECURE_REGION1_MASK) 584b1d902a9SAdrian Alonso /* GPR11 Bit Fields */ 585b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_OCRAM_TZ_SECURE_REGION0_MASK 0x1u 586b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_OCRAM_TZ_SECURE_REGION0_SHIFT 0 587b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_OCRAM_TZ_SECURE_REGION1_MASK 0x3Eu 588b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_OCRAM_TZ_SECURE_REGION1_SHIFT 1 589b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_OCRAM_TZ_SECURE_REGION1(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_OCRAM_TZ_SECURE_REGION1_SHIFT))&IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_OCRAM_TZ_SECURE_REGION1_MASK) 590b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_PXP_OCRAM_TZ_SECURE_REGION0_MASK 0x40u 591b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_PXP_OCRAM_TZ_SECURE_REGION0_SHIFT 6 592b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_PXP_OCRAM_TZ_SECURE_REGION1_MASK 0x380u 593b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_PXP_OCRAM_TZ_SECURE_REGION1_SHIFT 7 594b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_PXP_OCRAM_TZ_SECURE_REGION1(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_PXP_OCRAM_TZ_SECURE_REGION1_SHIFT))&IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_PXP_OCRAM_TZ_SECURE_REGION1_MASK) 595b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_S_OCRAM_TZ_SECURE_REGION0_MASK 0x400u 596b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_S_OCRAM_TZ_SECURE_REGION0_SHIFT 10 597b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_S_OCRAM_TZ_SECURE_REGION1_MASK 0x3800u 598b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_S_OCRAM_TZ_SECURE_REGION1_SHIFT 11 599b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_S_OCRAM_TZ_SECURE_REGION1(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_S_OCRAM_TZ_SECURE_REGION1_SHIFT))&IOMUXC_GPR_GPR11_GPR_OCRAM_CTRL_S_OCRAM_TZ_SECURE_REGION1_MASK) 600b1d902a9SAdrian Alonso /* GPR12 Bit Fields */ 601b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_PHY_TRSV_REG_RST_CH0_MASK 0x1u 602b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_PHY_TRSV_REG_RST_CH0_SHIFT 0 603b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_PHY_TRSV_RST_CH0_MASK 0x2u 604b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_PHY_TRSV_RST_CH0_SHIFT 1 605b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_PHY_SSC_EN_MASK 0x8u 606b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_PHY_SSC_EN_SHIFT 3 607b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_PHY_CMN_REG_RST_MASK 0x10u 608b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_PHY_CMN_REG_RST_SHIFT 4 609b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_PHY_REFCLK_SEL_MASK 0x20u 610b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_PHY_REFCLK_SEL_SHIFT 5 611b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_CTRL_DEVICE_TYPE_MASK 0xF000u 612b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_CTRL_DEVICE_TYPE_SHIFT 12 613b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_CTRL_DEVICE_TYPE(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR12_GPR_PCIE_CTRL_DEVICE_TYPE_SHIFT))&IOMUXC_GPR_GPR12_GPR_PCIE_CTRL_DEVICE_TYPE_MASK) 614b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_CTRL_DIAG_STATUS_BUS_SELECT_MASK 0x1E0000u 615b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_CTRL_DIAG_STATUS_BUS_SELECT_SHIFT 17 616b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_CTRL_DIAG_STATUS_BUS_SELECT(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR12_GPR_PCIE_CTRL_DIAG_STATUS_BUS_SELECT_SHIFT))&IOMUXC_GPR_GPR12_GPR_PCIE_CTRL_DIAG_STATUS_BUS_SELECT_MASK) 617b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_CTRL_DIAG_CTRL_BUS_MASK 0xE00000u 618b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_CTRL_DIAG_CTRL_BUS_SHIFT 21 619b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR12_GPR_PCIE_CTRL_DIAG_CTRL_BUS(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR12_GPR_PCIE_CTRL_DIAG_CTRL_BUS_SHIFT))&IOMUXC_GPR_GPR12_GPR_PCIE_CTRL_DIAG_CTRL_BUS_MASK) 620b1d902a9SAdrian Alonso /* GPR13 Bit Fields */ 621b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_USDHC_MASK 0x1u 622b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_USDHC_SHIFT 0 623b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_AWCACHE_USDHC_MASK 0x2u 624b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_AWCACHE_USDHC_SHIFT 1 625b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_PXP_MASK 0x4u 626b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_PXP_SHIFT 2 627b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_AWCACHE_PXP_MASK 0x8u 628b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_AWCACHE_PXP_SHIFT 3 629b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_PCIE_MASK 0x10u 630b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_PCIE_SHIFT 4 631b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_AWCACHE_PCIE_MASK 0x20u 632b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_AWCACHE_PCIE_SHIFT 5 633b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_LCDIF_MASK 0x40u 634b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_LCDIF_SHIFT 6 635b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_EPDC_MASK 0x80u 636b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_EPDC_SHIFT 7 637b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_PXP_EN_MASK 0x100u 638b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_PXP_EN_SHIFT 8 639b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_AWCACHE_PXP_EN_MASK 0x200u 640b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_AWCACHE_PXP_EN_SHIFT 9 641b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_PCIE_EN_MASK 0x400u 642b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_PCIE_EN_SHIFT 10 643b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_AWCACHE_PCIE_EN_MASK 0x800u 644b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_AWCACHE_PCIE_EN_SHIFT 11 645b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_LCDIF_EN_MASK 0x1000u 646b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_LCDIF_EN_SHIFT 12 647b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_EPDC_EN_MASK 0x2000u 648b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_ARCACHE_EPDC_EN_SHIFT 13 649b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_AWCACHE_EPDC_MASK 0x4000u 650b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_AWCACHE_EPDC_SHIFT 14 651b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_AWCACHE_EPDC_EN_MASK 0x8000u 652b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_AWCACHE_EPDC_EN_SHIFT 15 653b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_PCIE_PHY_AFC_CODE_OUT_CH0_MASK 0xFF0000u 654b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_PCIE_PHY_AFC_CODE_OUT_CH0_SHIFT 16 655b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_PCIE_PHY_AFC_CODE_OUT_CH0(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR13_GPR_PCIE_PHY_AFC_CODE_OUT_CH0_SHIFT))&IOMUXC_GPR_GPR13_GPR_PCIE_PHY_AFC_CODE_OUT_CH0_MASK) 656b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_PCIE_PHY_VCO_BAND_MASK 0xF000000u 657b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_PCIE_PHY_VCO_BAND_SHIFT 24 658b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_PCIE_PHY_VCO_BAND(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR13_GPR_PCIE_PHY_VCO_BAND_SHIFT))&IOMUXC_GPR_GPR13_GPR_PCIE_PHY_VCO_BAND_MASK) 659b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_PCIE_PHY_PMA_CDR_LOCKED_CH0_MASK 0x10000000u 660b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_PCIE_PHY_PMA_CDR_LOCKED_CH0_SHIFT 28 661b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_PCIE_PHY_PMA_RX_PRESENT_CH0_MASK 0x20000000u 662b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_PCIE_PHY_PMA_RX_PRESENT_CH0_SHIFT 29 663b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_PCIE_PHY_CDR_VCO_MON_CH0_MASK 0x40000000u 664b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_PCIE_PHY_CDR_VCO_MON_CH0_SHIFT 30 665b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_PCIE_PHY_PCS_REFCLK_DISABLE_MASK 0x80000000u 666b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR13_GPR_PCIE_PHY_PCS_REFCLK_DISABLE_SHIFT 31 667b1d902a9SAdrian Alonso /* GPR14 Bit Fields */ 668b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR14_GPR_SIM1_SIMV2_EMV_SEL_MASK 0x1u 669b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR14_GPR_SIM1_SIMV2_EMV_SEL_SHIFT 0 670b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR14_GPR_SIM2_SIMV2_EMV_SEL_MASK 0x2u 671b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR14_GPR_SIM2_SIMV2_EMV_SEL_SHIFT 1 672b1d902a9SAdrian Alonso /* GPR15 Bit Fields */ 673b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR15_GPR_LVDS_I_VBLK_FLAG_MASK 0x1u 674b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR15_GPR_LVDS_I_VBLK_FLAG_SHIFT 0 675b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR15_GPR_LVDS_I_AUTO_SEL_MASK 0x2u 676b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR15_GPR_LVDS_I_AUTO_SEL_SHIFT 1 677b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR15_GPR_LVDS_I_DESKEW_CNT_SET_MASK 0x3FFCu 678b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR15_GPR_LVDS_I_DESKEW_CNT_SET_SHIFT 2 679b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR15_GPR_LVDS_I_DESKEW_CNT_SET(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR15_GPR_LVDS_I_DESKEW_CNT_SET_SHIFT))&IOMUXC_GPR_GPR15_GPR_LVDS_I_DESKEW_CNT_SET_MASK) 680b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR15_GPR_LVDS_I_LOCK_PPM_SET_MASK 0x3F0000u 681b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR15_GPR_LVDS_I_LOCK_PPM_SET_SHIFT 16 682b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR15_GPR_LVDS_I_LOCK_PPM_SET(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR15_GPR_LVDS_I_LOCK_PPM_SET_SHIFT))&IOMUXC_GPR_GPR15_GPR_LVDS_I_LOCK_PPM_SET_MASK) 683b1d902a9SAdrian Alonso /* GPR16 Bit Fields */ 684b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_SKEW_REG_CUR_MASK 0x3u 685b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_SKEW_REG_CUR_SHIFT 0 686b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_SKEW_REG_CUR(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR16_GPR_LVDS_SKEW_REG_CUR_SHIFT))&IOMUXC_GPR_GPR16_GPR_LVDS_SKEW_REG_CUR_MASK) 687b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_SEL_DATABF_MASK 0x4u 688b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_SEL_DATABF_SHIFT 2 689b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_CNTB_TDLY_MASK 0x8u 690b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_CNTB_TDLY_SHIFT 3 691b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_SKEW_EN_H_MASK 0x10u 692b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_SKEW_EN_H_SHIFT 4 693b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_SKEWINI_MASK 0x20u 694b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_SKEWINI_SHIFT 5 695b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_SK_BIAS_MASK 0x3C0u 696b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_SK_BIAS_SHIFT 6 697b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_SK_BIAS(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR16_GPR_LVDS_SK_BIAS_SHIFT))&IOMUXC_GPR_GPR16_GPR_LVDS_SK_BIAS_MASK) 698b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_AUTO_DSK_SEL_MASK 0x400u 699b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_AUTO_DSK_SEL_SHIFT 10 700b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_LOCK_CNT_MASK 0x800u 701b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_LOCK_CNT_SHIFT 11 702b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_OUTCON_MASK 0x1000u 703b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_OUTCON_SHIFT 12 704b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_FC_CODE_MASK 0xE000u 705b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_FC_CODE_SHIFT 13 706b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_FC_CODE(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR16_GPR_LVDS_FC_CODE_SHIFT))&IOMUXC_GPR_GPR16_GPR_LVDS_FC_CODE_MASK) 707b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_SRC_TRH_MASK 0x10000u 708b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_SRC_TRH_SHIFT 16 709b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_VOD_HIGH_S_MASK 0x20000u 710b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_VOD_HIGH_S_SHIFT 17 711b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_CNNCT_CNT_MASK 0x180000u 712b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_CNNCT_CNT_SHIFT 19 713b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_CNNCT_CNT(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR16_GPR_LVDS_CNNCT_CNT_SHIFT))&IOMUXC_GPR_GPR16_GPR_LVDS_CNNCT_CNT_MASK) 714b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_CNNCT_MODE_SEL_MASK 0x200000u 715b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_CNNCT_MODE_SEL_SHIFT 21 716b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_FLT_CNT_MASK 0x400000u 717b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_FLT_CNT_SHIFT 22 718b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_VOD_ONLY_CNT_MASK 0x800000u 719b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR16_GPR_LVDS_VOD_ONLY_CNT_SHIFT 23 720b1d902a9SAdrian Alonso /* GPR17 Bit Fields */ 721b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR17_GPR_LVDS_CNT_PEN_H_MASK 0xFFu 722b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR17_GPR_LVDS_CNT_PEN_H_SHIFT 0 723b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR17_GPR_LVDS_CNT_PEN_H(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR17_GPR_LVDS_CNT_PEN_H_SHIFT))&IOMUXC_GPR_GPR17_GPR_LVDS_CNT_PEN_H_MASK) 724b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR17_GPR_LVDS_CNT_VOD_H_MASK 0xFF00u 725b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR17_GPR_LVDS_CNT_VOD_H_SHIFT 8 726b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR17_GPR_LVDS_CNT_VOD_H(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR17_GPR_LVDS_CNT_VOD_H_SHIFT))&IOMUXC_GPR_GPR17_GPR_LVDS_CNT_VOD_H_MASK) 727b1d902a9SAdrian Alonso /* GPR18 Bit Fields */ 728b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_CH_SEL_MASK 0x7u 729b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_CH_SEL_SHIFT 0 730b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_CH_SEL(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_CH_SEL_SHIFT))&IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_CH_SEL_MASK) 731b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_DATA_INV_MASK 0x18u 732b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_DATA_INV_SHIFT 3 733b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_DATA_INV(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_DATA_INV_SHIFT))&IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_DATA_INV_MASK) 734b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_CLK_INV_MASK 0x60u 735b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_CLK_INV_SHIFT 5 736b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_CLK_INV(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_CLK_INV_SHIFT))&IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_CLK_INV_MASK) 737b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_SKEW_CTRL_MASK 0x3F00u 738b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_SKEW_CTRL_SHIFT 8 739b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_SKEW_CTRL(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_SKEW_CTRL_SHIFT))&IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_SKEW_CTRL_MASK) 740b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_FORCE_ERROR_MASK 0x4000u 741b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_FORCE_ERROR_SHIFT 14 742b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_USER_PATTERN_MASK 0x7F0000u 743b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_USER_PATTERN_SHIFT 16 744b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_USER_PATTERN(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_USER_PATTERN_SHIFT))&IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_USER_PATTERN_MASK) 745b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_PAT_SEL_MASK 0x3000000u 746b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_PAT_SEL_SHIFT 24 747b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_PAT_SEL(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_PAT_SEL_SHIFT))&IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_PAT_SEL_MASK) 748b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_EN_MASK 0x4000000u 749b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_EN_SHIFT 26 750b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_RESETB_MASK 0x8000000u 751b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_I_BIST_RESETB_SHIFT 27 752b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_DLYS_BST_MASK 0x10000000u 753b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_DLYS_BST_SHIFT 28 754b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_SKINI_BST_MASK 0x20000000u 755b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR18_GPR_LVDS_SKINI_BST_SHIFT 29 756b1d902a9SAdrian Alonso /* GPR19 Bit Fields */ 757b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR19_GPR_LVDS_O_BIST_STATUS_MASK 0x1u 758b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR19_GPR_LVDS_O_BIST_STATUS_SHIFT 0 759b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR19_GPR_LVDS_O_BIST_ERR_COUNT_MASK 0xFF00u 760b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR19_GPR_LVDS_O_BIST_ERR_COUNT_SHIFT 8 761b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR19_GPR_LVDS_O_BIST_ERR_COUNT(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR19_GPR_LVDS_O_BIST_ERR_COUNT_SHIFT))&IOMUXC_GPR_GPR19_GPR_LVDS_O_BIST_ERR_COUNT_MASK) 762b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR19_GPR_LVDS_O_BIST_SYNC_MASK 0x10000u 763b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR19_GPR_LVDS_O_BIST_SYNC_SHIFT 16 764b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR19_GPR_LVDS_MON_FOR_CNNCT_MASK 0x20000u 765b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR19_GPR_LVDS_MON_FOR_CNNCT_SHIFT 17 766b1d902a9SAdrian Alonso /* GPR20 Bit Fields */ 767b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR20_GPR_LVDS_P_MASK 0x3Fu 768b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR20_GPR_LVDS_P_SHIFT 0 769b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR20_GPR_LVDS_P(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR20_GPR_LVDS_P_SHIFT))&IOMUXC_GPR_GPR20_GPR_LVDS_P_MASK) 770b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR20_GPR_LVDS_M_MASK 0x3F00u 771b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR20_GPR_LVDS_M_SHIFT 8 772b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR20_GPR_LVDS_M(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR20_GPR_LVDS_M_SHIFT))&IOMUXC_GPR_GPR20_GPR_LVDS_M_MASK) 773b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR20_GPR_LVDS_S_MASK 0x30000u 774b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR20_GPR_LVDS_S_SHIFT 16 775b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR20_GPR_LVDS_S(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR20_GPR_LVDS_S_SHIFT))&IOMUXC_GPR_GPR20_GPR_LVDS_S_MASK) 776b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR20_GPR_LVDS_VSEL_MASK 0x1000000u 777b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR20_GPR_LVDS_VSEL_SHIFT 24 778b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR20_GPR_LVDS_CK_POL_SEL_MASK 0x2000000u 779b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR20_GPR_LVDS_CK_POL_SEL_SHIFT 25 780b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR20_GPR_LVDS_I_TX2801X_DUMMY_MASK 0x38000000u 781b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR20_GPR_LVDS_I_TX2801X_DUMMY_SHIFT 27 782b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR20_GPR_LVDS_I_TX2801X_DUMMY(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR20_GPR_LVDS_I_TX2801X_DUMMY_SHIFT))&IOMUXC_GPR_GPR20_GPR_LVDS_I_TX2801X_DUMMY_MASK) 783b1d902a9SAdrian Alonso /* GPR21 Bit Fields */ 784b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKC0_MASK 0x7u 785b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKC0_SHIFT 0 786b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKC0(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR21_GPR_LVDS_SKC0_SHIFT))&IOMUXC_GPR_GPR21_GPR_LVDS_SKC0_MASK) 787b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKC1_MASK 0x38u 788b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKC1_SHIFT 3 789b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKC1(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR21_GPR_LVDS_SKC1_SHIFT))&IOMUXC_GPR_GPR21_GPR_LVDS_SKC1_MASK) 790b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKC2_MASK 0x1C0u 791b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKC2_SHIFT 6 792b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKC2(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR21_GPR_LVDS_SKC2_SHIFT))&IOMUXC_GPR_GPR21_GPR_LVDS_SKC2_MASK) 793b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKCCK_MASK 0xE00u 794b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKCCK_SHIFT 9 795b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKCCK(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR21_GPR_LVDS_SKCCK_SHIFT))&IOMUXC_GPR_GPR21_GPR_LVDS_SKCCK_MASK) 796b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKC3_MASK 0x7000u 797b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKC3_SHIFT 12 798b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKC3(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR21_GPR_LVDS_SKC3_SHIFT))&IOMUXC_GPR_GPR21_GPR_LVDS_SKC3_MASK) 799b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKC4_MASK 0x38000u 800b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKC4_SHIFT 15 801b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_GPR_LVDS_SKC4(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR21_GPR_LVDS_SKC4_SHIFT))&IOMUXC_GPR_GPR21_GPR_LVDS_SKC4_MASK) 802b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_SJC_BYPASS_CJTAGC_MASK 0x40000u 803b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_SJC_BYPASS_CJTAGC_SHIFT 18 804b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_DAP_BYPASS_CJTAGC_MASK 0x80000u 805b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR21_DAP_BYPASS_CJTAGC_SHIFT 19 806b1d902a9SAdrian Alonso /* GPR22 Bit Fields */ 807b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_ddrc_mrr_data_out_MASK 0xFF0000u 808b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_ddrc_mrr_data_out_SHIFT 16 809b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_ddrc_mrr_data_out(x) (((uint32_t)(((uint32_t)(x))<<IOMUXC_GPR_GPR22_ddrc_mrr_data_out_SHIFT))&IOMUXC_GPR_GPR22_ddrc_mrr_data_out_MASK) 810b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_ddrc_mrr_valid_out_MASK 0x1000000u 811b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_ddrc_mrr_valid_out_SHIFT 24 812b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_ddr_phy_dfi_init_complete_MASK 0x2000000u 813b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_ddr_phy_dfi_init_complete_SHIFT 25 814b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_GPR_chd2_dvdd_usb_stable_MASK 0x4000000u 815b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_GPR_chd2_dvdd_usb_stable_SHIFT 26 816b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_aux_chrg_det_2_usb_iso_enable_1_MASK 0x8000000u 817b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_aux_chrg_det_2_usb_iso_enable_1_SHIFT 27 818b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_GPR_chd1_dvdd_usb_stable_MASK 0x10000000u 819b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_GPR_chd1_dvdd_usb_stable_SHIFT 28 820b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_aux_chrg_det_1_usb_iso_enable_1_MASK 0x20000000u 821b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_aux_chrg_det_1_usb_iso_enable_1_SHIFT 29 822b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_GPR_PCIE_PHY_PLL_LOCKED_MASK 0x80000000u 823b1d902a9SAdrian Alonso #define IOMUXC_GPR_GPR22_GPR_PCIE_PHY_PLL_LOCKED_SHIFT 31 824b1d902a9SAdrian Alonso 825b1d902a9SAdrian Alonso #define IMX7D_GPR5_CSI1_MUX_CTRL_MASK (0x1 << 4) 826b1d902a9SAdrian Alonso #define IMX7D_GPR5_CSI1_MUX_CTRL_PARALLEL_CSI (0x0 << 4) 827b1d902a9SAdrian Alonso #define IMX7D_GPR5_CSI1_MUX_CTRL_MIPI_CSI (0x1 << 4) 828b1d902a9SAdrian Alonso 829b1d902a9SAdrian Alonso struct iomuxc { 830b1d902a9SAdrian Alonso u32 gpr[23]; 831b1d902a9SAdrian Alonso /* mux and pad registers */ 832b1d902a9SAdrian Alonso }; 833b1d902a9SAdrian Alonso 834b1d902a9SAdrian Alonso struct iomuxc_gpr_base_regs { 835b1d902a9SAdrian Alonso u32 gpr[23]; /* 0x000 */ 836b1d902a9SAdrian Alonso }; 837b1d902a9SAdrian Alonso 838b1d902a9SAdrian Alonso /* ECSPI registers */ 839b1d902a9SAdrian Alonso struct cspi_regs { 840b1d902a9SAdrian Alonso u32 rxdata; 841b1d902a9SAdrian Alonso u32 txdata; 842b1d902a9SAdrian Alonso u32 ctrl; 843b1d902a9SAdrian Alonso u32 cfg; 844b1d902a9SAdrian Alonso u32 intr; 845b1d902a9SAdrian Alonso u32 dma; 846b1d902a9SAdrian Alonso u32 stat; 847b1d902a9SAdrian Alonso u32 period; 848b1d902a9SAdrian Alonso }; 849b1d902a9SAdrian Alonso 850b1d902a9SAdrian Alonso /* 851b1d902a9SAdrian Alonso * CSPI register definitions 852b1d902a9SAdrian Alonso */ 853b1d902a9SAdrian Alonso #define MXC_ECSPI 854b1d902a9SAdrian Alonso #define MXC_CSPICTRL_EN (1 << 0) 855b1d902a9SAdrian Alonso #define MXC_CSPICTRL_MODE (1 << 1) 856b1d902a9SAdrian Alonso #define MXC_CSPICTRL_XCH (1 << 2) 857b1d902a9SAdrian Alonso #define MXC_CSPICTRL_MODE_MASK (0xf << 4) 858b1d902a9SAdrian Alonso #define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12) 859b1d902a9SAdrian Alonso #define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20) 860b1d902a9SAdrian Alonso #define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12) 861b1d902a9SAdrian Alonso #define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8) 862b1d902a9SAdrian Alonso #define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18) 863b1d902a9SAdrian Alonso #define MXC_CSPICTRL_MAXBITS 0xfff 864b1d902a9SAdrian Alonso #define MXC_CSPICTRL_TC (1 << 7) 865b1d902a9SAdrian Alonso #define MXC_CSPICTRL_RXOVF (1 << 6) 866b1d902a9SAdrian Alonso #define MXC_CSPIPERIOD_32KHZ (1 << 15) 867b1d902a9SAdrian Alonso #define MAX_SPI_BYTES 32 868b1d902a9SAdrian Alonso 869b1d902a9SAdrian Alonso /* Bit position inside CTRL register to be associated with SS */ 870b1d902a9SAdrian Alonso #define MXC_CSPICTRL_CHAN 18 871b1d902a9SAdrian Alonso 872b1d902a9SAdrian Alonso /* Bit position inside CON register to be associated with SS */ 873b1d902a9SAdrian Alonso #define MXC_CSPICON_PHA 0 /* SCLK phase control */ 874b1d902a9SAdrian Alonso #define MXC_CSPICON_POL 4 /* SCLK polarity */ 875b1d902a9SAdrian Alonso #define MXC_CSPICON_SSPOL 12 /* SS polarity */ 876b1d902a9SAdrian Alonso #define MXC_CSPICON_CTL 20 /* inactive state of SCLK */ 877b1d902a9SAdrian Alonso 878b1d902a9SAdrian Alonso #define MXC_SPI_BASE_ADDRESSES \ 879b1d902a9SAdrian Alonso ECSPI1_BASE_ADDR, \ 880b1d902a9SAdrian Alonso ECSPI2_BASE_ADDR, \ 881b1d902a9SAdrian Alonso ECSPI3_BASE_ADDR, \ 882b1d902a9SAdrian Alonso ECSPI4_BASE_ADDR 883b1d902a9SAdrian Alonso 8847de47036SPeng Fan #define CSU_INIT_SEC_LEVEL0 0x00FF00FF 8857de47036SPeng Fan #define CSU_NUM_REGS 64 8867de47036SPeng Fan 887b1d902a9SAdrian Alonso struct ocotp_regs { 888b1d902a9SAdrian Alonso u32 ctrl; 889b1d902a9SAdrian Alonso u32 ctrl_set; 890b1d902a9SAdrian Alonso u32 ctrl_clr; 891b1d902a9SAdrian Alonso u32 ctrl_tog; 892b1d902a9SAdrian Alonso u32 timing; 893b1d902a9SAdrian Alonso u32 rsvd0[3]; 894b1d902a9SAdrian Alonso u32 data0; 895b1d902a9SAdrian Alonso u32 rsvd1[3]; 896b1d902a9SAdrian Alonso u32 data1; 897b1d902a9SAdrian Alonso u32 rsvd2[3]; 898b1d902a9SAdrian Alonso u32 data2; 899b1d902a9SAdrian Alonso u32 rsvd3[3]; 900b1d902a9SAdrian Alonso u32 data3; 901b1d902a9SAdrian Alonso u32 rsvd4[3]; 902b1d902a9SAdrian Alonso u32 read_ctrl; 903b1d902a9SAdrian Alonso u32 rsvd5[3]; 904b1d902a9SAdrian Alonso u32 read_fuse_data0; 905b1d902a9SAdrian Alonso u32 rsvd6[3]; 906b1d902a9SAdrian Alonso u32 read_fuse_data1; 907b1d902a9SAdrian Alonso u32 rsvd7[3]; 908b1d902a9SAdrian Alonso u32 read_fuse_data2; 909b1d902a9SAdrian Alonso u32 rsvd8[3]; 910b1d902a9SAdrian Alonso u32 read_fuse_data3; 911b1d902a9SAdrian Alonso u32 rsvd9[3]; 912b1d902a9SAdrian Alonso u32 sw_sticky; 913b1d902a9SAdrian Alonso u32 rsvd10[3]; 914b1d902a9SAdrian Alonso u32 scs; 915b1d902a9SAdrian Alonso u32 scs_set; 916b1d902a9SAdrian Alonso u32 scs_clr; 917b1d902a9SAdrian Alonso u32 scs_tog; 918b1d902a9SAdrian Alonso u32 crc_addr; 919b1d902a9SAdrian Alonso u32 rsvd11[3]; 920b1d902a9SAdrian Alonso u32 crc_value; 921b1d902a9SAdrian Alonso u32 rsvd12[3]; 922b1d902a9SAdrian Alonso u32 version; 923b1d902a9SAdrian Alonso u32 rsvd13[0xc3]; 924b1d902a9SAdrian Alonso 925b1d902a9SAdrian Alonso struct fuse_bank { /* offset 0x400 */ 926b1d902a9SAdrian Alonso u32 fuse_regs[0x10]; 927b1d902a9SAdrian Alonso } bank[16]; 928b1d902a9SAdrian Alonso }; 929b1d902a9SAdrian Alonso 930b1d902a9SAdrian Alonso struct fuse_bank0_regs { 931b1d902a9SAdrian Alonso u32 lock; 932b1d902a9SAdrian Alonso u32 rsvd0[3]; 933b1d902a9SAdrian Alonso u32 tester0; 934b1d902a9SAdrian Alonso u32 rsvd1[3]; 935b1d902a9SAdrian Alonso u32 tester1; 936b1d902a9SAdrian Alonso u32 rsvd2[3]; 937b1d902a9SAdrian Alonso u32 tester2; 938b1d902a9SAdrian Alonso u32 rsvd3[3]; 939b1d902a9SAdrian Alonso }; 940b1d902a9SAdrian Alonso 941b1d902a9SAdrian Alonso struct fuse_bank1_regs { 942b1d902a9SAdrian Alonso u32 tester3; 943b1d902a9SAdrian Alonso u32 rsvd0[3]; 944b1d902a9SAdrian Alonso u32 tester4; 945b1d902a9SAdrian Alonso u32 rsvd1[3]; 946b1d902a9SAdrian Alonso u32 tester5; 947b1d902a9SAdrian Alonso u32 rsvd2[3]; 948b1d902a9SAdrian Alonso u32 cfg0; 949b1d902a9SAdrian Alonso u32 rsvd3[3]; 950b1d902a9SAdrian Alonso }; 951b1d902a9SAdrian Alonso 952b1d902a9SAdrian Alonso struct fuse_bank2_regs { 953b1d902a9SAdrian Alonso u32 cfg1; 954b1d902a9SAdrian Alonso u32 rsvd0[3]; 955b1d902a9SAdrian Alonso u32 cfg2; 956b1d902a9SAdrian Alonso u32 rsvd1[3]; 957b1d902a9SAdrian Alonso u32 cfg3; 958b1d902a9SAdrian Alonso u32 rsvd2[3]; 959b1d902a9SAdrian Alonso u32 cfg4; 960b1d902a9SAdrian Alonso u32 rsvd3[3]; 961b1d902a9SAdrian Alonso }; 962b1d902a9SAdrian Alonso 963b1d902a9SAdrian Alonso struct fuse_bank3_regs { 964b1d902a9SAdrian Alonso u32 mem_trim0; 965b1d902a9SAdrian Alonso u32 rsvd0[3]; 966b1d902a9SAdrian Alonso u32 mem_trim1; 967b1d902a9SAdrian Alonso u32 rsvd1[3]; 968b1d902a9SAdrian Alonso u32 ana0; 969b1d902a9SAdrian Alonso u32 rsvd2[3]; 970b1d902a9SAdrian Alonso u32 ana1; 971b1d902a9SAdrian Alonso u32 rsvd3[3]; 972b1d902a9SAdrian Alonso }; 973b1d902a9SAdrian Alonso 974b1d902a9SAdrian Alonso struct fuse_bank8_regs { 975b1d902a9SAdrian Alonso u32 sjc_resp_low; 976b1d902a9SAdrian Alonso u32 rsvd0[3]; 977b1d902a9SAdrian Alonso u32 sjc_resp_high; 978b1d902a9SAdrian Alonso u32 rsvd1[3]; 979b1d902a9SAdrian Alonso u32 usb_id; 980b1d902a9SAdrian Alonso u32 rsvd2[3]; 981b1d902a9SAdrian Alonso u32 field_return; 982b1d902a9SAdrian Alonso u32 rsvd3[3]; 983b1d902a9SAdrian Alonso }; 984b1d902a9SAdrian Alonso 985b1d902a9SAdrian Alonso struct fuse_bank9_regs { 986b1d902a9SAdrian Alonso u32 mac_addr0; 987b1d902a9SAdrian Alonso u32 rsvd0[3]; 988b1d902a9SAdrian Alonso u32 mac_addr1; 989b1d902a9SAdrian Alonso u32 rsvd1[3]; 990b1d902a9SAdrian Alonso u32 mac_addr2; 991b1d902a9SAdrian Alonso u32 rsvd2[7]; 992b1d902a9SAdrian Alonso }; 993b1d902a9SAdrian Alonso 994b1d902a9SAdrian Alonso struct aipstz_regs { 995b1d902a9SAdrian Alonso u32 mprot0; 996b1d902a9SAdrian Alonso u32 mprot1; 997b1d902a9SAdrian Alonso u32 rsvd[0xe]; 998b1d902a9SAdrian Alonso u32 opacr0; 999b1d902a9SAdrian Alonso u32 opacr1; 1000b1d902a9SAdrian Alonso u32 opacr2; 1001b1d902a9SAdrian Alonso u32 opacr3; 1002b1d902a9SAdrian Alonso u32 opacr4; 1003b1d902a9SAdrian Alonso }; 1004b1d902a9SAdrian Alonso 1005b1d902a9SAdrian Alonso struct wdog_regs { 1006b1d902a9SAdrian Alonso u16 wcr; /* Control */ 1007b1d902a9SAdrian Alonso u16 wsr; /* Service */ 1008b1d902a9SAdrian Alonso u16 wrsr; /* Reset Status */ 1009b1d902a9SAdrian Alonso u16 wicr; /* Interrupt Control */ 1010b1d902a9SAdrian Alonso u16 wmcr; /* Miscellaneous Control */ 1011b1d902a9SAdrian Alonso }; 1012b1d902a9SAdrian Alonso 1013b1d902a9SAdrian Alonso struct dbg_monitor_regs { 1014b1d902a9SAdrian Alonso u32 ctrl[4]; /* Control */ 1015b1d902a9SAdrian Alonso u32 master_en[4]; /* Master enable */ 1016b1d902a9SAdrian Alonso u32 irq[4]; /* IRQ */ 1017b1d902a9SAdrian Alonso u32 trap_addr_low[4]; /* Trap address low */ 1018b1d902a9SAdrian Alonso u32 trap_addr_high[4]; /* Trap address high */ 1019b1d902a9SAdrian Alonso u32 trap_id[4]; /* Trap ID */ 1020b1d902a9SAdrian Alonso u32 snvs_addr[4]; /* SNVS address */ 1021b1d902a9SAdrian Alonso u32 snvs_data[4]; /* SNVS data */ 1022b1d902a9SAdrian Alonso u32 snvs_info[4]; /* SNVS info */ 1023b1d902a9SAdrian Alonso u32 version[4]; /* Version */ 1024b1d902a9SAdrian Alonso }; 1025b1d902a9SAdrian Alonso 1026b1d902a9SAdrian Alonso struct rdc_regs { 1027b1d902a9SAdrian Alonso u32 vir; /* Version information */ 1028b1d902a9SAdrian Alonso u32 reserved1[8]; 1029b1d902a9SAdrian Alonso u32 stat; /* Status */ 1030b1d902a9SAdrian Alonso u32 intctrl; /* Interrupt and Control */ 1031b1d902a9SAdrian Alonso u32 intstat; /* Interrupt Status */ 1032b1d902a9SAdrian Alonso u32 reserved2[116]; 1033b1d902a9SAdrian Alonso u32 mda[27]; /* Master Domain Assignment */ 1034b1d902a9SAdrian Alonso u32 reserved3[101]; 1035b1d902a9SAdrian Alonso u32 pdap[118]; /* Peripheral Domain Access Permissions */ 1036b1d902a9SAdrian Alonso u32 reserved4[138]; 1037b1d902a9SAdrian Alonso struct { 1038b1d902a9SAdrian Alonso u32 mrsa; /* Memory Region Start Address */ 1039b1d902a9SAdrian Alonso u32 mrea; /* Memory Region End Address */ 1040b1d902a9SAdrian Alonso u32 mrc; /* Memory Region Control */ 1041b1d902a9SAdrian Alonso u32 mrvs; /* Memory Region Violation Status */ 1042b1d902a9SAdrian Alonso } mem_region[52]; 1043b1d902a9SAdrian Alonso }; 1044b1d902a9SAdrian Alonso 1045b1d902a9SAdrian Alonso struct rdc_sema_regs { 1046b1d902a9SAdrian Alonso u8 gate[64]; /* Gate */ 1047b1d902a9SAdrian Alonso u16 rstgt; /* Reset Gate */ 1048b1d902a9SAdrian Alonso }; 1049b1d902a9SAdrian Alonso 1050b1d902a9SAdrian Alonso #define MXS_LCDIF_BASE ELCDIF1_IPS_BASE_ADDR 1051b1d902a9SAdrian Alonso 1052b1d902a9SAdrian Alonso #define LCDIF_CTRL_SFTRST (1 << 31) 1053b1d902a9SAdrian Alonso #define LCDIF_CTRL_CLKGATE (1 << 30) 1054b1d902a9SAdrian Alonso #define LCDIF_CTRL_YCBCR422_INPUT (1 << 29) 1055b1d902a9SAdrian Alonso #define LCDIF_CTRL_READ_WRITEB (1 << 28) 1056b1d902a9SAdrian Alonso #define LCDIF_CTRL_WAIT_FOR_VSYNC_EDGE (1 << 27) 1057b1d902a9SAdrian Alonso #define LCDIF_CTRL_DATA_SHIFT_DIR (1 << 26) 1058b1d902a9SAdrian Alonso #define LCDIF_CTRL_SHIFT_NUM_BITS_MASK (0x1f << 21) 1059b1d902a9SAdrian Alonso #define LCDIF_CTRL_SHIFT_NUM_BITS_OFFSET 21 1060b1d902a9SAdrian Alonso #define LCDIF_CTRL_DVI_MODE (1 << 20) 1061b1d902a9SAdrian Alonso #define LCDIF_CTRL_BYPASS_COUNT (1 << 19) 1062b1d902a9SAdrian Alonso #define LCDIF_CTRL_VSYNC_MODE (1 << 18) 1063b1d902a9SAdrian Alonso #define LCDIF_CTRL_DOTCLK_MODE (1 << 17) 1064b1d902a9SAdrian Alonso #define LCDIF_CTRL_DATA_SELECT (1 << 16) 1065b1d902a9SAdrian Alonso #define LCDIF_CTRL_INPUT_DATA_SWIZZLE_MASK (0x3 << 14) 1066b1d902a9SAdrian Alonso #define LCDIF_CTRL_INPUT_DATA_SWIZZLE_OFFSET 14 1067b1d902a9SAdrian Alonso #define LCDIF_CTRL_CSC_DATA_SWIZZLE_MASK (0x3 << 12) 1068b1d902a9SAdrian Alonso #define LCDIF_CTRL_CSC_DATA_SWIZZLE_OFFSET 12 1069b1d902a9SAdrian Alonso #define LCDIF_CTRL_LCD_DATABUS_WIDTH_MASK (0x3 << 10) 1070b1d902a9SAdrian Alonso #define LCDIF_CTRL_LCD_DATABUS_WIDTH_OFFSET 10 1071b1d902a9SAdrian Alonso #define LCDIF_CTRL_LCD_DATABUS_WIDTH_16BIT (0 << 10) 1072b1d902a9SAdrian Alonso #define LCDIF_CTRL_LCD_DATABUS_WIDTH_8BIT (1 << 10) 1073b1d902a9SAdrian Alonso #define LCDIF_CTRL_LCD_DATABUS_WIDTH_18BIT (2 << 10) 1074b1d902a9SAdrian Alonso #define LCDIF_CTRL_LCD_DATABUS_WIDTH_24BIT (3 << 10) 1075b1d902a9SAdrian Alonso #define LCDIF_CTRL_WORD_LENGTH_MASK (0x3 << 8) 1076b1d902a9SAdrian Alonso #define LCDIF_CTRL_WORD_LENGTH_OFFSET 8 1077b1d902a9SAdrian Alonso #define LCDIF_CTRL_WORD_LENGTH_16BIT (0 << 8) 1078b1d902a9SAdrian Alonso #define LCDIF_CTRL_WORD_LENGTH_8BIT (1 << 8) 1079b1d902a9SAdrian Alonso #define LCDIF_CTRL_WORD_LENGTH_18BIT (2 << 8) 1080b1d902a9SAdrian Alonso #define LCDIF_CTRL_WORD_LENGTH_24BIT (3 << 8) 1081b1d902a9SAdrian Alonso #define LCDIF_CTRL_RGB_TO_YCBCR422_CSC (1 << 7) 1082b1d902a9SAdrian Alonso #define LCDIF_CTRL_LCDIF_MASTER (1 << 5) 1083b1d902a9SAdrian Alonso #define LCDIF_CTRL_DATA_FORMAT_16_BIT (1 << 3) 1084b1d902a9SAdrian Alonso #define LCDIF_CTRL_DATA_FORMAT_18_BIT (1 << 2) 1085b1d902a9SAdrian Alonso #define LCDIF_CTRL_DATA_FORMAT_24_BIT (1 << 1) 1086b1d902a9SAdrian Alonso #define LCDIF_CTRL_RUN (1 << 0) 1087b1d902a9SAdrian Alonso 1088b1d902a9SAdrian Alonso #define LCDIF_CTRL1_COMBINE_MPU_WR_STRB (1 << 27) 1089b1d902a9SAdrian Alonso #define LCDIF_CTRL1_BM_ERROR_IRQ_EN (1 << 26) 1090b1d902a9SAdrian Alonso #define LCDIF_CTRL1_BM_ERROR_IRQ (1 << 25) 1091b1d902a9SAdrian Alonso #define LCDIF_CTRL1_RECOVER_ON_UNDERFLOW (1 << 24) 1092b1d902a9SAdrian Alonso #define LCDIF_CTRL1_INTERLACE_FIELDS (1 << 23) 1093b1d902a9SAdrian Alonso #define LCDIF_CTRL1_START_INTERLACE_FROM_SECOND_FIELD (1 << 22) 1094b1d902a9SAdrian Alonso #define LCDIF_CTRL1_FIFO_CLEAR (1 << 21) 1095b1d902a9SAdrian Alonso #define LCDIF_CTRL1_IRQ_ON_ALTERNATE_FIELDS (1 << 20) 1096b1d902a9SAdrian Alonso #define LCDIF_CTRL1_BYTE_PACKING_FORMAT_MASK (0xf << 16) 1097b1d902a9SAdrian Alonso #define LCDIF_CTRL1_BYTE_PACKING_FORMAT_OFFSET 16 1098b1d902a9SAdrian Alonso #define LCDIF_CTRL1_OVERFLOW_IRQ_EN (1 << 15) 1099b1d902a9SAdrian Alonso #define LCDIF_CTRL1_UNDERFLOW_IRQ_EN (1 << 14) 1100b1d902a9SAdrian Alonso #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_EN (1 << 13) 1101b1d902a9SAdrian Alonso #define LCDIF_CTRL1_VSYNC_EDGE_IRQ_EN (1 << 12) 1102b1d902a9SAdrian Alonso #define LCDIF_CTRL1_OVERFLOW_IRQ (1 << 11) 1103b1d902a9SAdrian Alonso #define LCDIF_CTRL1_UNDERFLOW_IRQ (1 << 10) 1104b1d902a9SAdrian Alonso #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ (1 << 9) 1105b1d902a9SAdrian Alonso #define LCDIF_CTRL1_VSYNC_EDGE_IRQ (1 << 8) 1106b1d902a9SAdrian Alonso #define LCDIF_CTRL1_BUSY_ENABLE (1 << 2) 1107b1d902a9SAdrian Alonso #define LCDIF_CTRL1_MODE86 (1 << 1) 1108b1d902a9SAdrian Alonso #define LCDIF_CTRL1_RESET (1 << 0) 1109b1d902a9SAdrian Alonso 1110b1d902a9SAdrian Alonso #define LCDIF_CTRL2_OUTSTANDING_REQS_MASK (0x7 << 21) 1111b1d902a9SAdrian Alonso #define LCDIF_CTRL2_OUTSTANDING_REQS_OFFSET 21 1112b1d902a9SAdrian Alonso #define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_1 (0x0 << 21) 1113b1d902a9SAdrian Alonso #define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_2 (0x1 << 21) 1114b1d902a9SAdrian Alonso #define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_4 (0x2 << 21) 1115b1d902a9SAdrian Alonso #define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_8 (0x3 << 21) 1116b1d902a9SAdrian Alonso #define LCDIF_CTRL2_OUTSTANDING_REQS_REQ_16 (0x4 << 21) 1117b1d902a9SAdrian Alonso #define LCDIF_CTRL2_BURST_LEN_8 (1 << 20) 1118b1d902a9SAdrian Alonso #define LCDIF_CTRL2_ODD_LINE_PATTERN_MASK (0x7 << 16) 1119b1d902a9SAdrian Alonso #define LCDIF_CTRL2_ODD_LINE_PATTERN_OFFSET 16 1120b1d902a9SAdrian Alonso #define LCDIF_CTRL2_ODD_LINE_PATTERN_RGB (0x0 << 16) 1121b1d902a9SAdrian Alonso #define LCDIF_CTRL2_ODD_LINE_PATTERN_RBG (0x1 << 16) 1122b1d902a9SAdrian Alonso #define LCDIF_CTRL2_ODD_LINE_PATTERN_GBR (0x2 << 16) 1123b1d902a9SAdrian Alonso #define LCDIF_CTRL2_ODD_LINE_PATTERN_GRB (0x3 << 16) 1124b1d902a9SAdrian Alonso #define LCDIF_CTRL2_ODD_LINE_PATTERN_BRG (0x4 << 16) 1125b1d902a9SAdrian Alonso #define LCDIF_CTRL2_ODD_LINE_PATTERN_BGR (0x5 << 16) 1126b1d902a9SAdrian Alonso #define LCDIF_CTRL2_EVEN_LINE_PATTERN_MASK (0x7 << 12) 1127b1d902a9SAdrian Alonso #define LCDIF_CTRL2_EVEN_LINE_PATTERN_OFFSET 12 1128b1d902a9SAdrian Alonso #define LCDIF_CTRL2_EVEN_LINE_PATTERN_RGB (0x0 << 12) 1129b1d902a9SAdrian Alonso #define LCDIF_CTRL2_EVEN_LINE_PATTERN_RBG (0x1 << 12) 1130b1d902a9SAdrian Alonso #define LCDIF_CTRL2_EVEN_LINE_PATTERN_GBR (0x2 << 12) 1131b1d902a9SAdrian Alonso #define LCDIF_CTRL2_EVEN_LINE_PATTERN_GRB (0x3 << 12) 1132b1d902a9SAdrian Alonso #define LCDIF_CTRL2_EVEN_LINE_PATTERN_BRG (0x4 << 12) 1133b1d902a9SAdrian Alonso #define LCDIF_CTRL2_EVEN_LINE_PATTERN_BGR (0x5 << 12) 1134b1d902a9SAdrian Alonso #define LCDIF_CTRL2_READ_PACK_DIR (1 << 10) 1135b1d902a9SAdrian Alonso #define LCDIF_CTRL2_READ_MODE_OUTPUT_IN_RGB_FORMAT (1 << 9) 1136b1d902a9SAdrian Alonso #define LCDIF_CTRL2_READ_MODE_6_BIT_INPUT (1 << 8) 1137b1d902a9SAdrian Alonso #define LCDIF_CTRL2_READ_MODE_NUM_PACKED_SUBWORDS_MASK (0x7 << 4) 1138b1d902a9SAdrian Alonso #define LCDIF_CTRL2_READ_MODE_NUM_PACKED_SUBWORDS_OFFSET 4 1139b1d902a9SAdrian Alonso #define LCDIF_CTRL2_INITIAL_DUMMY_READ_MASK (0x7 << 1) 1140b1d902a9SAdrian Alonso #define LCDIF_CTRL2_INITIAL_DUMMY_READ_OFFSET 1 1141b1d902a9SAdrian Alonso 1142b1d902a9SAdrian Alonso #define LCDIF_TRANSFER_COUNT_V_COUNT_MASK (0xffff << 16) 1143b1d902a9SAdrian Alonso #define LCDIF_TRANSFER_COUNT_V_COUNT_OFFSET 16 1144b1d902a9SAdrian Alonso #define LCDIF_TRANSFER_COUNT_H_COUNT_MASK (0xffff << 0) 1145b1d902a9SAdrian Alonso #define LCDIF_TRANSFER_COUNT_H_COUNT_OFFSET 0 1146b1d902a9SAdrian Alonso 1147b1d902a9SAdrian Alonso #define LCDIF_CUR_BUF_ADDR_MASK 0xffffffff 1148b1d902a9SAdrian Alonso #define LCDIF_CUR_BUF_ADDR_OFFSET 0 1149b1d902a9SAdrian Alonso 1150b1d902a9SAdrian Alonso #define LCDIF_NEXT_BUF_ADDR_MASK 0xffffffff 1151b1d902a9SAdrian Alonso #define LCDIF_NEXT_BUF_ADDR_OFFSET 0 1152b1d902a9SAdrian Alonso 1153b1d902a9SAdrian Alonso #define LCDIF_TIMING_CMD_HOLD_MASK (0xff << 24) 1154b1d902a9SAdrian Alonso #define LCDIF_TIMING_CMD_HOLD_OFFSET 24 1155b1d902a9SAdrian Alonso #define LCDIF_TIMING_CMD_SETUP_MASK (0xff << 16) 1156b1d902a9SAdrian Alonso #define LCDIF_TIMING_CMD_SETUP_OFFSET 16 1157b1d902a9SAdrian Alonso #define LCDIF_TIMING_DATA_HOLD_MASK (0xff << 8) 1158b1d902a9SAdrian Alonso #define LCDIF_TIMING_DATA_HOLD_OFFSET 8 1159b1d902a9SAdrian Alonso #define LCDIF_TIMING_DATA_SETUP_MASK (0xff << 0) 1160b1d902a9SAdrian Alonso #define LCDIF_TIMING_DATA_SETUP_OFFSET 0 1161b1d902a9SAdrian Alonso 1162b1d902a9SAdrian Alonso #define LCDIF_VDCTRL0_VSYNC_OEB (1 << 29) 1163b1d902a9SAdrian Alonso #define LCDIF_VDCTRL0_ENABLE_PRESENT (1 << 28) 1164b1d902a9SAdrian Alonso #define LCDIF_VDCTRL0_VSYNC_POL (1 << 27) 1165b1d902a9SAdrian Alonso #define LCDIF_VDCTRL0_HSYNC_POL (1 << 26) 1166b1d902a9SAdrian Alonso #define LCDIF_VDCTRL0_DOTCLK_POL (1 << 25) 1167b1d902a9SAdrian Alonso #define LCDIF_VDCTRL0_ENABLE_POL (1 << 24) 1168b1d902a9SAdrian Alonso #define LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT (1 << 21) 1169b1d902a9SAdrian Alonso #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT (1 << 20) 1170b1d902a9SAdrian Alonso #define LCDIF_VDCTRL0_HALF_LINE (1 << 19) 1171b1d902a9SAdrian Alonso #define LCDIF_VDCTRL0_HALF_LINE_MODE (1 << 18) 1172b1d902a9SAdrian Alonso #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_MASK 0x3ffff 1173b1d902a9SAdrian Alonso #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_OFFSET 0 1174b1d902a9SAdrian Alonso 1175b1d902a9SAdrian Alonso #define LCDIF_VDCTRL1_VSYNC_PERIOD_MASK 0xffffffff 1176b1d902a9SAdrian Alonso #define LCDIF_VDCTRL1_VSYNC_PERIOD_OFFSET 0 1177b1d902a9SAdrian Alonso 1178b1d902a9SAdrian Alonso #define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_MASK (0x3fff << 18) 1179b1d902a9SAdrian Alonso #define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_OFFSET 18 1180b1d902a9SAdrian Alonso #define LCDIF_VDCTRL2_HSYNC_PERIOD_MASK 0x3ffff 1181b1d902a9SAdrian Alonso #define LCDIF_VDCTRL2_HSYNC_PERIOD_OFFSET 0 1182b1d902a9SAdrian Alonso 1183b1d902a9SAdrian Alonso #define LCDIF_VDCTRL3_MUX_SYNC_SIGNALS (1 << 29) 1184b1d902a9SAdrian Alonso #define LCDIF_VDCTRL3_VSYNC_ONLY (1 << 28) 1185b1d902a9SAdrian Alonso #define LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_MASK (0xfff << 16) 1186b1d902a9SAdrian Alonso #define LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_OFFSET 16 1187b1d902a9SAdrian Alonso #define LCDIF_VDCTRL3_VERTICAL_WAIT_CNT_MASK (0xffff << 0) 1188b1d902a9SAdrian Alonso #define LCDIF_VDCTRL3_VERTICAL_WAIT_CNT_OFFSET 0 1189b1d902a9SAdrian Alonso 1190b1d902a9SAdrian Alonso #define LCDIF_VDCTRL4_DOTCLK_DLY_SEL_MASK (0x7 << 29) 1191b1d902a9SAdrian Alonso #define LCDIF_VDCTRL4_DOTCLK_DLY_SEL_OFFSET 29 1192b1d902a9SAdrian Alonso #define LCDIF_VDCTRL4_SYNC_SIGNALS_ON (1 << 18) 1193b1d902a9SAdrian Alonso #define LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT_MASK 0x3ffff 1194b1d902a9SAdrian Alonso #define LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT_OFFSET 0 1195b1d902a9SAdrian Alonso 1196b1d902a9SAdrian Alonso 1197b1d902a9SAdrian Alonso extern void check_cpu_temperature(void); 1198b1d902a9SAdrian Alonso 1199b1d902a9SAdrian Alonso extern void pcie_power_up(void); 1200b1d902a9SAdrian Alonso extern void pcie_power_off(void); 1201b1d902a9SAdrian Alonso 1202b1d902a9SAdrian Alonso /* If ROM fail back to USB recover mode, USBPH0_PWD will be clear to use USB 1203b1d902a9SAdrian Alonso * If boot from the other mode, USB0_PWD will keep reset value 1204b1d902a9SAdrian Alonso */ 1205b1d902a9SAdrian Alonso #define is_boot_from_usb(void) (readl(USBOTG1_IPS_BASE_ADDR + 0x158) || \ 1206b1d902a9SAdrian Alonso readl(USBOTG2_IPS_BASE_ADDR + 0x158)) 1207b1d902a9SAdrian Alonso #define disconnect_from_pc(void) writel(0x0, USBOTG1_IPS_BASE_ADDR + 0x140) 1208b1d902a9SAdrian Alonso 1209b1d902a9SAdrian Alonso /* Boot device type */ 1210b1d902a9SAdrian Alonso #define BOOT_TYPE_SD 0x1 1211b1d902a9SAdrian Alonso #define BOOT_TYPE_MMC 0x2 1212b1d902a9SAdrian Alonso #define BOOT_TYPE_NAND 0x3 1213b1d902a9SAdrian Alonso #define BOOT_TYPE_QSPI 0x4 1214b1d902a9SAdrian Alonso #define BOOT_TYPE_WEIM 0x5 1215b1d902a9SAdrian Alonso #define BOOT_TYPE_SPINOR 0x6 1216b1d902a9SAdrian Alonso 1217b1d902a9SAdrian Alonso struct bootrom_sw_info { 1218b1d902a9SAdrian Alonso u8 reserved_1; 1219b1d902a9SAdrian Alonso u8 boot_dev_instance; 1220b1d902a9SAdrian Alonso u8 boot_dev_type; 1221b1d902a9SAdrian Alonso u8 reserved_2; 1222b1d902a9SAdrian Alonso u32 arm_core_freq; 1223b1d902a9SAdrian Alonso u32 axi_freq; 1224b1d902a9SAdrian Alonso u32 ddr_freq; 1225b1d902a9SAdrian Alonso u32 gpt1_freq; 1226b1d902a9SAdrian Alonso u32 reserved_3[3]; 1227b1d902a9SAdrian Alonso }; 1228b1d902a9SAdrian Alonso 1229b1d902a9SAdrian Alonso #endif /* __ASSEMBLER__*/ 1230b1d902a9SAdrian Alonso #endif /* __ASM_ARCH_MX7_IMX_REGS_H__ */ 1231