xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-mx6/mx6-ddr.h (revision fe0f7f7842e109b9e04e455787d35bf3b21027c2)
169041723SEric Nelson /*
269041723SEric Nelson  * Copyright (C) 2013 Boundary Devices Inc.
369041723SEric Nelson  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
569041723SEric Nelson  */
669041723SEric Nelson #ifndef __ASM_ARCH_MX6_DDR_H__
769041723SEric Nelson #define __ASM_ARCH_MX6_DDR_H__
869041723SEric Nelson 
98d05b161STim Harvey #ifndef CONFIG_SPL_BUILD
1069041723SEric Nelson #ifdef CONFIG_MX6Q
1169041723SEric Nelson #include "mx6q-ddr.h"
1269041723SEric Nelson #else
1369041723SEric Nelson #if defined(CONFIG_MX6DL) || defined(CONFIG_MX6S)
1469041723SEric Nelson #include "mx6dl-ddr.h"
1569041723SEric Nelson #else
1669041723SEric Nelson #error "Please select cpu"
1769041723SEric Nelson #endif	/* CONFIG_MX6DL or CONFIG_MX6S */
1869041723SEric Nelson #endif	/* CONFIG_MX6Q */
198d05b161STim Harvey #else
208d05b161STim Harvey 
218d05b161STim Harvey /* MMDC P0/P1 Registers */
228d05b161STim Harvey struct mmdc_p_regs {
238d05b161STim Harvey 	u32 mdctl;
248d05b161STim Harvey 	u32 mdpdc;
258d05b161STim Harvey 	u32 mdotc;
268d05b161STim Harvey 	u32 mdcfg0;
278d05b161STim Harvey 	u32 mdcfg1;
288d05b161STim Harvey 	u32 mdcfg2;
298d05b161STim Harvey 	u32 mdmisc;
308d05b161STim Harvey 	u32 mdscr;
318d05b161STim Harvey 	u32 mdref;
328d05b161STim Harvey 	u32 res1[2];
338d05b161STim Harvey 	u32 mdrwd;
348d05b161STim Harvey 	u32 mdor;
358d05b161STim Harvey 	u32 res2[3];
368d05b161STim Harvey 	u32 mdasp;
378d05b161STim Harvey 	u32 res3[240];
388d05b161STim Harvey 	u32 mapsr;
398d05b161STim Harvey 	u32 res4[254];
408d05b161STim Harvey 	u32 mpzqhwctrl;
418d05b161STim Harvey 	u32 res5[2];
428d05b161STim Harvey 	u32 mpwldectrl0;
438d05b161STim Harvey 	u32 mpwldectrl1;
448d05b161STim Harvey 	u32 res6;
458d05b161STim Harvey 	u32 mpodtctrl;
468d05b161STim Harvey 	u32 mprddqby0dl;
478d05b161STim Harvey 	u32 mprddqby1dl;
488d05b161STim Harvey 	u32 mprddqby2dl;
498d05b161STim Harvey 	u32 mprddqby3dl;
508d05b161STim Harvey 	u32 res7[4];
518d05b161STim Harvey 	u32 mpdgctrl0;
528d05b161STim Harvey 	u32 mpdgctrl1;
538d05b161STim Harvey 	u32 res8;
548d05b161STim Harvey 	u32 mprddlctl;
558d05b161STim Harvey 	u32 res9;
568d05b161STim Harvey 	u32 mpwrdlctl;
578d05b161STim Harvey 	u32 res10[25];
588d05b161STim Harvey 	u32 mpmur0;
598d05b161STim Harvey };
608d05b161STim Harvey 
618d05b161STim Harvey /*
628d05b161STim Harvey  * MMDC iomux registers (pinctl/padctl) - (different for IMX6DQ vs IMX6SDL)
638d05b161STim Harvey  */
648d05b161STim Harvey #define MX6DQ_IOM_DDR_BASE      0x020e0500
658d05b161STim Harvey struct mx6dq_iomux_ddr_regs {
668d05b161STim Harvey 	u32 res1[3];
678d05b161STim Harvey 	u32 dram_sdqs5;
688d05b161STim Harvey 	u32 dram_dqm5;
698d05b161STim Harvey 	u32 dram_dqm4;
708d05b161STim Harvey 	u32 dram_sdqs4;
718d05b161STim Harvey 	u32 dram_sdqs3;
728d05b161STim Harvey 	u32 dram_dqm3;
738d05b161STim Harvey 	u32 dram_sdqs2;
748d05b161STim Harvey 	u32 dram_dqm2;
758d05b161STim Harvey 	u32 res2[16];
768d05b161STim Harvey 	u32 dram_cas;
778d05b161STim Harvey 	u32 res3[2];
788d05b161STim Harvey 	u32 dram_ras;
798d05b161STim Harvey 	u32 dram_reset;
808d05b161STim Harvey 	u32 res4[2];
818d05b161STim Harvey 	u32 dram_sdclk_0;
828d05b161STim Harvey 	u32 dram_sdba2;
838d05b161STim Harvey 	u32 dram_sdcke0;
848d05b161STim Harvey 	u32 dram_sdclk_1;
858d05b161STim Harvey 	u32 dram_sdcke1;
868d05b161STim Harvey 	u32 dram_sdodt0;
878d05b161STim Harvey 	u32 dram_sdodt1;
888d05b161STim Harvey 	u32 res5;
898d05b161STim Harvey 	u32 dram_sdqs0;
908d05b161STim Harvey 	u32 dram_dqm0;
918d05b161STim Harvey 	u32 dram_sdqs1;
928d05b161STim Harvey 	u32 dram_dqm1;
938d05b161STim Harvey 	u32 dram_sdqs6;
948d05b161STim Harvey 	u32 dram_dqm6;
958d05b161STim Harvey 	u32 dram_sdqs7;
968d05b161STim Harvey 	u32 dram_dqm7;
978d05b161STim Harvey };
988d05b161STim Harvey 
998d05b161STim Harvey #define MX6DQ_IOM_GRP_BASE      0x020e0700
1008d05b161STim Harvey struct mx6dq_iomux_grp_regs {
1018d05b161STim Harvey 	u32 res1[18];
1028d05b161STim Harvey 	u32 grp_b7ds;
1038d05b161STim Harvey 	u32 grp_addds;
1048d05b161STim Harvey 	u32 grp_ddrmode_ctl;
1058d05b161STim Harvey 	u32 res2;
1068d05b161STim Harvey 	u32 grp_ddrpke;
1078d05b161STim Harvey 	u32 res3[6];
1088d05b161STim Harvey 	u32 grp_ddrmode;
1098d05b161STim Harvey 	u32 res4[3];
1108d05b161STim Harvey 	u32 grp_b0ds;
1118d05b161STim Harvey 	u32 grp_b1ds;
1128d05b161STim Harvey 	u32 grp_ctlds;
1138d05b161STim Harvey 	u32 res5;
1148d05b161STim Harvey 	u32 grp_b2ds;
1158d05b161STim Harvey 	u32 grp_ddr_type;
1168d05b161STim Harvey 	u32 grp_b3ds;
1178d05b161STim Harvey 	u32 grp_b4ds;
1188d05b161STim Harvey 	u32 grp_b5ds;
1198d05b161STim Harvey 	u32 grp_b6ds;
1208d05b161STim Harvey };
1218d05b161STim Harvey 
1228d05b161STim Harvey #define MX6SDL_IOM_DDR_BASE     0x020e0400
1238d05b161STim Harvey struct mx6sdl_iomux_ddr_regs {
1248d05b161STim Harvey 	u32 res1[25];
1258d05b161STim Harvey 	u32 dram_cas;
1268d05b161STim Harvey 	u32 res2[2];
1278d05b161STim Harvey 	u32 dram_dqm0;
1288d05b161STim Harvey 	u32 dram_dqm1;
1298d05b161STim Harvey 	u32 dram_dqm2;
1308d05b161STim Harvey 	u32 dram_dqm3;
1318d05b161STim Harvey 	u32 dram_dqm4;
1328d05b161STim Harvey 	u32 dram_dqm5;
1338d05b161STim Harvey 	u32 dram_dqm6;
1348d05b161STim Harvey 	u32 dram_dqm7;
1358d05b161STim Harvey 	u32 dram_ras;
1368d05b161STim Harvey 	u32 dram_reset;
1378d05b161STim Harvey 	u32 res3[2];
1388d05b161STim Harvey 	u32 dram_sdba2;
1398d05b161STim Harvey 	u32 dram_sdcke0;
1408d05b161STim Harvey 	u32 dram_sdcke1;
1418d05b161STim Harvey 	u32 dram_sdclk_0;
1428d05b161STim Harvey 	u32 dram_sdclk_1;
1438d05b161STim Harvey 	u32 dram_sdodt0;
1448d05b161STim Harvey 	u32 dram_sdodt1;
1458d05b161STim Harvey 	u32 dram_sdqs0;
1468d05b161STim Harvey 	u32 dram_sdqs1;
1478d05b161STim Harvey 	u32 dram_sdqs2;
1488d05b161STim Harvey 	u32 dram_sdqs3;
1498d05b161STim Harvey 	u32 dram_sdqs4;
1508d05b161STim Harvey 	u32 dram_sdqs5;
1518d05b161STim Harvey 	u32 dram_sdqs6;
1528d05b161STim Harvey 	u32 dram_sdqs7;
1538d05b161STim Harvey };
1548d05b161STim Harvey 
1558d05b161STim Harvey #define MX6SDL_IOM_GRP_BASE     0x020e0700
1568d05b161STim Harvey struct mx6sdl_iomux_grp_regs {
1578d05b161STim Harvey 	u32 res1[18];
1588d05b161STim Harvey 	u32 grp_b7ds;
1598d05b161STim Harvey 	u32 grp_addds;
1608d05b161STim Harvey 	u32 grp_ddrmode_ctl;
1618d05b161STim Harvey 	u32 grp_ddrpke;
1628d05b161STim Harvey 	u32 res2[2];
1638d05b161STim Harvey 	u32 grp_ddrmode;
1648d05b161STim Harvey 	u32 grp_b0ds;
1658d05b161STim Harvey 	u32 res3;
1668d05b161STim Harvey 	u32 grp_ctlds;
1678d05b161STim Harvey 	u32 grp_b1ds;
1688d05b161STim Harvey 	u32 grp_ddr_type;
1698d05b161STim Harvey 	u32 grp_b2ds;
1708d05b161STim Harvey 	u32 grp_b3ds;
1718d05b161STim Harvey 	u32 grp_b4ds;
1728d05b161STim Harvey 	u32 grp_b5ds;
1738d05b161STim Harvey 	u32 res4;
1748d05b161STim Harvey 	u32 grp_b6ds;
1758d05b161STim Harvey };
176*fe0f7f78STim Harvey 
177*fe0f7f78STim Harvey /* Device Information: Varies per DDR3 part number and speed grade */
178*fe0f7f78STim Harvey struct mx6_ddr3_cfg {
179*fe0f7f78STim Harvey 	u16 mem_speed;	/* ie 1600 for DDR3-1600 (800,1066,1333,1600) */
180*fe0f7f78STim Harvey 	u8 density;	/* chip density (Gb) (1,2,4,8) */
181*fe0f7f78STim Harvey 	u8 width;	/* bus width (bits) (4,8,16) */
182*fe0f7f78STim Harvey 	u8 banks;	/* number of banks */
183*fe0f7f78STim Harvey 	u8 rowaddr;	/* row address bits (11-16)*/
184*fe0f7f78STim Harvey 	u8 coladdr;	/* col address bits (9-12) */
185*fe0f7f78STim Harvey 	u8 pagesz;	/* page size (K) (1-2) */
186*fe0f7f78STim Harvey 	u16 trcd;	/* tRCD=tRP=CL (ns*100) */
187*fe0f7f78STim Harvey 	u16 trcmin;	/* tRC min (ns*100) */
188*fe0f7f78STim Harvey 	u16 trasmin;	/* tRAS min (ns*100) */
189*fe0f7f78STim Harvey 	u8 SRT;		/* self-refresh temperature: 0=normal, 1=extended */
190*fe0f7f78STim Harvey };
191*fe0f7f78STim Harvey 
192*fe0f7f78STim Harvey /* System Information: Varies per board design, layout, and term choices */
193*fe0f7f78STim Harvey struct mx6_ddr_sysinfo {
194*fe0f7f78STim Harvey 	u8 dsize;	/* size of bus (in dwords: 0=16bit,1=32bit,2=64bit) */
195*fe0f7f78STim Harvey 	u8 cs_density;	/* density per chip select (Gb) */
196*fe0f7f78STim Harvey 	u8 ncs;		/* number chip selects used (1|2) */
197*fe0f7f78STim Harvey 	char cs1_mirror;/* enable address mirror (0|1) */
198*fe0f7f78STim Harvey 	char bi_on;	/* Bank interleaving enable */
199*fe0f7f78STim Harvey 	u8 rtt_nom;	/* Rtt_Nom (DDR3_RTT_*) */
200*fe0f7f78STim Harvey 	u8 rtt_wr;	/* Rtt_Wr (DDR3_RTT_*) */
201*fe0f7f78STim Harvey 	u8 ralat;	/* Read Additional Latency (0-7) */
202*fe0f7f78STim Harvey 	u8 walat;	/* Write Additional Latency (0-3) */
203*fe0f7f78STim Harvey 	u8 mif3_mode;	/* Command prediction working mode */
204*fe0f7f78STim Harvey 	u8 rst_to_cke;	/* Time from SDE enable to CKE rise */
205*fe0f7f78STim Harvey 	u8 sde_to_rst;	/* Time from SDE enable until DDR reset# is high */
206*fe0f7f78STim Harvey };
207*fe0f7f78STim Harvey 
208*fe0f7f78STim Harvey /*
209*fe0f7f78STim Harvey  * Board specific calibration:
210*fe0f7f78STim Harvey  *   This includes write leveling calibration values as well as DQS gating
211*fe0f7f78STim Harvey  *   and read/write delays. These values are board/layout/device specific.
212*fe0f7f78STim Harvey  *   Freescale recommends using the i.MX6 DDR Stress Test Tool V1.0.2
213*fe0f7f78STim Harvey  *   (DOC-96412) to determine these values over a range of boards and
214*fe0f7f78STim Harvey  *   temperatures.
215*fe0f7f78STim Harvey  */
216*fe0f7f78STim Harvey struct mx6_mmdc_calibration {
217*fe0f7f78STim Harvey 	/* write leveling calibration */
218*fe0f7f78STim Harvey 	u32 p0_mpwldectrl0;
219*fe0f7f78STim Harvey 	u32 p0_mpwldectrl1;
220*fe0f7f78STim Harvey 	u32 p1_mpwldectrl0;
221*fe0f7f78STim Harvey 	u32 p1_mpwldectrl1;
222*fe0f7f78STim Harvey 	/* read DQS gating */
223*fe0f7f78STim Harvey 	u32 p0_mpdgctrl0;
224*fe0f7f78STim Harvey 	u32 p0_mpdgctrl1;
225*fe0f7f78STim Harvey 	u32 p1_mpdgctrl0;
226*fe0f7f78STim Harvey 	u32 p1_mpdgctrl1;
227*fe0f7f78STim Harvey 	/* read delay */
228*fe0f7f78STim Harvey 	u32 p0_mprddlctl;
229*fe0f7f78STim Harvey 	u32 p1_mprddlctl;
230*fe0f7f78STim Harvey 	/* write delay */
231*fe0f7f78STim Harvey 	u32 p0_mpwrdlctl;
232*fe0f7f78STim Harvey 	u32 p1_mpwrdlctl;
233*fe0f7f78STim Harvey };
234*fe0f7f78STim Harvey 
235*fe0f7f78STim Harvey /* configure iomux (pinctl/padctl) */
236*fe0f7f78STim Harvey void mx6dq_dram_iocfg(unsigned width,
237*fe0f7f78STim Harvey 		      const struct mx6dq_iomux_ddr_regs *,
238*fe0f7f78STim Harvey 		      const struct mx6dq_iomux_grp_regs *);
239*fe0f7f78STim Harvey void mx6sdl_dram_iocfg(unsigned width,
240*fe0f7f78STim Harvey 		       const struct mx6sdl_iomux_ddr_regs *,
241*fe0f7f78STim Harvey 		       const struct mx6sdl_iomux_grp_regs *);
242*fe0f7f78STim Harvey 
243*fe0f7f78STim Harvey /* configure mx6 mmdc registers */
244*fe0f7f78STim Harvey void mx6_dram_cfg(const struct mx6_ddr_sysinfo *,
245*fe0f7f78STim Harvey 		  const struct mx6_mmdc_calibration *,
246*fe0f7f78STim Harvey 		  const struct mx6_ddr3_cfg *);
247*fe0f7f78STim Harvey 
2488d05b161STim Harvey #endif /* CONFIG_SPL_BUILD */
24969041723SEric Nelson 
25069041723SEric Nelson #define MX6_MMDC_P0_MDCTL	0x021b0000
25169041723SEric Nelson #define MX6_MMDC_P0_MDPDC	0x021b0004
25269041723SEric Nelson #define MX6_MMDC_P0_MDOTC	0x021b0008
25369041723SEric Nelson #define MX6_MMDC_P0_MDCFG0	0x021b000c
25469041723SEric Nelson #define MX6_MMDC_P0_MDCFG1	0x021b0010
25569041723SEric Nelson #define MX6_MMDC_P0_MDCFG2	0x021b0014
25669041723SEric Nelson #define MX6_MMDC_P0_MDMISC	0x021b0018
25769041723SEric Nelson #define MX6_MMDC_P0_MDSCR	0x021b001c
25869041723SEric Nelson #define MX6_MMDC_P0_MDREF	0x021b0020
25969041723SEric Nelson #define MX6_MMDC_P0_MDRWD	0x021b002c
26069041723SEric Nelson #define MX6_MMDC_P0_MDOR	0x021b0030
26169041723SEric Nelson #define MX6_MMDC_P0_MDASP	0x021b0040
26269041723SEric Nelson #define MX6_MMDC_P0_MAPSR	0x021b0404
26369041723SEric Nelson #define MX6_MMDC_P0_MPZQHWCTRL	0x021b0800
26469041723SEric Nelson #define MX6_MMDC_P0_MPWLDECTRL0	0x021b080c
26569041723SEric Nelson #define MX6_MMDC_P0_MPWLDECTRL1	0x021b0810
26669041723SEric Nelson #define MX6_MMDC_P0_MPODTCTRL	0x021b0818
26769041723SEric Nelson #define MX6_MMDC_P0_MPRDDQBY0DL	0x021b081c
26869041723SEric Nelson #define MX6_MMDC_P0_MPRDDQBY1DL	0x021b0820
26969041723SEric Nelson #define MX6_MMDC_P0_MPRDDQBY2DL	0x021b0824
27069041723SEric Nelson #define MX6_MMDC_P0_MPRDDQBY3DL	0x021b0828
27169041723SEric Nelson #define MX6_MMDC_P0_MPDGCTRL0	0x021b083c
27269041723SEric Nelson #define MX6_MMDC_P0_MPDGCTRL1	0x021b0840
27369041723SEric Nelson #define MX6_MMDC_P0_MPRDDLCTL	0x021b0848
27469041723SEric Nelson #define MX6_MMDC_P0_MPWRDLCTL	0x021b0850
27569041723SEric Nelson #define MX6_MMDC_P0_MPMUR0	0x021b08b8
27669041723SEric Nelson 
27769041723SEric Nelson #define MX6_MMDC_P1_MDCTL	0x021b4000
27869041723SEric Nelson #define MX6_MMDC_P1_MDPDC	0x021b4004
27969041723SEric Nelson #define MX6_MMDC_P1_MDOTC	0x021b4008
28069041723SEric Nelson #define MX6_MMDC_P1_MDCFG0	0x021b400c
28169041723SEric Nelson #define MX6_MMDC_P1_MDCFG1	0x021b4010
28269041723SEric Nelson #define MX6_MMDC_P1_MDCFG2	0x021b4014
28369041723SEric Nelson #define MX6_MMDC_P1_MDMISC	0x021b4018
28469041723SEric Nelson #define MX6_MMDC_P1_MDSCR	0x021b401c
28569041723SEric Nelson #define MX6_MMDC_P1_MDREF	0x021b4020
28669041723SEric Nelson #define MX6_MMDC_P1_MDRWD	0x021b402c
28769041723SEric Nelson #define MX6_MMDC_P1_MDOR	0x021b4030
28869041723SEric Nelson #define MX6_MMDC_P1_MDASP	0x021b4040
28969041723SEric Nelson #define MX6_MMDC_P1_MAPSR	0x021b4404
29069041723SEric Nelson #define MX6_MMDC_P1_MPZQHWCTRL	0x021b4800
29169041723SEric Nelson #define MX6_MMDC_P1_MPWLDECTRL0	0x021b480c
29269041723SEric Nelson #define MX6_MMDC_P1_MPWLDECTRL1	0x021b4810
29369041723SEric Nelson #define MX6_MMDC_P1_MPODTCTRL	0x021b4818
29469041723SEric Nelson #define MX6_MMDC_P1_MPRDDQBY0DL	0x021b481c
29569041723SEric Nelson #define MX6_MMDC_P1_MPRDDQBY1DL	0x021b4820
29669041723SEric Nelson #define MX6_MMDC_P1_MPRDDQBY2DL	0x021b4824
29769041723SEric Nelson #define MX6_MMDC_P1_MPRDDQBY3DL	0x021b4828
29869041723SEric Nelson #define MX6_MMDC_P1_MPDGCTRL0	0x021b483c
29969041723SEric Nelson #define MX6_MMDC_P1_MPDGCTRL1	0x021b4840
30069041723SEric Nelson #define MX6_MMDC_P1_MPRDDLCTL	0x021b4848
30169041723SEric Nelson #define MX6_MMDC_P1_MPWRDLCTL	0x021b4850
30269041723SEric Nelson #define MX6_MMDC_P1_MPMUR0	0x021b48b8
30369041723SEric Nelson 
30469041723SEric Nelson #endif	/*__ASM_ARCH_MX6_DDR_H__ */
305