xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-mx6/imx-regs.h (revision bdfb2d4db2ab24e2eafeca55e494c5555909fcb5)
1 /*
2  * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #ifndef __ASM_ARCH_MX6_IMX_REGS_H__
8 #define __ASM_ARCH_MX6_IMX_REGS_H__
9 
10 #define ARCH_MXC
11 
12 #define ROMCP_ARB_BASE_ADDR             0x00000000
13 #define ROMCP_ARB_END_ADDR              0x000FFFFF
14 
15 #ifdef CONFIG_MX6SL
16 #define GPU_2D_ARB_BASE_ADDR            0x02200000
17 #define GPU_2D_ARB_END_ADDR             0x02203FFF
18 #define OPENVG_ARB_BASE_ADDR            0x02204000
19 #define OPENVG_ARB_END_ADDR             0x02207FFF
20 #elif (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
21 #define CAAM_ARB_BASE_ADDR              0x00100000
22 #define CAAM_ARB_END_ADDR               0x00107FFF
23 #define GPU_ARB_BASE_ADDR               0x01800000
24 #define GPU_ARB_END_ADDR                0x01803FFF
25 #define APBH_DMA_ARB_BASE_ADDR          0x01804000
26 #define APBH_DMA_ARB_END_ADDR           0x0180BFFF
27 #define M4_BOOTROM_BASE_ADDR			0x007F8000
28 
29 #else
30 #define CAAM_ARB_BASE_ADDR              0x00100000
31 #define CAAM_ARB_END_ADDR               0x00103FFF
32 #define APBH_DMA_ARB_BASE_ADDR          0x00110000
33 #define APBH_DMA_ARB_END_ADDR           0x00117FFF
34 #define HDMI_ARB_BASE_ADDR              0x00120000
35 #define HDMI_ARB_END_ADDR               0x00128FFF
36 #define GPU_3D_ARB_BASE_ADDR            0x00130000
37 #define GPU_3D_ARB_END_ADDR             0x00133FFF
38 #define GPU_2D_ARB_BASE_ADDR            0x00134000
39 #define GPU_2D_ARB_END_ADDR             0x00137FFF
40 #define DTCP_ARB_BASE_ADDR              0x00138000
41 #define DTCP_ARB_END_ADDR               0x0013BFFF
42 #endif	/* CONFIG_MX6SL */
43 
44 #define MXS_APBH_BASE			APBH_DMA_ARB_BASE_ADDR
45 #define MXS_GPMI_BASE			(APBH_DMA_ARB_BASE_ADDR + 0x02000)
46 #define MXS_BCH_BASE			(APBH_DMA_ARB_BASE_ADDR + 0x04000)
47 
48 /* GPV - PL301 configuration ports */
49 #if (defined(CONFIG_MX6SL) || defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
50 #define GPV2_BASE_ADDR                  0x00D00000
51 #else
52 #define GPV2_BASE_ADDR			0x00200000
53 #endif
54 
55 #if (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
56 #define GPV3_BASE_ADDR			0x00E00000
57 #define GPV4_BASE_ADDR			0x00F00000
58 #define GPV5_BASE_ADDR			0x01000000
59 #define GPV6_BASE_ADDR			0x01100000
60 #define PCIE_ARB_BASE_ADDR              0x08000000
61 #define PCIE_ARB_END_ADDR               0x08FFFFFF
62 
63 #else
64 #define GPV3_BASE_ADDR			0x00300000
65 #define GPV4_BASE_ADDR			0x00800000
66 #define PCIE_ARB_BASE_ADDR              0x01000000
67 #define PCIE_ARB_END_ADDR               0x01FFFFFF
68 #endif
69 
70 #define IRAM_BASE_ADDR			0x00900000
71 #define SCU_BASE_ADDR                   0x00A00000
72 #define IC_INTERFACES_BASE_ADDR         0x00A00100
73 #define GLOBAL_TIMER_BASE_ADDR          0x00A00200
74 #define PRIVATE_TIMERS_WD_BASE_ADDR     0x00A00600
75 #define IC_DISTRIBUTOR_BASE_ADDR        0x00A01000
76 #define L2_PL310_BASE			0x00A02000
77 #define GPV0_BASE_ADDR                  0x00B00000
78 #define GPV1_BASE_ADDR                  0x00C00000
79 
80 #define AIPS1_ARB_BASE_ADDR             0x02000000
81 #define AIPS1_ARB_END_ADDR              0x020FFFFF
82 #define AIPS2_ARB_BASE_ADDR             0x02100000
83 #define AIPS2_ARB_END_ADDR              0x021FFFFF
84 /* AIPS3 only on i.MX6SX */
85 #define AIPS3_ARB_BASE_ADDR             0x02200000
86 #define AIPS3_ARB_END_ADDR              0x022FFFFF
87 #ifdef CONFIG_MX6SX
88 #define WEIM_ARB_BASE_ADDR              0x50000000
89 #define WEIM_ARB_END_ADDR               0x57FFFFFF
90 #define QSPI0_AMBA_BASE                0x60000000
91 #define QSPI0_AMBA_END                 0x6FFFFFFF
92 #define QSPI1_AMBA_BASE                0x70000000
93 #define QSPI1_AMBA_END                 0x7FFFFFFF
94 #elif defined(CONFIG_MX6UL)
95 #define WEIM_ARB_BASE_ADDR              0x50000000
96 #define WEIM_ARB_END_ADDR               0x57FFFFFF
97 #define QSPI0_AMBA_BASE                 0x60000000
98 #define QSPI0_AMBA_END                  0x6FFFFFFF
99 #else
100 #define SATA_ARB_BASE_ADDR              0x02200000
101 #define SATA_ARB_END_ADDR               0x02203FFF
102 #define OPENVG_ARB_BASE_ADDR            0x02204000
103 #define OPENVG_ARB_END_ADDR             0x02207FFF
104 #define HSI_ARB_BASE_ADDR               0x02208000
105 #define HSI_ARB_END_ADDR                0x0220BFFF
106 #define IPU1_ARB_BASE_ADDR              0x02400000
107 #define IPU1_ARB_END_ADDR               0x027FFFFF
108 #define IPU2_ARB_BASE_ADDR              0x02800000
109 #define IPU2_ARB_END_ADDR               0x02BFFFFF
110 #define WEIM_ARB_BASE_ADDR              0x08000000
111 #define WEIM_ARB_END_ADDR               0x0FFFFFFF
112 #endif
113 
114 #if (defined(CONFIG_MX6SL) || defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
115 #define MMDC0_ARB_BASE_ADDR             0x80000000
116 #define MMDC0_ARB_END_ADDR              0xFFFFFFFF
117 #define MMDC1_ARB_BASE_ADDR             0xC0000000
118 #define MMDC1_ARB_END_ADDR              0xFFFFFFFF
119 #else
120 #define MMDC0_ARB_BASE_ADDR             0x10000000
121 #define MMDC0_ARB_END_ADDR              0x7FFFFFFF
122 #define MMDC1_ARB_BASE_ADDR             0x80000000
123 #define MMDC1_ARB_END_ADDR              0xFFFFFFFF
124 #endif
125 
126 #ifndef CONFIG_MX6SX
127 #define IPU_SOC_BASE_ADDR		IPU1_ARB_BASE_ADDR
128 #define IPU_SOC_OFFSET			0x00200000
129 #endif
130 
131 /* Defines for Blocks connected via AIPS (SkyBlue) */
132 #define ATZ1_BASE_ADDR              AIPS1_ARB_BASE_ADDR
133 #define ATZ2_BASE_ADDR              AIPS2_ARB_BASE_ADDR
134 #define ATZ3_BASE_ADDR              AIPS3_ARB_BASE_ADDR
135 #define AIPS1_BASE_ADDR             AIPS1_ON_BASE_ADDR
136 #define AIPS2_BASE_ADDR             AIPS2_ON_BASE_ADDR
137 #define AIPS3_BASE_ADDR             AIPS3_ON_BASE_ADDR
138 
139 #define SPDIF_BASE_ADDR             (ATZ1_BASE_ADDR + 0x04000)
140 #define ECSPI1_BASE_ADDR            (ATZ1_BASE_ADDR + 0x08000)
141 #define ECSPI2_BASE_ADDR            (ATZ1_BASE_ADDR + 0x0C000)
142 #define ECSPI3_BASE_ADDR            (ATZ1_BASE_ADDR + 0x10000)
143 #define ECSPI4_BASE_ADDR            (ATZ1_BASE_ADDR + 0x14000)
144 #ifdef CONFIG_MX6SL
145 #define UART5_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x18000)
146 #define UART1_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x20000)
147 #define UART2_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x24000)
148 #define SSI1_IPS_BASE_ADDR          (ATZ1_BASE_ADDR + 0x28000)
149 #define SSI2_IPS_BASE_ADDR          (ATZ1_BASE_ADDR + 0x2C000)
150 #define SSI3_IPS_BASE_ADDR          (ATZ1_BASE_ADDR + 0x30000)
151 #define UART3_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x34000)
152 #define UART4_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x38000)
153 #else
154 #ifndef CONFIG_MX6SX
155 #define ECSPI5_BASE_ADDR            (ATZ1_BASE_ADDR + 0x18000)
156 #endif
157 #define UART1_BASE                  (ATZ1_BASE_ADDR + 0x20000)
158 #define ESAI1_BASE_ADDR             (ATZ1_BASE_ADDR + 0x24000)
159 #define UART8_BASE                  (ATZ1_BASE_ADDR + 0x24000)
160 #define SSI1_BASE_ADDR              (ATZ1_BASE_ADDR + 0x28000)
161 #define SSI2_BASE_ADDR              (ATZ1_BASE_ADDR + 0x2C000)
162 #define SSI3_BASE_ADDR              (ATZ1_BASE_ADDR + 0x30000)
163 #define ASRC_BASE_ADDR              (ATZ1_BASE_ADDR + 0x34000)
164 #endif
165 
166 #ifndef CONFIG_MX6SX
167 #define SPBA_BASE_ADDR              (ATZ1_BASE_ADDR + 0x3C000)
168 #define VPU_BASE_ADDR               (ATZ1_BASE_ADDR + 0x40000)
169 #endif
170 #define AIPS1_ON_BASE_ADDR          (ATZ1_BASE_ADDR + 0x7C000)
171 
172 #define AIPS1_OFF_BASE_ADDR         (ATZ1_BASE_ADDR + 0x80000)
173 #define PWM1_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x0000)
174 #define PWM2_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x4000)
175 #define PWM3_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x8000)
176 #define PWM4_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0xC000)
177 #define CAN1_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x10000)
178 #define CAN2_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x14000)
179 #define GPT1_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x18000)
180 #define GPIO1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x1C000)
181 #define GPIO2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x20000)
182 #define GPIO3_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x24000)
183 #define GPIO4_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x28000)
184 #define GPIO5_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x2C000)
185 #define GPIO6_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x30000)
186 #define GPIO7_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x34000)
187 #define KPP_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x38000)
188 #define WDOG1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x3C000)
189 #define WDOG2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x40000)
190 #define ANATOP_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x48000)
191 #define USB_PHY0_BASE_ADDR          (AIPS1_OFF_BASE_ADDR + 0x49000)
192 #define USB_PHY1_BASE_ADDR          (AIPS1_OFF_BASE_ADDR + 0x4a000)
193 #define CCM_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x44000)
194 #define SNVS_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x4C000)
195 #define EPIT1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x50000)
196 #define EPIT2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x54000)
197 #define SRC_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x58000)
198 #define GPC_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x5C000)
199 #define IOMUXC_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x60000)
200 #ifdef CONFIG_MX6SL
201 #define CSI_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x64000)
202 #define SIPIX_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x68000)
203 #define SDMA_PORT_HOST_BASE_ADDR    (AIPS1_OFF_BASE_ADDR + 0x6C000)
204 #elif CONFIG_MX6SX
205 #define CANFD1_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x68000)
206 #define SDMA_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x6C000)
207 #define CANFD2_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x70000)
208 #define SEMAPHORE1_BASE_ADDR        (AIPS1_OFF_BASE_ADDR + 0x74000)
209 #define SEMAPHORE2_BASE_ADDR        (AIPS1_OFF_BASE_ADDR + 0x78000)
210 #define RDC_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x7C000)
211 #else
212 #define DCIC1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x64000)
213 #define DCIC2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x68000)
214 #define DMA_REQ_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
215 #endif
216 
217 #define AIPS2_ON_BASE_ADDR          (ATZ2_BASE_ADDR + 0x7C000)
218 #define AIPS2_OFF_BASE_ADDR         (ATZ2_BASE_ADDR + 0x80000)
219 #define AIPS3_ON_BASE_ADDR          (ATZ3_BASE_ADDR + 0x7C000)
220 #define AIPS3_OFF_BASE_ADDR         (ATZ3_BASE_ADDR + 0x80000)
221 #define CAAM_BASE_ADDR              (ATZ2_BASE_ADDR)
222 #define ARM_BASE_ADDR		    (ATZ2_BASE_ADDR + 0x40000)
223 
224 #define CONFIG_SYS_FSL_SEC_OFFSET   0
225 #define CONFIG_SYS_FSL_SEC_ADDR     (CAAM_BASE_ADDR + \
226 				     CONFIG_SYS_FSL_SEC_OFFSET)
227 #define CONFIG_SYS_FSL_JR0_OFFSET   0x1000
228 #define CONFIG_SYS_FSL_JR0_ADDR     (CAAM_BASE_ADDR + \
229 				     CONFIG_SYS_FSL_JR0_OFFSET)
230 #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC	1
231 
232 #define USB_PL301_BASE_ADDR         (AIPS2_OFF_BASE_ADDR + 0x0000)
233 #define USB_BASE_ADDR               (AIPS2_OFF_BASE_ADDR + 0x4000)
234 
235 #define ENET_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x8000)
236 #ifdef CONFIG_MX6SL
237 #define MSHC_IPS_BASE_ADDR          (AIPS2_OFF_BASE_ADDR + 0xC000)
238 #else
239 #define MLB_BASE_ADDR               (AIPS2_OFF_BASE_ADDR + 0xC000)
240 #endif
241 
242 #define USDHC1_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x10000)
243 #define USDHC2_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x14000)
244 #define USDHC3_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x18000)
245 #define USDHC4_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x1C000)
246 #define I2C1_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x20000)
247 #define I2C2_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x24000)
248 #define I2C3_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x28000)
249 #define ROMCP_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x2C000)
250 #define MMDC_P0_BASE_ADDR           (AIPS2_OFF_BASE_ADDR + 0x30000)
251 /* i.MX6SL */
252 #define RNGB_IPS_BASE_ADDR          (AIPS2_OFF_BASE_ADDR + 0x34000)
253 #ifdef CONFIG_MX6UL
254 #define ENET2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x34000)
255 #else
256 /* i.MX6SX */
257 #define ENET2_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x34000)
258 #endif
259 /* i.MX6DQ/SDL */
260 #define MMDC_P1_BASE_ADDR           (AIPS2_OFF_BASE_ADDR + 0x34000)
261 
262 #define WEIM_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x38000)
263 #define OCOTP_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x3C000)
264 #define CSU_BASE_ADDR               (AIPS2_OFF_BASE_ADDR + 0x40000)
265 #define IP2APB_PERFMON1_BASE_ADDR   (AIPS2_OFF_BASE_ADDR + 0x44000)
266 #define IP2APB_PERFMON2_BASE_ADDR   (AIPS2_OFF_BASE_ADDR + 0x48000)
267 #define MX6UL_LCDIF1_BASE_ADDR      (AIPS2_OFF_BASE_ADDR + 0x48000)
268 #define MX6ULL_LCDIF1_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x48000)
269 #ifdef CONFIG_MX6SX
270 #define DEBUG_MONITOR_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x4C000)
271 #else
272 #define IP2APB_PERFMON3_BASE_ADDR   (AIPS2_OFF_BASE_ADDR + 0x4C000)
273 #endif
274 #define IP2APB_TZASC1_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x50000)
275 #ifdef CONFIG_MX6UL
276 #define QSPI0_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x60000)
277 #define UART6_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x7C000)
278 #elif defined(CONFIG_MX6SX)
279 #define SAI1_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x54000)
280 #define AUDMUX_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x58000)
281 #define SAI2_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x5C000)
282 #define QSPI0_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x60000)
283 #define QSPI1_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x64000)
284 #else
285 #define IP2APB_TZASC2_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x54000)
286 #define MIPI_CSI2_BASE_ADDR         (AIPS2_OFF_BASE_ADDR + 0x5C000)
287 #define MIPI_DSI_BASE_ADDR          (AIPS2_OFF_BASE_ADDR + 0x60000)
288 #define VDOA_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x64000)
289 #endif
290 #define MX6UL_WDOG3_BASE_ADDR       (AIPS2_OFF_BASE_ADDR + 0x64000)
291 #define UART2_BASE                  (AIPS2_OFF_BASE_ADDR + 0x68000)
292 #define UART3_BASE                  (AIPS2_OFF_BASE_ADDR + 0x6C000)
293 #define UART4_BASE                  (AIPS2_OFF_BASE_ADDR + 0x70000)
294 #define UART5_BASE                  (AIPS2_OFF_BASE_ADDR + 0x74000)
295 #define I2C4_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x78000)
296 #define IP2APB_USBPHY1_BASE_ADDR    (AIPS2_OFF_BASE_ADDR + 0x78000)
297 #define IP2APB_USBPHY2_BASE_ADDR    (AIPS2_OFF_BASE_ADDR + 0x7C000)
298 
299 #ifdef CONFIG_MX6SX
300 #define GIS_BASE_ADDR               (AIPS3_ARB_BASE_ADDR + 0x04000)
301 #define DCIC1_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0x0C000)
302 #define DCIC2_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0x10000)
303 #define CSI1_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x14000)
304 #define PXP_BASE_ADDR               (AIPS3_ARB_BASE_ADDR + 0x18000)
305 #define CSI2_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x1C000)
306 #define VADC_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x28000)
307 #define VDEC_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x2C000)
308 #define SPBA_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x3C000)
309 #define AIPS3_CONFIG_BASE_ADDR      (AIPS3_ARB_BASE_ADDR + 0x7C000)
310 #define ADC1_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x80000)
311 #define ADC2_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x84000)
312 #define ECSPI5_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x8C000)
313 #define HS_BASE_ADDR                (AIPS3_ARB_BASE_ADDR + 0x90000)
314 #define MU_MCU_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x94000)
315 #define CANFD_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0x98000)
316 #define MU_DSP_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x9C000)
317 #define UART6_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0xA0000)
318 #define PWM5_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xA4000)
319 #define PWM6_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xA8000)
320 #define PWM7_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xAC000)
321 #define PWM8_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xB0000)
322 #elif defined(CONFIG_MX6ULL)
323 #define AIPS3_CONFIG_BASE_ADDR      (AIPS3_ARB_BASE_ADDR + 0x7C000)
324 #define DCP_BASE_ADDR               (AIPS3_ARB_BASE_ADDR + 0x80000)
325 #define RNGB_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x84000)
326 #define UART8_IPS_BASE_ADDR         (AIPS3_ARB_BASE_ADDR + 0x88000)
327 #define EPDC_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x8C000)
328 #define IOMUXC_SNVS_BASE_ADDR       (AIPS3_ARB_BASE_ADDR + 0x90000)
329 #define SNVS_GPR_BASE_ADDR          (AIPS3_ARB_BASE_ADDR + 0x94000)
330 #endif
331 /* Only for i.MX6SX */
332 #define LCDIF2_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x24000)
333 #define MX6SX_LCDIF1_BASE_ADDR      (AIPS3_ARB_BASE_ADDR + 0x20000)
334 #define MX6SX_WDOG3_BASE_ADDR       (AIPS3_ARB_BASE_ADDR + 0x88000)
335 
336 #if !(defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
337 #define IRAM_SIZE                    0x00040000
338 #else
339 #define IRAM_SIZE                    0x00020000
340 #endif
341 #define FEC_QUIRK_ENET_MAC
342 
343 #include <asm/imx-common/regs-lcdif.h>
344 #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
345 #include <asm/types.h>
346 
347 /* only for i.MX6SX/UL */
348 #define WDOG3_BASE_ADDR ((is_mx6ul() ?	\
349 			 MX6UL_WDOG3_BASE_ADDR :  MX6SX_WDOG3_BASE_ADDR))
350 #define LCDIF1_BASE_ADDR ((is_mx6ul()) ?	\
351 			  MX6UL_LCDIF1_BASE_ADDR :		\
352 			  ((is_mx6ull()) ?	\
353 			  MX6ULL_LCDIF1_BASE_ADDR : MX6SX_LCDIF1_BASE_ADDR))
354 
355 
356 extern void imx_get_mac_from_fuse(int dev_id, unsigned char *mac);
357 
358 #define SRC_SCR_CORE_1_RESET_OFFSET     14
359 #define SRC_SCR_CORE_1_RESET_MASK       (1<<SRC_SCR_CORE_1_RESET_OFFSET)
360 #define SRC_SCR_CORE_2_RESET_OFFSET     15
361 #define SRC_SCR_CORE_2_RESET_MASK       (1<<SRC_SCR_CORE_2_RESET_OFFSET)
362 #define SRC_SCR_CORE_3_RESET_OFFSET     16
363 #define SRC_SCR_CORE_3_RESET_MASK       (1<<SRC_SCR_CORE_3_RESET_OFFSET)
364 #define SRC_SCR_CORE_1_ENABLE_OFFSET    22
365 #define SRC_SCR_CORE_1_ENABLE_MASK      (1<<SRC_SCR_CORE_1_ENABLE_OFFSET)
366 #define SRC_SCR_CORE_2_ENABLE_OFFSET    23
367 #define SRC_SCR_CORE_2_ENABLE_MASK      (1<<SRC_SCR_CORE_2_ENABLE_OFFSET)
368 #define SRC_SCR_CORE_3_ENABLE_OFFSET    24
369 #define SRC_SCR_CORE_3_ENABLE_MASK      (1<<SRC_SCR_CORE_3_ENABLE_OFFSET)
370 
371 struct rdc_regs {
372 	u32	vir;		/* Version information */
373 	u32	reserved1[8];
374 	u32	stat;		/* Status */
375 	u32	intctrl;	/* Interrupt and Control */
376 	u32	intstat;	/* Interrupt Status */
377 	u32	reserved2[116];
378 	u32	mda[32];	/* Master Domain Assignment */
379 	u32	reserved3[96];
380 	u32	pdap[104];	/* Peripheral Domain Access Permissions */
381 	u32	reserved4[88];
382 	struct {
383 		u32 mrsa;	/* Memory Region Start Address */
384 		u32 mrea;	/* Memory Region End Address */
385 		u32 mrc;	/* Memory Region Control */
386 		u32 mrvs;	/* Memory Region Violation Status */
387 	} mem_region[55];
388 };
389 
390 struct rdc_sema_regs {
391 	u8	gate[64];	/* Gate */
392 	u16	rstgt;		/* Reset Gate */
393 };
394 
395 /* WEIM registers */
396 struct weim {
397 	u32 cs0gcr1;
398 	u32 cs0gcr2;
399 	u32 cs0rcr1;
400 	u32 cs0rcr2;
401 	u32 cs0wcr1;
402 	u32 cs0wcr2;
403 
404 	u32 cs1gcr1;
405 	u32 cs1gcr2;
406 	u32 cs1rcr1;
407 	u32 cs1rcr2;
408 	u32 cs1wcr1;
409 	u32 cs1wcr2;
410 
411 	u32 cs2gcr1;
412 	u32 cs2gcr2;
413 	u32 cs2rcr1;
414 	u32 cs2rcr2;
415 	u32 cs2wcr1;
416 	u32 cs2wcr2;
417 
418 	u32 cs3gcr1;
419 	u32 cs3gcr2;
420 	u32 cs3rcr1;
421 	u32 cs3rcr2;
422 	u32 cs3wcr1;
423 	u32 cs3wcr2;
424 
425 	u32 unused[12];
426 
427 	u32 wcr;
428 	u32 wiar;
429 	u32 ear;
430 };
431 
432 /* System Reset Controller (SRC) */
433 struct src {
434 	u32	scr;
435 	u32	sbmr1;
436 	u32	srsr;
437 	u32	reserved1[2];
438 	u32	sisr;
439 	u32	simr;
440 	u32     sbmr2;
441 	u32     gpr1;
442 	u32     gpr2;
443 	u32     gpr3;
444 	u32     gpr4;
445 	u32     gpr5;
446 	u32     gpr6;
447 	u32     gpr7;
448 	u32     gpr8;
449 	u32     gpr9;
450 	u32     gpr10;
451 };
452 
453 #define SRC_SCR_M4_ENABLE_OFFSET                22
454 #define SRC_SCR_M4_ENABLE_MASK                  (1 << 22)
455 #define SRC_SCR_M4C_NON_SCLR_RST_OFFSET         4
456 #define SRC_SCR_M4C_NON_SCLR_RST_MASK           (1 << 4)
457 
458 /* GPR1 bitfields */
459 #define IOMUXC_GPR1_APP_CLK_REQ_N		BIT(30)
460 #define IOMUXC_GPR1_PCIE_EXIT_L1		BIT(28)
461 #define IOMUXC_GPR1_PCIE_RDY_L23		BIT(27)
462 #define IOMUXC_GPR1_PCIE_ENTER_L1		BIT(26)
463 #define IOMUXC_GPR1_MIPI_COLOR_SW		BIT(25)
464 #define IOMUXC_GPR1_DPI_OFF			BIT(24)
465 #define IOMUXC_GPR1_EXC_MON_SLVE		BIT(22)
466 #define IOMUXC_GPR1_ENET_CLK_SEL_OFFSET		21
467 #define IOMUXC_GPR1_ENET_CLK_SEL_MASK		(1 << IOMUXC_GPR1_ENET_CLK_SEL_OFFSET)
468 #define IOMUXC_GPR1_MIPI_IPU2_MUX_IOMUX		BIT(20)
469 #define IOMUXC_GPR1_MIPI_IPU1_MUX_IOMUX		BIT(19)
470 #define IOMUXC_GPR1_PCIE_TEST_PD			BIT(18)
471 #define IOMUXC_GPR1_IPU_VPU_MUX_IPU2		BIT(17)
472 #define IOMUXC_GPR1_PCIE_REF_CLK_EN		BIT(16)
473 #define IOMUXC_GPR1_USB_EXP_MODE			BIT(15)
474 #define IOMUXC_GPR1_PCIE_INT			BIT(14)
475 #define IOMUXC_GPR1_USB_OTG_ID_OFFSET		13
476 #define IOMUXC_GPR1_USB_OTG_ID_SEL_MASK		(1 << IOMUXC_GPR1_USB_OTG_ID_OFFSET)
477 #define IOMUXC_GPR1_GINT				BIT(12)
478 #define IOMUXC_GPR1_ADDRS3_MASK			(0x3 << 10)
479 #define IOMUXC_GPR1_ADDRS3_32MB			(0x0 << 10)
480 #define IOMUXC_GPR1_ADDRS3_64MB			(0x1 << 10)
481 #define IOMUXC_GPR1_ADDRS3_128MB			(0x2 << 10)
482 #define IOMUXC_GPR1_ACT_CS3			BIT(9)
483 #define IOMUXC_GPR1_ADDRS2_MASK			(0x3 << 7)
484 #define IOMUXC_GPR1_ACT_CS2			BIT(6)
485 #define IOMUXC_GPR1_ADDRS1_MASK			(0x3 << 4)
486 #define IOMUXC_GPR1_ACT_CS1			BIT(3)
487 #define IOMUXC_GPR1_ADDRS0_OFFSET		(1)
488 #define IOMUXC_GPR1_ADDRS0_MASK			(0x3 << 1)
489 #define IOMUXC_GPR1_ACT_CS0			BIT(0)
490 
491 /* GPR3 bitfields */
492 #define IOMUXC_GPR3_GPU_DBG_OFFSET		29
493 #define IOMUXC_GPR3_GPU_DBG_MASK		(3<<IOMUXC_GPR3_GPU_DBG_OFFSET)
494 #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET	28
495 #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_MASK	(1<<IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET)
496 #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET	27
497 #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_MASK	(1<<IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET)
498 #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET	26
499 #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_MASK	(1<<IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET)
500 #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET	25
501 #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_MASK	(1<<IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET)
502 #define IOMUXC_GPR3_OCRAM_CTL_OFFSET		21
503 #define IOMUXC_GPR3_OCRAM_CTL_MASK		(0xf<<IOMUXC_GPR3_OCRAM_CTL_OFFSET)
504 #define IOMUXC_GPR3_OCRAM_STATUS_OFFSET		17
505 #define IOMUXC_GPR3_OCRAM_STATUS_MASK		(0xf<<IOMUXC_GPR3_OCRAM_STATUS_OFFSET)
506 #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET	16
507 #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_MASK	(1<<IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET)
508 #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET	15
509 #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_MASK	(1<<IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET)
510 #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET	14
511 #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_MASK	(1<<IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET)
512 #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET	13
513 #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_MASK	(1<<IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET)
514 #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET	12
515 #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_MASK	(1<<IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET)
516 #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET	11
517 #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_MASK	(1<<IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET)
518 #define IOMUXC_GPR3_IPU_DIAG_OFFSET		10
519 #define IOMUXC_GPR3_IPU_DIAG_MASK		(1<<IOMUXC_GPR3_IPU_DIAG_OFFSET)
520 
521 #define IOMUXC_GPR3_MUX_SRC_IPU1_DI0	0
522 #define IOMUXC_GPR3_MUX_SRC_IPU1_DI1	1
523 #define IOMUXC_GPR3_MUX_SRC_IPU2_DI0	2
524 #define IOMUXC_GPR3_MUX_SRC_IPU2_DI1	3
525 
526 #define IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET	8
527 #define IOMUXC_GPR3_LVDS1_MUX_CTL_MASK		(3<<IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET)
528 
529 #define IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET	6
530 #define IOMUXC_GPR3_LVDS0_MUX_CTL_MASK		(3<<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET)
531 
532 #define IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET		4
533 #define IOMUXC_GPR3_MIPI_MUX_CTL_MASK		(3<<IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET)
534 
535 #define IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET		2
536 #define IOMUXC_GPR3_HDMI_MUX_CTL_MASK		(3<<IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET)
537 
538 /* gpr12 bitfields */
539 #define IOMUXC_GPR12_ARMP_IPG_CLK_EN		BIT(27)
540 #define IOMUXC_GPR12_ARMP_AHB_CLK_EN		BIT(26)
541 #define IOMUXC_GPR12_ARMP_ATB_CLK_EN		BIT(25)
542 #define IOMUXC_GPR12_ARMP_APB_CLK_EN		BIT(24)
543 #define IOMUXC_GPR12_DEVICE_TYPE		(0xf << 12)
544 #define IOMUXC_GPR12_PCIE_CTL_2			BIT(10)
545 #define IOMUXC_GPR12_LOS_LEVEL			(0x1f << 4)
546 
547 struct iomuxc {
548 #if (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
549 	u8 reserved[0x4000];
550 #endif
551 	u32 gpr[14];
552 };
553 
554 struct gpc {
555 	u32	cntr;
556 	u32	pgr;
557 	u32	imr1;
558 	u32	imr2;
559 	u32	imr3;
560 	u32	imr4;
561 	u32	isr1;
562 	u32	isr2;
563 	u32	isr3;
564 	u32	isr4;
565 };
566 
567 #define IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET		20
568 #define IOMUXC_GPR2_COUNTER_RESET_VAL_MASK		(3<<IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET)
569 #define IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET		16
570 #define IOMUXC_GPR2_LVDS_CLK_SHIFT_MASK			(7<<IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET)
571 
572 #define IOMUXC_GPR2_BGREF_RRMODE_OFFSET			15
573 #define IOMUXC_GPR2_BGREF_RRMODE_MASK			(1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
574 #define IOMUXC_GPR2_BGREF_RRMODE_INTERNAL_RES		(1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
575 #define IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES		(0<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
576 #define IOMUXC_GPR2_VSYNC_ACTIVE_HIGH	0
577 #define IOMUXC_GPR2_VSYNC_ACTIVE_LOW	1
578 
579 #define IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET		10
580 #define IOMUXC_GPR2_DI1_VS_POLARITY_MASK		(1<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
581 #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH		(IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
582 #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW		(IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
583 
584 #define IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET		9
585 #define IOMUXC_GPR2_DI0_VS_POLARITY_MASK		(1<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
586 #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_HIGH		(IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
587 #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW		(IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
588 
589 #define IOMUXC_GPR2_BITMAP_SPWG	0
590 #define IOMUXC_GPR2_BITMAP_JEIDA	1
591 
592 #define IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET		8
593 #define IOMUXC_GPR2_BIT_MAPPING_CH1_MASK		(1<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
594 #define IOMUXC_GPR2_BIT_MAPPING_CH1_JEIDA		(IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
595 #define IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG		(IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
596 
597 #define IOMUXC_GPR2_DATA_WIDTH_18	0
598 #define IOMUXC_GPR2_DATA_WIDTH_24	1
599 
600 #define IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET		7
601 #define IOMUXC_GPR2_DATA_WIDTH_CH1_MASK			(1<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
602 #define IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT		(IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
603 #define IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT		(IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
604 
605 #define IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET		6
606 #define IOMUXC_GPR2_BIT_MAPPING_CH0_MASK		(1<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
607 #define IOMUXC_GPR2_BIT_MAPPING_CH0_JEIDA		(IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
608 #define IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG		(IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
609 
610 #define IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET		5
611 #define IOMUXC_GPR2_DATA_WIDTH_CH0_MASK			(1<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
612 #define IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT		(IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
613 #define IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT		(IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
614 
615 #define IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET		4
616 #define IOMUXC_GPR2_SPLIT_MODE_EN_MASK			(1<<IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET)
617 
618 #define IOMUXC_GPR2_MODE_DISABLED	0
619 #define IOMUXC_GPR2_MODE_ENABLED_DI0	1
620 #define IOMUXC_GPR2_MODE_ENABLED_DI1	3
621 
622 #define IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET		2
623 #define IOMUXC_GPR2_LVDS_CH1_MODE_MASK			(3<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
624 #define IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED		(IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
625 #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0		(IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
626 #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI1		(IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
627 
628 #define IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET		0
629 #define IOMUXC_GPR2_LVDS_CH0_MODE_MASK			(3<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
630 #define IOMUXC_GPR2_LVDS_CH0_MODE_DISABLED		(IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
631 #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0		(IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
632 #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI1		(IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
633 
634 /* ECSPI registers */
635 struct cspi_regs {
636 	u32 rxdata;
637 	u32 txdata;
638 	u32 ctrl;
639 	u32 cfg;
640 	u32 intr;
641 	u32 dma;
642 	u32 stat;
643 	u32 period;
644 };
645 
646 /*
647  * CSPI register definitions
648  */
649 #define MXC_ECSPI
650 #define MXC_CSPICTRL_EN		(1 << 0)
651 #define MXC_CSPICTRL_MODE	(1 << 1)
652 #define MXC_CSPICTRL_XCH	(1 << 2)
653 #define MXC_CSPICTRL_MODE_MASK (0xf << 4)
654 #define MXC_CSPICTRL_CHIPSELECT(x)	(((x) & 0x3) << 12)
655 #define MXC_CSPICTRL_BITCOUNT(x)	(((x) & 0xfff) << 20)
656 #define MXC_CSPICTRL_PREDIV(x)	(((x) & 0xF) << 12)
657 #define MXC_CSPICTRL_POSTDIV(x)	(((x) & 0xF) << 8)
658 #define MXC_CSPICTRL_SELCHAN(x)	(((x) & 0x3) << 18)
659 #define MXC_CSPICTRL_MAXBITS	0xfff
660 #define MXC_CSPICTRL_TC		(1 << 7)
661 #define MXC_CSPICTRL_RXOVF	(1 << 6)
662 #define MXC_CSPIPERIOD_32KHZ	(1 << 15)
663 #define MAX_SPI_BYTES	32
664 #define SPI_MAX_NUM	4
665 
666 /* Bit position inside CTRL register to be associated with SS */
667 #define MXC_CSPICTRL_CHAN	18
668 
669 /* Bit position inside CON register to be associated with SS */
670 #define MXC_CSPICON_PHA		0  /* SCLK phase control */
671 #define MXC_CSPICON_POL		4  /* SCLK polarity */
672 #define MXC_CSPICON_SSPOL	12 /* SS polarity */
673 #define MXC_CSPICON_CTL		20 /* inactive state of SCLK */
674 #if defined(CONFIG_MX6SL) || defined(CONFIG_MX6DL) || defined(CONFIG_MX6UL)
675 #define MXC_SPI_BASE_ADDRESSES \
676 	ECSPI1_BASE_ADDR, \
677 	ECSPI2_BASE_ADDR, \
678 	ECSPI3_BASE_ADDR, \
679 	ECSPI4_BASE_ADDR
680 #else
681 #define MXC_SPI_BASE_ADDRESSES \
682 	ECSPI1_BASE_ADDR, \
683 	ECSPI2_BASE_ADDR, \
684 	ECSPI3_BASE_ADDR, \
685 	ECSPI4_BASE_ADDR, \
686 	ECSPI5_BASE_ADDR
687 #endif
688 
689 struct ocotp_regs {
690 	u32	ctrl;
691 	u32	ctrl_set;
692 	u32     ctrl_clr;
693 	u32	ctrl_tog;
694 	u32	timing;
695 	u32     rsvd0[3];
696 	u32     data;
697 	u32     rsvd1[3];
698 	u32     read_ctrl;
699 	u32     rsvd2[3];
700 	u32	read_fuse_data;
701 	u32     rsvd3[3];
702 	u32	sw_sticky;
703 	u32     rsvd4[3];
704 	u32     scs;
705 	u32     scs_set;
706 	u32     scs_clr;
707 	u32     scs_tog;
708 	u32     crc_addr;
709 	u32     rsvd5[3];
710 	u32     crc_value;
711 	u32     rsvd6[3];
712 	u32     version;
713 	u32     rsvd7[0xdb];
714 
715 	/* fuse banks */
716 	struct fuse_bank {
717 		u32	fuse_regs[0x20];
718 	} bank[0];
719 };
720 
721 struct fuse_bank0_regs {
722 	u32	lock;
723 	u32	rsvd0[3];
724 	u32	uid_low;
725 	u32	rsvd1[3];
726 	u32	uid_high;
727 	u32	rsvd2[3];
728 	u32	cfg2;
729 	u32	rsvd3[3];
730 	u32	cfg3;
731 	u32	rsvd4[3];
732 	u32	cfg4;
733 	u32	rsvd5[3];
734 	u32	cfg5;
735 	u32	rsvd6[3];
736 	u32	cfg6;
737 	u32	rsvd7[3];
738 };
739 
740 struct fuse_bank1_regs {
741 	u32	mem0;
742 	u32	rsvd0[3];
743 	u32	mem1;
744 	u32	rsvd1[3];
745 	u32	mem2;
746 	u32	rsvd2[3];
747 	u32	mem3;
748 	u32	rsvd3[3];
749 	u32	mem4;
750 	u32	rsvd4[3];
751 	u32	ana0;
752 	u32	rsvd5[3];
753 	u32	ana1;
754 	u32	rsvd6[3];
755 	u32	ana2;
756 	u32	rsvd7[3];
757 };
758 
759 struct fuse_bank4_regs {
760 	u32 sjc_resp_low;
761 	u32 rsvd0[3];
762 	u32 sjc_resp_high;
763 	u32 rsvd1[3];
764 	u32 mac_addr0;
765 	u32 rsvd2[3];
766 	u32 mac_addr1;
767 	u32 rsvd3[3];
768 	u32 mac_addr2; /*For i.MX6SX and i.MX6UL*/
769 	u32 rsvd4[7];
770 	u32 gp1;
771 	u32 rsvd5[3];
772 	u32 gp2;
773 	u32 rsvd6[3];
774 };
775 
776 struct aipstz_regs {
777 	u32	mprot0;
778 	u32	mprot1;
779 	u32	rsvd[0xe];
780 	u32	opacr0;
781 	u32	opacr1;
782 	u32	opacr2;
783 	u32	opacr3;
784 	u32	opacr4;
785 };
786 
787 struct anatop_regs {
788 	u32	pll_sys;		/* 0x000 */
789 	u32	pll_sys_set;		/* 0x004 */
790 	u32	pll_sys_clr;		/* 0x008 */
791 	u32	pll_sys_tog;		/* 0x00c */
792 	u32	usb1_pll_480_ctrl;	/* 0x010 */
793 	u32	usb1_pll_480_ctrl_set;	/* 0x014 */
794 	u32	usb1_pll_480_ctrl_clr;	/* 0x018 */
795 	u32	usb1_pll_480_ctrl_tog;	/* 0x01c */
796 	u32	usb2_pll_480_ctrl;	/* 0x020 */
797 	u32	usb2_pll_480_ctrl_set;	/* 0x024 */
798 	u32	usb2_pll_480_ctrl_clr;	/* 0x028 */
799 	u32	usb2_pll_480_ctrl_tog;	/* 0x02c */
800 	u32	pll_528;		/* 0x030 */
801 	u32	pll_528_set;		/* 0x034 */
802 	u32	pll_528_clr;		/* 0x038 */
803 	u32	pll_528_tog;		/* 0x03c */
804 	u32	pll_528_ss;		/* 0x040 */
805 	u32	rsvd0[3];
806 	u32	pll_528_num;		/* 0x050 */
807 	u32	rsvd1[3];
808 	u32	pll_528_denom;		/* 0x060 */
809 	u32	rsvd2[3];
810 	u32	pll_audio;		/* 0x070 */
811 	u32	pll_audio_set;		/* 0x074 */
812 	u32	pll_audio_clr;		/* 0x078 */
813 	u32	pll_audio_tog;		/* 0x07c */
814 	u32	pll_audio_num;		/* 0x080 */
815 	u32	rsvd3[3];
816 	u32	pll_audio_denom;	/* 0x090 */
817 	u32	rsvd4[3];
818 	u32	pll_video;		/* 0x0a0 */
819 	u32	pll_video_set;		/* 0x0a4 */
820 	u32	pll_video_clr;		/* 0x0a8 */
821 	u32	pll_video_tog;		/* 0x0ac */
822 	u32	pll_video_num;		/* 0x0b0 */
823 	u32	rsvd5[3];
824 	u32	pll_video_denom;	/* 0x0c0 */
825 	u32	rsvd6[3];
826 	u32	pll_mlb;		/* 0x0d0 */
827 	u32	pll_mlb_set;		/* 0x0d4 */
828 	u32	pll_mlb_clr;		/* 0x0d8 */
829 	u32	pll_mlb_tog;		/* 0x0dc */
830 	u32	pll_enet;		/* 0x0e0 */
831 	u32	pll_enet_set;		/* 0x0e4 */
832 	u32	pll_enet_clr;		/* 0x0e8 */
833 	u32	pll_enet_tog;		/* 0x0ec */
834 	u32	pfd_480;		/* 0x0f0 */
835 	u32	pfd_480_set;		/* 0x0f4 */
836 	u32	pfd_480_clr;		/* 0x0f8 */
837 	u32	pfd_480_tog;		/* 0x0fc */
838 	u32	pfd_528;		/* 0x100 */
839 	u32	pfd_528_set;		/* 0x104 */
840 	u32	pfd_528_clr;		/* 0x108 */
841 	u32	pfd_528_tog;		/* 0x10c */
842 	u32	reg_1p1;		/* 0x110 */
843 	u32	reg_1p1_set;		/* 0x114 */
844 	u32	reg_1p1_clr;		/* 0x118 */
845 	u32	reg_1p1_tog;		/* 0x11c */
846 	u32	reg_3p0;		/* 0x120 */
847 	u32	reg_3p0_set;		/* 0x124 */
848 	u32	reg_3p0_clr;		/* 0x128 */
849 	u32	reg_3p0_tog;		/* 0x12c */
850 	u32	reg_2p5;		/* 0x130 */
851 	u32	reg_2p5_set;		/* 0x134 */
852 	u32	reg_2p5_clr;		/* 0x138 */
853 	u32	reg_2p5_tog;		/* 0x13c */
854 	u32	reg_core;		/* 0x140 */
855 	u32	reg_core_set;		/* 0x144 */
856 	u32	reg_core_clr;		/* 0x148 */
857 	u32	reg_core_tog;		/* 0x14c */
858 	u32	ana_misc0;		/* 0x150 */
859 	u32	ana_misc0_set;		/* 0x154 */
860 	u32	ana_misc0_clr;		/* 0x158 */
861 	u32	ana_misc0_tog;		/* 0x15c */
862 	u32	ana_misc1;		/* 0x160 */
863 	u32	ana_misc1_set;		/* 0x164 */
864 	u32	ana_misc1_clr;		/* 0x168 */
865 	u32	ana_misc1_tog;		/* 0x16c */
866 	u32	ana_misc2;		/* 0x170 */
867 	u32	ana_misc2_set;		/* 0x174 */
868 	u32	ana_misc2_clr;		/* 0x178 */
869 	u32	ana_misc2_tog;		/* 0x17c */
870 	u32	tempsense0;		/* 0x180 */
871 	u32	tempsense0_set;		/* 0x184 */
872 	u32	tempsense0_clr;		/* 0x188 */
873 	u32	tempsense0_tog;		/* 0x18c */
874 	u32	tempsense1;		/* 0x190 */
875 	u32	tempsense1_set;		/* 0x194 */
876 	u32	tempsense1_clr;		/* 0x198 */
877 	u32	tempsense1_tog;		/* 0x19c */
878 	u32	usb1_vbus_detect;	/* 0x1a0 */
879 	u32	usb1_vbus_detect_set;	/* 0x1a4 */
880 	u32	usb1_vbus_detect_clr;	/* 0x1a8 */
881 	u32	usb1_vbus_detect_tog;	/* 0x1ac */
882 	u32	usb1_chrg_detect;	/* 0x1b0 */
883 	u32	usb1_chrg_detect_set;	/* 0x1b4 */
884 	u32	usb1_chrg_detect_clr;	/* 0x1b8 */
885 	u32	usb1_chrg_detect_tog;	/* 0x1bc */
886 	u32	usb1_vbus_det_stat;	/* 0x1c0 */
887 	u32	usb1_vbus_det_stat_set;	/* 0x1c4 */
888 	u32	usb1_vbus_det_stat_clr;	/* 0x1c8 */
889 	u32	usb1_vbus_det_stat_tog;	/* 0x1cc */
890 	u32	usb1_chrg_det_stat;	/* 0x1d0 */
891 	u32	usb1_chrg_det_stat_set;	/* 0x1d4 */
892 	u32	usb1_chrg_det_stat_clr;	/* 0x1d8 */
893 	u32	usb1_chrg_det_stat_tog;	/* 0x1dc */
894 	u32	usb1_loopback;		/* 0x1e0 */
895 	u32	usb1_loopback_set;	/* 0x1e4 */
896 	u32	usb1_loopback_clr;	/* 0x1e8 */
897 	u32	usb1_loopback_tog;	/* 0x1ec */
898 	u32	usb1_misc;		/* 0x1f0 */
899 	u32	usb1_misc_set;		/* 0x1f4 */
900 	u32	usb1_misc_clr;		/* 0x1f8 */
901 	u32	usb1_misc_tog;		/* 0x1fc */
902 	u32	usb2_vbus_detect;	/* 0x200 */
903 	u32	usb2_vbus_detect_set;	/* 0x204 */
904 	u32	usb2_vbus_detect_clr;	/* 0x208 */
905 	u32	usb2_vbus_detect_tog;	/* 0x20c */
906 	u32	usb2_chrg_detect;	/* 0x210 */
907 	u32	usb2_chrg_detect_set;	/* 0x214 */
908 	u32	usb2_chrg_detect_clr;	/* 0x218 */
909 	u32	usb2_chrg_detect_tog;	/* 0x21c */
910 	u32	usb2_vbus_det_stat;	/* 0x220 */
911 	u32	usb2_vbus_det_stat_set;	/* 0x224 */
912 	u32	usb2_vbus_det_stat_clr;	/* 0x228 */
913 	u32	usb2_vbus_det_stat_tog;	/* 0x22c */
914 	u32	usb2_chrg_det_stat;	/* 0x230 */
915 	u32	usb2_chrg_det_stat_set;	/* 0x234 */
916 	u32	usb2_chrg_det_stat_clr;	/* 0x238 */
917 	u32	usb2_chrg_det_stat_tog;	/* 0x23c */
918 	u32	usb2_loopback;		/* 0x240 */
919 	u32	usb2_loopback_set;	/* 0x244 */
920 	u32	usb2_loopback_clr;	/* 0x248 */
921 	u32	usb2_loopback_tog;	/* 0x24c */
922 	u32	usb2_misc;		/* 0x250 */
923 	u32	usb2_misc_set;		/* 0x254 */
924 	u32	usb2_misc_clr;		/* 0x258 */
925 	u32	usb2_misc_tog;		/* 0x25c */
926 	u32	digprog;		/* 0x260 */
927 	u32	reserved1[7];
928 	u32	digprog_sololite;	/* 0x280 */
929 };
930 
931 #define ANATOP_PFD_FRAC_SHIFT(n)	((n)*8)
932 #define ANATOP_PFD_FRAC_MASK(n)	(0x3f<<ANATOP_PFD_FRAC_SHIFT(n))
933 #define ANATOP_PFD_STABLE_SHIFT(n)	(6+((n)*8))
934 #define ANATOP_PFD_STABLE_MASK(n)	(1<<ANATOP_PFD_STABLE_SHIFT(n))
935 #define ANATOP_PFD_CLKGATE_SHIFT(n)	(7+((n)*8))
936 #define ANATOP_PFD_CLKGATE_MASK(n)	(1<<ANATOP_PFD_CLKGATE_SHIFT(n))
937 
938 struct wdog_regs {
939 	u16	wcr;	/* Control */
940 	u16	wsr;	/* Service */
941 	u16	wrsr;	/* Reset Status */
942 	u16	wicr;	/* Interrupt Control */
943 	u16	wmcr;	/* Miscellaneous Control */
944 };
945 
946 #define PWMCR_PRESCALER(x)	(((x - 1) & 0xFFF) << 4)
947 #define PWMCR_DOZEEN		(1 << 24)
948 #define PWMCR_WAITEN		(1 << 23)
949 #define PWMCR_DBGEN		(1 << 22)
950 #define PWMCR_CLKSRC_IPG_HIGH	(2 << 16)
951 #define PWMCR_CLKSRC_IPG	(1 << 16)
952 #define PWMCR_EN		(1 << 0)
953 
954 struct pwm_regs {
955 	u32	cr;
956 	u32	sr;
957 	u32	ir;
958 	u32	sar;
959 	u32	pr;
960 	u32	cnr;
961 };
962 #endif /* __ASSEMBLER__*/
963 #endif /* __ASM_ARCH_MX6_IMX_REGS_H__ */
964