xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-mx6/imx-regs.h (revision bdfb2d4db2ab24e2eafeca55e494c5555909fcb5)
123608e23SJason Liu /*
223608e23SJason Liu  * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved.
323608e23SJason Liu  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
523608e23SJason Liu  */
623608e23SJason Liu 
723608e23SJason Liu #ifndef __ASM_ARCH_MX6_IMX_REGS_H__
823608e23SJason Liu #define __ASM_ARCH_MX6_IMX_REGS_H__
923608e23SJason Liu 
108e99ecd7SBenoît Thébaudeau #define ARCH_MXC
118e99ecd7SBenoît Thébaudeau 
1223608e23SJason Liu #define ROMCP_ARB_BASE_ADDR             0x00000000
1323608e23SJason Liu #define ROMCP_ARB_END_ADDR              0x000FFFFF
1425b4aa14SFabio Estevam 
1525b4aa14SFabio Estevam #ifdef CONFIG_MX6SL
1625b4aa14SFabio Estevam #define GPU_2D_ARB_BASE_ADDR            0x02200000
1725b4aa14SFabio Estevam #define GPU_2D_ARB_END_ADDR             0x02203FFF
1825b4aa14SFabio Estevam #define OPENVG_ARB_BASE_ADDR            0x02204000
1925b4aa14SFabio Estevam #define OPENVG_ARB_END_ADDR             0x02207FFF
20bc32fc69SPeng Fan #elif (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
2105d54b82SFabio Estevam #define CAAM_ARB_BASE_ADDR              0x00100000
2205d54b82SFabio Estevam #define CAAM_ARB_END_ADDR               0x00107FFF
2305d54b82SFabio Estevam #define GPU_ARB_BASE_ADDR               0x01800000
2405d54b82SFabio Estevam #define GPU_ARB_END_ADDR                0x01803FFF
2505d54b82SFabio Estevam #define APBH_DMA_ARB_BASE_ADDR          0x01804000
2605d54b82SFabio Estevam #define APBH_DMA_ARB_END_ADDR           0x0180BFFF
2705d54b82SFabio Estevam #define M4_BOOTROM_BASE_ADDR			0x007F8000
2805d54b82SFabio Estevam 
2925b4aa14SFabio Estevam #else
3023608e23SJason Liu #define CAAM_ARB_BASE_ADDR              0x00100000
3123608e23SJason Liu #define CAAM_ARB_END_ADDR               0x00103FFF
3223608e23SJason Liu #define APBH_DMA_ARB_BASE_ADDR          0x00110000
3323608e23SJason Liu #define APBH_DMA_ARB_END_ADDR           0x00117FFF
3423608e23SJason Liu #define HDMI_ARB_BASE_ADDR              0x00120000
3523608e23SJason Liu #define HDMI_ARB_END_ADDR               0x00128FFF
3623608e23SJason Liu #define GPU_3D_ARB_BASE_ADDR            0x00130000
3723608e23SJason Liu #define GPU_3D_ARB_END_ADDR             0x00133FFF
3823608e23SJason Liu #define GPU_2D_ARB_BASE_ADDR            0x00134000
3923608e23SJason Liu #define GPU_2D_ARB_END_ADDR             0x00137FFF
4023608e23SJason Liu #define DTCP_ARB_BASE_ADDR              0x00138000
4123608e23SJason Liu #define DTCP_ARB_END_ADDR               0x0013BFFF
4225b4aa14SFabio Estevam #endif	/* CONFIG_MX6SL */
4399193e30SStefan Roese 
4499193e30SStefan Roese #define MXS_APBH_BASE			APBH_DMA_ARB_BASE_ADDR
4599193e30SStefan Roese #define MXS_GPMI_BASE			(APBH_DMA_ARB_BASE_ADDR + 0x02000)
4699193e30SStefan Roese #define MXS_BCH_BASE			(APBH_DMA_ARB_BASE_ADDR + 0x04000)
4799193e30SStefan Roese 
4823608e23SJason Liu /* GPV - PL301 configuration ports */
49bc32fc69SPeng Fan #if (defined(CONFIG_MX6SL) || defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
5025b4aa14SFabio Estevam #define GPV2_BASE_ADDR                  0x00D00000
5125b4aa14SFabio Estevam #else
5223608e23SJason Liu #define GPV2_BASE_ADDR			0x00200000
5325b4aa14SFabio Estevam #endif
5425b4aa14SFabio Estevam 
55bc32fc69SPeng Fan #if (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
5605d54b82SFabio Estevam #define GPV3_BASE_ADDR			0x00E00000
5705d54b82SFabio Estevam #define GPV4_BASE_ADDR			0x00F00000
5805d54b82SFabio Estevam #define GPV5_BASE_ADDR			0x01000000
5905d54b82SFabio Estevam #define GPV6_BASE_ADDR			0x01100000
6005d54b82SFabio Estevam #define PCIE_ARB_BASE_ADDR              0x08000000
6105d54b82SFabio Estevam #define PCIE_ARB_END_ADDR               0x08FFFFFF
6205d54b82SFabio Estevam 
6305d54b82SFabio Estevam #else
6423608e23SJason Liu #define GPV3_BASE_ADDR			0x00300000
6523608e23SJason Liu #define GPV4_BASE_ADDR			0x00800000
6605d54b82SFabio Estevam #define PCIE_ARB_BASE_ADDR              0x01000000
6705d54b82SFabio Estevam #define PCIE_ARB_END_ADDR               0x01FFFFFF
6805d54b82SFabio Estevam #endif
6905d54b82SFabio Estevam 
7023608e23SJason Liu #define IRAM_BASE_ADDR			0x00900000
7123608e23SJason Liu #define SCU_BASE_ADDR                   0x00A00000
7223608e23SJason Liu #define IC_INTERFACES_BASE_ADDR         0x00A00100
7323608e23SJason Liu #define GLOBAL_TIMER_BASE_ADDR          0x00A00200
7423608e23SJason Liu #define PRIVATE_TIMERS_WD_BASE_ADDR     0x00A00600
7523608e23SJason Liu #define IC_DISTRIBUTOR_BASE_ADDR        0x00A01000
766d73c234SFabio Estevam #define L2_PL310_BASE			0x00A02000
7723608e23SJason Liu #define GPV0_BASE_ADDR                  0x00B00000
7823608e23SJason Liu #define GPV1_BASE_ADDR                  0x00C00000
7923608e23SJason Liu 
8023608e23SJason Liu #define AIPS1_ARB_BASE_ADDR             0x02000000
8123608e23SJason Liu #define AIPS1_ARB_END_ADDR              0x020FFFFF
8223608e23SJason Liu #define AIPS2_ARB_BASE_ADDR             0x02100000
8323608e23SJason Liu #define AIPS2_ARB_END_ADDR              0x021FFFFF
84bc32fc69SPeng Fan /* AIPS3 only on i.MX6SX */
85e8cdeefcSYe.Li #define AIPS3_ARB_BASE_ADDR             0x02200000
86e8cdeefcSYe.Li #define AIPS3_ARB_END_ADDR              0x022FFFFF
87bc32fc69SPeng Fan #ifdef CONFIG_MX6SX
8805d54b82SFabio Estevam #define WEIM_ARB_BASE_ADDR              0x50000000
8905d54b82SFabio Estevam #define WEIM_ARB_END_ADDR               0x57FFFFFF
90b93ab2eeSPeng Fan #define QSPI0_AMBA_BASE                0x60000000
91b93ab2eeSPeng Fan #define QSPI0_AMBA_END                 0x6FFFFFFF
92b93ab2eeSPeng Fan #define QSPI1_AMBA_BASE                0x70000000
93b93ab2eeSPeng Fan #define QSPI1_AMBA_END                 0x7FFFFFFF
94bc32fc69SPeng Fan #elif defined(CONFIG_MX6UL)
95bc32fc69SPeng Fan #define WEIM_ARB_BASE_ADDR              0x50000000
96bc32fc69SPeng Fan #define WEIM_ARB_END_ADDR               0x57FFFFFF
97bc32fc69SPeng Fan #define QSPI0_AMBA_BASE                 0x60000000
98bc32fc69SPeng Fan #define QSPI0_AMBA_END                  0x6FFFFFFF
9905d54b82SFabio Estevam #else
10023608e23SJason Liu #define SATA_ARB_BASE_ADDR              0x02200000
10123608e23SJason Liu #define SATA_ARB_END_ADDR               0x02203FFF
10223608e23SJason Liu #define OPENVG_ARB_BASE_ADDR            0x02204000
10323608e23SJason Liu #define OPENVG_ARB_END_ADDR             0x02207FFF
10423608e23SJason Liu #define HSI_ARB_BASE_ADDR               0x02208000
10523608e23SJason Liu #define HSI_ARB_END_ADDR                0x0220BFFF
10623608e23SJason Liu #define IPU1_ARB_BASE_ADDR              0x02400000
10723608e23SJason Liu #define IPU1_ARB_END_ADDR               0x027FFFFF
10823608e23SJason Liu #define IPU2_ARB_BASE_ADDR              0x02800000
10923608e23SJason Liu #define IPU2_ARB_END_ADDR               0x02BFFFFF
11023608e23SJason Liu #define WEIM_ARB_BASE_ADDR              0x08000000
11123608e23SJason Liu #define WEIM_ARB_END_ADDR               0x0FFFFFFF
11205d54b82SFabio Estevam #endif
11323608e23SJason Liu 
114bc32fc69SPeng Fan #if (defined(CONFIG_MX6SL) || defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
11525b4aa14SFabio Estevam #define MMDC0_ARB_BASE_ADDR             0x80000000
11625b4aa14SFabio Estevam #define MMDC0_ARB_END_ADDR              0xFFFFFFFF
11725b4aa14SFabio Estevam #define MMDC1_ARB_BASE_ADDR             0xC0000000
11825b4aa14SFabio Estevam #define MMDC1_ARB_END_ADDR              0xFFFFFFFF
11925b4aa14SFabio Estevam #else
12023608e23SJason Liu #define MMDC0_ARB_BASE_ADDR             0x10000000
12123608e23SJason Liu #define MMDC0_ARB_END_ADDR              0x7FFFFFFF
12223608e23SJason Liu #define MMDC1_ARB_BASE_ADDR             0x80000000
12323608e23SJason Liu #define MMDC1_ARB_END_ADDR              0xFFFFFFFF
12425b4aa14SFabio Estevam #endif
12523608e23SJason Liu 
12605d54b82SFabio Estevam #ifndef CONFIG_MX6SX
12705d4df1dSFabio Estevam #define IPU_SOC_BASE_ADDR		IPU1_ARB_BASE_ADDR
12805d4df1dSFabio Estevam #define IPU_SOC_OFFSET			0x00200000
12905d54b82SFabio Estevam #endif
13005d4df1dSFabio Estevam 
13123608e23SJason Liu /* Defines for Blocks connected via AIPS (SkyBlue) */
13223608e23SJason Liu #define ATZ1_BASE_ADDR              AIPS1_ARB_BASE_ADDR
13323608e23SJason Liu #define ATZ2_BASE_ADDR              AIPS2_ARB_BASE_ADDR
13450a082a8SAdrian Alonso #define ATZ3_BASE_ADDR              AIPS3_ARB_BASE_ADDR
13523608e23SJason Liu #define AIPS1_BASE_ADDR             AIPS1_ON_BASE_ADDR
13623608e23SJason Liu #define AIPS2_BASE_ADDR             AIPS2_ON_BASE_ADDR
13750a082a8SAdrian Alonso #define AIPS3_BASE_ADDR             AIPS3_ON_BASE_ADDR
13823608e23SJason Liu 
13923608e23SJason Liu #define SPDIF_BASE_ADDR             (ATZ1_BASE_ADDR + 0x04000)
14023608e23SJason Liu #define ECSPI1_BASE_ADDR            (ATZ1_BASE_ADDR + 0x08000)
14123608e23SJason Liu #define ECSPI2_BASE_ADDR            (ATZ1_BASE_ADDR + 0x0C000)
14223608e23SJason Liu #define ECSPI3_BASE_ADDR            (ATZ1_BASE_ADDR + 0x10000)
14323608e23SJason Liu #define ECSPI4_BASE_ADDR            (ATZ1_BASE_ADDR + 0x14000)
14425b4aa14SFabio Estevam #ifdef CONFIG_MX6SL
14525b4aa14SFabio Estevam #define UART5_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x18000)
14625b4aa14SFabio Estevam #define UART1_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x20000)
14725b4aa14SFabio Estevam #define UART2_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x24000)
14825b4aa14SFabio Estevam #define SSI1_IPS_BASE_ADDR          (ATZ1_BASE_ADDR + 0x28000)
14925b4aa14SFabio Estevam #define SSI2_IPS_BASE_ADDR          (ATZ1_BASE_ADDR + 0x2C000)
15025b4aa14SFabio Estevam #define SSI3_IPS_BASE_ADDR          (ATZ1_BASE_ADDR + 0x30000)
15125b4aa14SFabio Estevam #define UART3_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x34000)
15225b4aa14SFabio Estevam #define UART4_IPS_BASE_ADDR         (ATZ1_BASE_ADDR + 0x38000)
15325b4aa14SFabio Estevam #else
15405d54b82SFabio Estevam #ifndef CONFIG_MX6SX
15523608e23SJason Liu #define ECSPI5_BASE_ADDR            (ATZ1_BASE_ADDR + 0x18000)
15605d54b82SFabio Estevam #endif
15723608e23SJason Liu #define UART1_BASE                  (ATZ1_BASE_ADDR + 0x20000)
15823608e23SJason Liu #define ESAI1_BASE_ADDR             (ATZ1_BASE_ADDR + 0x24000)
15951560f0bSStefan Roese #define UART8_BASE                  (ATZ1_BASE_ADDR + 0x24000)
16023608e23SJason Liu #define SSI1_BASE_ADDR              (ATZ1_BASE_ADDR + 0x28000)
16123608e23SJason Liu #define SSI2_BASE_ADDR              (ATZ1_BASE_ADDR + 0x2C000)
16223608e23SJason Liu #define SSI3_BASE_ADDR              (ATZ1_BASE_ADDR + 0x30000)
16323608e23SJason Liu #define ASRC_BASE_ADDR              (ATZ1_BASE_ADDR + 0x34000)
16425b4aa14SFabio Estevam #endif
16525b4aa14SFabio Estevam 
16605d54b82SFabio Estevam #ifndef CONFIG_MX6SX
16723608e23SJason Liu #define SPBA_BASE_ADDR              (ATZ1_BASE_ADDR + 0x3C000)
16823608e23SJason Liu #define VPU_BASE_ADDR               (ATZ1_BASE_ADDR + 0x40000)
16905d54b82SFabio Estevam #endif
17023608e23SJason Liu #define AIPS1_ON_BASE_ADDR          (ATZ1_BASE_ADDR + 0x7C000)
17123608e23SJason Liu 
17223608e23SJason Liu #define AIPS1_OFF_BASE_ADDR         (ATZ1_BASE_ADDR + 0x80000)
17323608e23SJason Liu #define PWM1_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x0000)
17423608e23SJason Liu #define PWM2_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x4000)
17523608e23SJason Liu #define PWM3_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x8000)
17623608e23SJason Liu #define PWM4_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0xC000)
17723608e23SJason Liu #define CAN1_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x10000)
17823608e23SJason Liu #define CAN2_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x14000)
17923608e23SJason Liu #define GPT1_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x18000)
18023608e23SJason Liu #define GPIO1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x1C000)
18123608e23SJason Liu #define GPIO2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x20000)
18223608e23SJason Liu #define GPIO3_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x24000)
18323608e23SJason Liu #define GPIO4_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x28000)
18423608e23SJason Liu #define GPIO5_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x2C000)
18523608e23SJason Liu #define GPIO6_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x30000)
18623608e23SJason Liu #define GPIO7_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x34000)
18723608e23SJason Liu #define KPP_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x38000)
18823608e23SJason Liu #define WDOG1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x3C000)
18923608e23SJason Liu #define WDOG2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x40000)
1903f467529SWolfgang Grandegger #define ANATOP_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x48000)
1913f467529SWolfgang Grandegger #define USB_PHY0_BASE_ADDR          (AIPS1_OFF_BASE_ADDR + 0x49000)
1923f467529SWolfgang Grandegger #define USB_PHY1_BASE_ADDR          (AIPS1_OFF_BASE_ADDR + 0x4a000)
19323608e23SJason Liu #define CCM_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x44000)
19423608e23SJason Liu #define SNVS_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x4C000)
19523608e23SJason Liu #define EPIT1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x50000)
19623608e23SJason Liu #define EPIT2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x54000)
19723608e23SJason Liu #define SRC_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x58000)
19823608e23SJason Liu #define GPC_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x5C000)
19923608e23SJason Liu #define IOMUXC_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x60000)
20025b4aa14SFabio Estevam #ifdef CONFIG_MX6SL
20125b4aa14SFabio Estevam #define CSI_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x64000)
20225b4aa14SFabio Estevam #define SIPIX_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x68000)
20325b4aa14SFabio Estevam #define SDMA_PORT_HOST_BASE_ADDR    (AIPS1_OFF_BASE_ADDR + 0x6C000)
20405d54b82SFabio Estevam #elif CONFIG_MX6SX
20505d54b82SFabio Estevam #define CANFD1_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x68000)
20605d54b82SFabio Estevam #define SDMA_BASE_ADDR              (AIPS1_OFF_BASE_ADDR + 0x6C000)
20705d54b82SFabio Estevam #define CANFD2_BASE_ADDR            (AIPS1_OFF_BASE_ADDR + 0x70000)
20805d54b82SFabio Estevam #define SEMAPHORE1_BASE_ADDR        (AIPS1_OFF_BASE_ADDR + 0x74000)
20905d54b82SFabio Estevam #define SEMAPHORE2_BASE_ADDR        (AIPS1_OFF_BASE_ADDR + 0x78000)
21005d54b82SFabio Estevam #define RDC_BASE_ADDR               (AIPS1_OFF_BASE_ADDR + 0x7C000)
21125b4aa14SFabio Estevam #else
21223608e23SJason Liu #define DCIC1_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x64000)
21323608e23SJason Liu #define DCIC2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x68000)
21423608e23SJason Liu #define DMA_REQ_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
21525b4aa14SFabio Estevam #endif
21623608e23SJason Liu 
21723608e23SJason Liu #define AIPS2_ON_BASE_ADDR          (ATZ2_BASE_ADDR + 0x7C000)
21823608e23SJason Liu #define AIPS2_OFF_BASE_ADDR         (ATZ2_BASE_ADDR + 0x80000)
21950a082a8SAdrian Alonso #define AIPS3_ON_BASE_ADDR          (ATZ3_BASE_ADDR + 0x7C000)
22050a082a8SAdrian Alonso #define AIPS3_OFF_BASE_ADDR         (ATZ3_BASE_ADDR + 0x80000)
22123608e23SJason Liu #define CAAM_BASE_ADDR              (ATZ2_BASE_ADDR)
22223608e23SJason Liu #define ARM_BASE_ADDR		    (ATZ2_BASE_ADDR + 0x40000)
2230200020bSRaul Cardenas 
224e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_SEC_OFFSET   0
225e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_SEC_ADDR     (CAAM_BASE_ADDR + \
226e99d7193SAlex Porosanu 				     CONFIG_SYS_FSL_SEC_OFFSET)
227e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_JR0_OFFSET   0x1000
228e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_JR0_ADDR     (CAAM_BASE_ADDR + \
229e99d7193SAlex Porosanu 				     CONFIG_SYS_FSL_JR0_OFFSET)
230e99d7193SAlex Porosanu #define CONFIG_SYS_FSL_MAX_NUM_OF_SEC	1
2310200020bSRaul Cardenas 
2325546ad07SYe.Li #define USB_PL301_BASE_ADDR         (AIPS2_OFF_BASE_ADDR + 0x0000)
2335546ad07SYe.Li #define USB_BASE_ADDR               (AIPS2_OFF_BASE_ADDR + 0x4000)
23425b4aa14SFabio Estevam 
23523608e23SJason Liu #define ENET_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x8000)
23625b4aa14SFabio Estevam #ifdef CONFIG_MX6SL
23725b4aa14SFabio Estevam #define MSHC_IPS_BASE_ADDR          (AIPS2_OFF_BASE_ADDR + 0xC000)
23825b4aa14SFabio Estevam #else
23923608e23SJason Liu #define MLB_BASE_ADDR               (AIPS2_OFF_BASE_ADDR + 0xC000)
24025b4aa14SFabio Estevam #endif
24125b4aa14SFabio Estevam 
24223608e23SJason Liu #define USDHC1_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x10000)
24323608e23SJason Liu #define USDHC2_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x14000)
24423608e23SJason Liu #define USDHC3_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x18000)
24523608e23SJason Liu #define USDHC4_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x1C000)
24623608e23SJason Liu #define I2C1_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x20000)
24723608e23SJason Liu #define I2C2_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x24000)
24823608e23SJason Liu #define I2C3_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x28000)
24923608e23SJason Liu #define ROMCP_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x2C000)
25023608e23SJason Liu #define MMDC_P0_BASE_ADDR           (AIPS2_OFF_BASE_ADDR + 0x30000)
251bc32fc69SPeng Fan /* i.MX6SL */
25225b4aa14SFabio Estevam #define RNGB_IPS_BASE_ADDR          (AIPS2_OFF_BASE_ADDR + 0x34000)
253bc32fc69SPeng Fan #ifdef CONFIG_MX6UL
254bc32fc69SPeng Fan #define ENET2_BASE_ADDR             (AIPS1_OFF_BASE_ADDR + 0x34000)
25525b4aa14SFabio Estevam #else
256bc32fc69SPeng Fan /* i.MX6SX */
257bc32fc69SPeng Fan #define ENET2_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x34000)
25825b4aa14SFabio Estevam #endif
259bc32fc69SPeng Fan /* i.MX6DQ/SDL */
260bc32fc69SPeng Fan #define MMDC_P1_BASE_ADDR           (AIPS2_OFF_BASE_ADDR + 0x34000)
26125b4aa14SFabio Estevam 
26223608e23SJason Liu #define WEIM_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x38000)
26323608e23SJason Liu #define OCOTP_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x3C000)
26423608e23SJason Liu #define CSU_BASE_ADDR               (AIPS2_OFF_BASE_ADDR + 0x40000)
26523608e23SJason Liu #define IP2APB_PERFMON1_BASE_ADDR   (AIPS2_OFF_BASE_ADDR + 0x44000)
26623608e23SJason Liu #define IP2APB_PERFMON2_BASE_ADDR   (AIPS2_OFF_BASE_ADDR + 0x48000)
267b1ce1fb5SPeng Fan #define MX6UL_LCDIF1_BASE_ADDR      (AIPS2_OFF_BASE_ADDR + 0x48000)
268*bdfb2d4dSPeng Fan #define MX6ULL_LCDIF1_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x48000)
26905d54b82SFabio Estevam #ifdef CONFIG_MX6SX
27005d54b82SFabio Estevam #define DEBUG_MONITOR_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x4C000)
27105d54b82SFabio Estevam #else
27223608e23SJason Liu #define IP2APB_PERFMON3_BASE_ADDR   (AIPS2_OFF_BASE_ADDR + 0x4C000)
27305d54b82SFabio Estevam #endif
27423608e23SJason Liu #define IP2APB_TZASC1_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x50000)
275bc32fc69SPeng Fan #ifdef CONFIG_MX6UL
276bc32fc69SPeng Fan #define QSPI0_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x60000)
2779999fc09SFabio Estevam #define UART6_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x7C000)
278bc32fc69SPeng Fan #elif defined(CONFIG_MX6SX)
27905d54b82SFabio Estevam #define SAI1_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x54000)
28023608e23SJason Liu #define AUDMUX_BASE_ADDR            (AIPS2_OFF_BASE_ADDR + 0x58000)
28105d54b82SFabio Estevam #define SAI2_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x5C000)
282b93ab2eeSPeng Fan #define QSPI0_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x60000)
283b93ab2eeSPeng Fan #define QSPI1_BASE_ADDR             (AIPS2_OFF_BASE_ADDR + 0x64000)
28405d54b82SFabio Estevam #else
285bc32fc69SPeng Fan #define IP2APB_TZASC2_BASE_ADDR     (AIPS2_OFF_BASE_ADDR + 0x54000)
28623608e23SJason Liu #define MIPI_CSI2_BASE_ADDR         (AIPS2_OFF_BASE_ADDR + 0x5C000)
28723608e23SJason Liu #define MIPI_DSI_BASE_ADDR          (AIPS2_OFF_BASE_ADDR + 0x60000)
28823608e23SJason Liu #define VDOA_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x64000)
28905d54b82SFabio Estevam #endif
290bc32fc69SPeng Fan #define MX6UL_WDOG3_BASE_ADDR       (AIPS2_OFF_BASE_ADDR + 0x64000)
29123608e23SJason Liu #define UART2_BASE                  (AIPS2_OFF_BASE_ADDR + 0x68000)
29223608e23SJason Liu #define UART3_BASE                  (AIPS2_OFF_BASE_ADDR + 0x6C000)
29323608e23SJason Liu #define UART4_BASE                  (AIPS2_OFF_BASE_ADDR + 0x70000)
29423608e23SJason Liu #define UART5_BASE                  (AIPS2_OFF_BASE_ADDR + 0x74000)
29521a26940SHeiko Schocher #define I2C4_BASE_ADDR              (AIPS2_OFF_BASE_ADDR + 0x78000)
29623608e23SJason Liu #define IP2APB_USBPHY1_BASE_ADDR    (AIPS2_OFF_BASE_ADDR + 0x78000)
29723608e23SJason Liu #define IP2APB_USBPHY2_BASE_ADDR    (AIPS2_OFF_BASE_ADDR + 0x7C000)
29823608e23SJason Liu 
29905d54b82SFabio Estevam #ifdef CONFIG_MX6SX
30005d54b82SFabio Estevam #define GIS_BASE_ADDR               (AIPS3_ARB_BASE_ADDR + 0x04000)
30105d54b82SFabio Estevam #define DCIC1_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0x0C000)
30205d54b82SFabio Estevam #define DCIC2_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0x10000)
30305d54b82SFabio Estevam #define CSI1_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x14000)
30405d54b82SFabio Estevam #define PXP_BASE_ADDR               (AIPS3_ARB_BASE_ADDR + 0x18000)
30505d54b82SFabio Estevam #define CSI2_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x1C000)
30605d54b82SFabio Estevam #define VADC_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x28000)
30705d54b82SFabio Estevam #define VDEC_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x2C000)
30805d54b82SFabio Estevam #define SPBA_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x3C000)
30905d54b82SFabio Estevam #define AIPS3_CONFIG_BASE_ADDR      (AIPS3_ARB_BASE_ADDR + 0x7C000)
31005d54b82SFabio Estevam #define ADC1_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x80000)
31105d54b82SFabio Estevam #define ADC2_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x84000)
31205d54b82SFabio Estevam #define ECSPI5_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x8C000)
31305d54b82SFabio Estevam #define HS_BASE_ADDR                (AIPS3_ARB_BASE_ADDR + 0x90000)
31405d54b82SFabio Estevam #define MU_MCU_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x94000)
31505d54b82SFabio Estevam #define CANFD_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0x98000)
31605d54b82SFabio Estevam #define MU_DSP_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x9C000)
31705d54b82SFabio Estevam #define UART6_BASE_ADDR             (AIPS3_ARB_BASE_ADDR + 0xA0000)
31805d54b82SFabio Estevam #define PWM5_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xA4000)
31905d54b82SFabio Estevam #define PWM6_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xA8000)
32005d54b82SFabio Estevam #define PWM7_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xAC000)
32105d54b82SFabio Estevam #define PWM8_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0xB0000)
322*bdfb2d4dSPeng Fan #elif defined(CONFIG_MX6ULL)
323*bdfb2d4dSPeng Fan #define AIPS3_CONFIG_BASE_ADDR      (AIPS3_ARB_BASE_ADDR + 0x7C000)
324*bdfb2d4dSPeng Fan #define DCP_BASE_ADDR               (AIPS3_ARB_BASE_ADDR + 0x80000)
325*bdfb2d4dSPeng Fan #define RNGB_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x84000)
326*bdfb2d4dSPeng Fan #define UART8_IPS_BASE_ADDR         (AIPS3_ARB_BASE_ADDR + 0x88000)
327*bdfb2d4dSPeng Fan #define EPDC_BASE_ADDR              (AIPS3_ARB_BASE_ADDR + 0x8C000)
328*bdfb2d4dSPeng Fan #define IOMUXC_SNVS_BASE_ADDR       (AIPS3_ARB_BASE_ADDR + 0x90000)
329*bdfb2d4dSPeng Fan #define SNVS_GPR_BASE_ADDR          (AIPS3_ARB_BASE_ADDR + 0x94000)
33005d54b82SFabio Estevam #endif
331b1ce1fb5SPeng Fan /* Only for i.MX6SX */
332b1ce1fb5SPeng Fan #define LCDIF2_BASE_ADDR            (AIPS3_ARB_BASE_ADDR + 0x24000)
333b1ce1fb5SPeng Fan #define MX6SX_LCDIF1_BASE_ADDR      (AIPS3_ARB_BASE_ADDR + 0x20000)
334bc32fc69SPeng Fan #define MX6SX_WDOG3_BASE_ADDR       (AIPS3_ARB_BASE_ADDR + 0x88000)
335bc32fc69SPeng Fan 
336bc32fc69SPeng Fan #if !(defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
33723608e23SJason Liu #define IRAM_SIZE                    0x00040000
33805d54b82SFabio Estevam #else
33905d54b82SFabio Estevam #define IRAM_SIZE                    0x00020000
34005d54b82SFabio Estevam #endif
34128774cbaSTroy Kisky #define FEC_QUIRK_ENET_MAC
34223608e23SJason Liu 
343b1ce1fb5SPeng Fan #include <asm/imx-common/regs-lcdif.h>
34423608e23SJason Liu #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
34523608e23SJason Liu #include <asm/types.h>
34623608e23SJason Liu 
347b1ce1fb5SPeng Fan /* only for i.MX6SX/UL */
348*bdfb2d4dSPeng Fan #define WDOG3_BASE_ADDR ((is_mx6ul() ?	\
3490c890879SPeng Fan 			 MX6UL_WDOG3_BASE_ADDR :  MX6SX_WDOG3_BASE_ADDR))
350*bdfb2d4dSPeng Fan #define LCDIF1_BASE_ADDR ((is_mx6ul()) ?	\
351*bdfb2d4dSPeng Fan 			  MX6UL_LCDIF1_BASE_ADDR :		\
352*bdfb2d4dSPeng Fan 			  ((is_mx6ull()) ?	\
353*bdfb2d4dSPeng Fan 			  MX6ULL_LCDIF1_BASE_ADDR : MX6SX_LCDIF1_BASE_ADDR))
354b1ce1fb5SPeng Fan 
355b1ce1fb5SPeng Fan 
356be252b65SFabio Estevam extern void imx_get_mac_from_fuse(int dev_id, unsigned char *mac);
35723608e23SJason Liu 
358a76df709SGabriel Huau #define SRC_SCR_CORE_1_RESET_OFFSET     14
359a76df709SGabriel Huau #define SRC_SCR_CORE_1_RESET_MASK       (1<<SRC_SCR_CORE_1_RESET_OFFSET)
360a76df709SGabriel Huau #define SRC_SCR_CORE_2_RESET_OFFSET     15
361a76df709SGabriel Huau #define SRC_SCR_CORE_2_RESET_MASK       (1<<SRC_SCR_CORE_2_RESET_OFFSET)
362a76df709SGabriel Huau #define SRC_SCR_CORE_3_RESET_OFFSET     16
363a76df709SGabriel Huau #define SRC_SCR_CORE_3_RESET_MASK       (1<<SRC_SCR_CORE_3_RESET_OFFSET)
364a76df709SGabriel Huau #define SRC_SCR_CORE_1_ENABLE_OFFSET    22
365a76df709SGabriel Huau #define SRC_SCR_CORE_1_ENABLE_MASK      (1<<SRC_SCR_CORE_1_ENABLE_OFFSET)
366a76df709SGabriel Huau #define SRC_SCR_CORE_2_ENABLE_OFFSET    23
367a76df709SGabriel Huau #define SRC_SCR_CORE_2_ENABLE_MASK      (1<<SRC_SCR_CORE_2_ENABLE_OFFSET)
368a76df709SGabriel Huau #define SRC_SCR_CORE_3_ENABLE_OFFSET    24
369a76df709SGabriel Huau #define SRC_SCR_CORE_3_ENABLE_MASK      (1<<SRC_SCR_CORE_3_ENABLE_OFFSET)
370a76df709SGabriel Huau 
371613e0106SPeng Fan struct rdc_regs {
372613e0106SPeng Fan 	u32	vir;		/* Version information */
373613e0106SPeng Fan 	u32	reserved1[8];
374613e0106SPeng Fan 	u32	stat;		/* Status */
375613e0106SPeng Fan 	u32	intctrl;	/* Interrupt and Control */
376613e0106SPeng Fan 	u32	intstat;	/* Interrupt Status */
377613e0106SPeng Fan 	u32	reserved2[116];
378613e0106SPeng Fan 	u32	mda[32];	/* Master Domain Assignment */
379613e0106SPeng Fan 	u32	reserved3[96];
380613e0106SPeng Fan 	u32	pdap[104];	/* Peripheral Domain Access Permissions */
381613e0106SPeng Fan 	u32	reserved4[88];
382613e0106SPeng Fan 	struct {
383613e0106SPeng Fan 		u32 mrsa;	/* Memory Region Start Address */
384613e0106SPeng Fan 		u32 mrea;	/* Memory Region End Address */
385613e0106SPeng Fan 		u32 mrc;	/* Memory Region Control */
386613e0106SPeng Fan 		u32 mrvs;	/* Memory Region Violation Status */
387613e0106SPeng Fan 	} mem_region[55];
388613e0106SPeng Fan };
389613e0106SPeng Fan 
390613e0106SPeng Fan struct rdc_sema_regs {
391613e0106SPeng Fan 	u8	gate[64];	/* Gate */
392613e0106SPeng Fan 	u16	rstgt;		/* Reset Gate */
393613e0106SPeng Fan };
394613e0106SPeng Fan 
395573960acSFabio Estevam /* WEIM registers */
396573960acSFabio Estevam struct weim {
397573960acSFabio Estevam 	u32 cs0gcr1;
398573960acSFabio Estevam 	u32 cs0gcr2;
399573960acSFabio Estevam 	u32 cs0rcr1;
400573960acSFabio Estevam 	u32 cs0rcr2;
401573960acSFabio Estevam 	u32 cs0wcr1;
402573960acSFabio Estevam 	u32 cs0wcr2;
403573960acSFabio Estevam 
404573960acSFabio Estevam 	u32 cs1gcr1;
405573960acSFabio Estevam 	u32 cs1gcr2;
406573960acSFabio Estevam 	u32 cs1rcr1;
407573960acSFabio Estevam 	u32 cs1rcr2;
408573960acSFabio Estevam 	u32 cs1wcr1;
409573960acSFabio Estevam 	u32 cs1wcr2;
410573960acSFabio Estevam 
411573960acSFabio Estevam 	u32 cs2gcr1;
412573960acSFabio Estevam 	u32 cs2gcr2;
413573960acSFabio Estevam 	u32 cs2rcr1;
414573960acSFabio Estevam 	u32 cs2rcr2;
415573960acSFabio Estevam 	u32 cs2wcr1;
416573960acSFabio Estevam 	u32 cs2wcr2;
417573960acSFabio Estevam 
418573960acSFabio Estevam 	u32 cs3gcr1;
419573960acSFabio Estevam 	u32 cs3gcr2;
420573960acSFabio Estevam 	u32 cs3rcr1;
421573960acSFabio Estevam 	u32 cs3rcr2;
422573960acSFabio Estevam 	u32 cs3wcr1;
423573960acSFabio Estevam 	u32 cs3wcr2;
424573960acSFabio Estevam 
425573960acSFabio Estevam 	u32 unused[12];
426573960acSFabio Estevam 
427573960acSFabio Estevam 	u32 wcr;
428573960acSFabio Estevam 	u32 wiar;
429573960acSFabio Estevam 	u32 ear;
430573960acSFabio Estevam };
431573960acSFabio Estevam 
43223608e23SJason Liu /* System Reset Controller (SRC) */
43323608e23SJason Liu struct src {
43423608e23SJason Liu 	u32	scr;
43523608e23SJason Liu 	u32	sbmr1;
43623608e23SJason Liu 	u32	srsr;
43723608e23SJason Liu 	u32	reserved1[2];
43823608e23SJason Liu 	u32	sisr;
43923608e23SJason Liu 	u32	simr;
44023608e23SJason Liu 	u32     sbmr2;
44123608e23SJason Liu 	u32     gpr1;
44223608e23SJason Liu 	u32     gpr2;
44323608e23SJason Liu 	u32     gpr3;
44423608e23SJason Liu 	u32     gpr4;
44523608e23SJason Liu 	u32     gpr5;
44623608e23SJason Liu 	u32     gpr6;
44723608e23SJason Liu 	u32     gpr7;
44823608e23SJason Liu 	u32     gpr8;
44923608e23SJason Liu 	u32     gpr9;
45023608e23SJason Liu 	u32     gpr10;
45123608e23SJason Liu };
45223608e23SJason Liu 
4530623d375SPeng Fan #define SRC_SCR_M4_ENABLE_OFFSET                22
4540623d375SPeng Fan #define SRC_SCR_M4_ENABLE_MASK                  (1 << 22)
4550623d375SPeng Fan #define SRC_SCR_M4C_NON_SCLR_RST_OFFSET         4
4560623d375SPeng Fan #define SRC_SCR_M4C_NON_SCLR_RST_MASK           (1 << 4)
4570623d375SPeng Fan 
4583a217731SFabio Estevam /* GPR1 bitfields */
459d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_APP_CLK_REQ_N		BIT(30)
460d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_PCIE_EXIT_L1		BIT(28)
461d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_PCIE_RDY_L23		BIT(27)
462d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_PCIE_ENTER_L1		BIT(26)
463d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_MIPI_COLOR_SW		BIT(25)
464d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_DPI_OFF			BIT(24)
465d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_EXC_MON_SLVE		BIT(22)
4663a217731SFabio Estevam #define IOMUXC_GPR1_ENET_CLK_SEL_OFFSET		21
4673a217731SFabio Estevam #define IOMUXC_GPR1_ENET_CLK_SEL_MASK		(1 << IOMUXC_GPR1_ENET_CLK_SEL_OFFSET)
468d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_MIPI_IPU2_MUX_IOMUX		BIT(20)
469d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_MIPI_IPU1_MUX_IOMUX		BIT(19)
470d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_PCIE_TEST_PD			BIT(18)
471d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_IPU_VPU_MUX_IPU2		BIT(17)
472d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_PCIE_REF_CLK_EN		BIT(16)
473d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_USB_EXP_MODE			BIT(15)
474d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_PCIE_INT			BIT(14)
4754a4d3a7dSHeiko Schocher #define IOMUXC_GPR1_USB_OTG_ID_OFFSET		13
4764a4d3a7dSHeiko Schocher #define IOMUXC_GPR1_USB_OTG_ID_SEL_MASK		(1 << IOMUXC_GPR1_USB_OTG_ID_OFFSET)
477d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_GINT				BIT(12)
478d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ADDRS3_MASK			(0x3 << 10)
479d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ADDRS3_32MB			(0x0 << 10)
480d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ADDRS3_64MB			(0x1 << 10)
481d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ADDRS3_128MB			(0x2 << 10)
482d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ACT_CS3			BIT(9)
483d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ADDRS2_MASK			(0x3 << 7)
484d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ACT_CS2			BIT(6)
485d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ADDRS1_MASK			(0x3 << 4)
486d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ACT_CS1			BIT(3)
487d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ADDRS0_OFFSET		(1)
488d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ADDRS0_MASK			(0x3 << 1)
489d62f2f8cSHeiko Schocher #define IOMUXC_GPR1_ACT_CS0			BIT(0)
4903a217731SFabio Estevam 
491a83e1b7bSEric Nelson /* GPR3 bitfields */
492a83e1b7bSEric Nelson #define IOMUXC_GPR3_GPU_DBG_OFFSET		29
493a83e1b7bSEric Nelson #define IOMUXC_GPR3_GPU_DBG_MASK		(3<<IOMUXC_GPR3_GPU_DBG_OFFSET)
494a83e1b7bSEric Nelson #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET	28
495a83e1b7bSEric Nelson #define IOMUXC_GPR3_BCH_WR_CACHE_CTL_MASK	(1<<IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET)
496a83e1b7bSEric Nelson #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET	27
497a83e1b7bSEric Nelson #define IOMUXC_GPR3_BCH_RD_CACHE_CTL_MASK	(1<<IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET)
498a83e1b7bSEric Nelson #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET	26
499a83e1b7bSEric Nelson #define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_MASK	(1<<IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET)
500a83e1b7bSEric Nelson #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET	25
501a83e1b7bSEric Nelson #define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_MASK	(1<<IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET)
502a83e1b7bSEric Nelson #define IOMUXC_GPR3_OCRAM_CTL_OFFSET		21
503a83e1b7bSEric Nelson #define IOMUXC_GPR3_OCRAM_CTL_MASK		(0xf<<IOMUXC_GPR3_OCRAM_CTL_OFFSET)
504a83e1b7bSEric Nelson #define IOMUXC_GPR3_OCRAM_STATUS_OFFSET		17
505a83e1b7bSEric Nelson #define IOMUXC_GPR3_OCRAM_STATUS_MASK		(0xf<<IOMUXC_GPR3_OCRAM_STATUS_OFFSET)
506a83e1b7bSEric Nelson #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET	16
507a83e1b7bSEric Nelson #define IOMUXC_GPR3_CORE3_DBG_ACK_EN_MASK	(1<<IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET)
508a83e1b7bSEric Nelson #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET	15
509a83e1b7bSEric Nelson #define IOMUXC_GPR3_CORE2_DBG_ACK_EN_MASK	(1<<IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET)
510a83e1b7bSEric Nelson #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET	14
511a83e1b7bSEric Nelson #define IOMUXC_GPR3_CORE1_DBG_ACK_EN_MASK	(1<<IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET)
512a83e1b7bSEric Nelson #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET	13
513a83e1b7bSEric Nelson #define IOMUXC_GPR3_CORE0_DBG_ACK_EN_MASK	(1<<IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET)
514a83e1b7bSEric Nelson #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET	12
515a83e1b7bSEric Nelson #define IOMUXC_GPR3_TZASC2_BOOT_LOCK_MASK	(1<<IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET)
516a83e1b7bSEric Nelson #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET	11
517a83e1b7bSEric Nelson #define IOMUXC_GPR3_TZASC1_BOOT_LOCK_MASK	(1<<IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET)
518a83e1b7bSEric Nelson #define IOMUXC_GPR3_IPU_DIAG_OFFSET		10
519a83e1b7bSEric Nelson #define IOMUXC_GPR3_IPU_DIAG_MASK		(1<<IOMUXC_GPR3_IPU_DIAG_OFFSET)
520a83e1b7bSEric Nelson 
521a83e1b7bSEric Nelson #define IOMUXC_GPR3_MUX_SRC_IPU1_DI0	0
522a83e1b7bSEric Nelson #define IOMUXC_GPR3_MUX_SRC_IPU1_DI1	1
523a83e1b7bSEric Nelson #define IOMUXC_GPR3_MUX_SRC_IPU2_DI0	2
524a83e1b7bSEric Nelson #define IOMUXC_GPR3_MUX_SRC_IPU2_DI1	3
525a83e1b7bSEric Nelson 
526a83e1b7bSEric Nelson #define IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET	8
527a83e1b7bSEric Nelson #define IOMUXC_GPR3_LVDS1_MUX_CTL_MASK		(3<<IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET)
528a83e1b7bSEric Nelson 
529a83e1b7bSEric Nelson #define IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET	6
530a83e1b7bSEric Nelson #define IOMUXC_GPR3_LVDS0_MUX_CTL_MASK		(3<<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET)
531a83e1b7bSEric Nelson 
532a83e1b7bSEric Nelson #define IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET		4
533a83e1b7bSEric Nelson #define IOMUXC_GPR3_MIPI_MUX_CTL_MASK		(3<<IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET)
534a83e1b7bSEric Nelson 
535a83e1b7bSEric Nelson #define IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET		2
536a83e1b7bSEric Nelson #define IOMUXC_GPR3_HDMI_MUX_CTL_MASK		(3<<IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET)
537a83e1b7bSEric Nelson 
538d62f2f8cSHeiko Schocher /* gpr12 bitfields */
539d62f2f8cSHeiko Schocher #define IOMUXC_GPR12_ARMP_IPG_CLK_EN		BIT(27)
540d62f2f8cSHeiko Schocher #define IOMUXC_GPR12_ARMP_AHB_CLK_EN		BIT(26)
541d62f2f8cSHeiko Schocher #define IOMUXC_GPR12_ARMP_ATB_CLK_EN		BIT(25)
542d62f2f8cSHeiko Schocher #define IOMUXC_GPR12_ARMP_APB_CLK_EN		BIT(24)
543d62f2f8cSHeiko Schocher #define IOMUXC_GPR12_DEVICE_TYPE		(0xf << 12)
544d62f2f8cSHeiko Schocher #define IOMUXC_GPR12_PCIE_CTL_2			BIT(10)
545d62f2f8cSHeiko Schocher #define IOMUXC_GPR12_LOS_LEVEL			(0x1f << 4)
546a83e1b7bSEric Nelson 
547de710a14SEric Nelson struct iomuxc {
548bc32fc69SPeng Fan #if (defined(CONFIG_MX6SX) || defined(CONFIG_MX6UL))
549aeadf065SFabio Estevam 	u8 reserved[0x4000];
550aeadf065SFabio Estevam #endif
551de710a14SEric Nelson 	u32 gpr[14];
552de710a14SEric Nelson };
553de710a14SEric Nelson 
554ac17dcf6SFabio Estevam struct gpc {
555ac17dcf6SFabio Estevam 	u32	cntr;
556ac17dcf6SFabio Estevam 	u32	pgr;
557ac17dcf6SFabio Estevam 	u32	imr1;
558ac17dcf6SFabio Estevam 	u32	imr2;
559ac17dcf6SFabio Estevam 	u32	imr3;
560ac17dcf6SFabio Estevam 	u32	imr4;
561ac17dcf6SFabio Estevam 	u32	isr1;
562ac17dcf6SFabio Estevam 	u32	isr2;
563ac17dcf6SFabio Estevam 	u32	isr3;
564ac17dcf6SFabio Estevam 	u32	isr4;
565ac17dcf6SFabio Estevam };
566ac17dcf6SFabio Estevam 
567de710a14SEric Nelson #define IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET		20
568de710a14SEric Nelson #define IOMUXC_GPR2_COUNTER_RESET_VAL_MASK		(3<<IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET)
569de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET		16
570de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CLK_SHIFT_MASK			(7<<IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET)
571de710a14SEric Nelson 
572de710a14SEric Nelson #define IOMUXC_GPR2_BGREF_RRMODE_OFFSET			15
573de710a14SEric Nelson #define IOMUXC_GPR2_BGREF_RRMODE_MASK			(1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
574de710a14SEric Nelson #define IOMUXC_GPR2_BGREF_RRMODE_INTERNAL_RES		(1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
575de710a14SEric Nelson #define IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES		(0<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
576de710a14SEric Nelson #define IOMUXC_GPR2_VSYNC_ACTIVE_HIGH	0
577de710a14SEric Nelson #define IOMUXC_GPR2_VSYNC_ACTIVE_LOW	1
578de710a14SEric Nelson 
579de710a14SEric Nelson #define IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET		10
580de710a14SEric Nelson #define IOMUXC_GPR2_DI1_VS_POLARITY_MASK		(1<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
581de710a14SEric Nelson #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH		(IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
582de710a14SEric Nelson #define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW		(IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
583de710a14SEric Nelson 
584de710a14SEric Nelson #define IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET		9
585de710a14SEric Nelson #define IOMUXC_GPR2_DI0_VS_POLARITY_MASK		(1<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
586de710a14SEric Nelson #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_HIGH		(IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
587de710a14SEric Nelson #define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW		(IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
588de710a14SEric Nelson 
589de710a14SEric Nelson #define IOMUXC_GPR2_BITMAP_SPWG	0
590de710a14SEric Nelson #define IOMUXC_GPR2_BITMAP_JEIDA	1
591de710a14SEric Nelson 
592de710a14SEric Nelson #define IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET		8
593de710a14SEric Nelson #define IOMUXC_GPR2_BIT_MAPPING_CH1_MASK		(1<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
594de710a14SEric Nelson #define IOMUXC_GPR2_BIT_MAPPING_CH1_JEIDA		(IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
595de710a14SEric Nelson #define IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG		(IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
596de710a14SEric Nelson 
597de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_18	0
598de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_24	1
599de710a14SEric Nelson 
600de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET		7
601de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_CH1_MASK			(1<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
602de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT		(IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
603de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT		(IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
604de710a14SEric Nelson 
605de710a14SEric Nelson #define IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET		6
606de710a14SEric Nelson #define IOMUXC_GPR2_BIT_MAPPING_CH0_MASK		(1<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
607de710a14SEric Nelson #define IOMUXC_GPR2_BIT_MAPPING_CH0_JEIDA		(IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
608de710a14SEric Nelson #define IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG		(IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
609de710a14SEric Nelson 
610de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET		5
611de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_CH0_MASK			(1<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
612de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT		(IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
613de710a14SEric Nelson #define IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT		(IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
614de710a14SEric Nelson 
615de710a14SEric Nelson #define IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET		4
616de710a14SEric Nelson #define IOMUXC_GPR2_SPLIT_MODE_EN_MASK			(1<<IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET)
617de710a14SEric Nelson 
618de710a14SEric Nelson #define IOMUXC_GPR2_MODE_DISABLED	0
619de710a14SEric Nelson #define IOMUXC_GPR2_MODE_ENABLED_DI0	1
6207aa1e8bbSPierre Aubert #define IOMUXC_GPR2_MODE_ENABLED_DI1	3
621de710a14SEric Nelson 
622de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET		2
623de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH1_MODE_MASK			(3<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
624de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED		(IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
625de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0		(IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
626de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI1		(IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
627de710a14SEric Nelson 
628de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET		0
629de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH0_MODE_MASK			(3<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
630de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH0_MODE_DISABLED		(IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
631de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0		(IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
632de710a14SEric Nelson #define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI1		(IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
633de710a14SEric Nelson 
634d5c37c9cSEric Nelson /* ECSPI registers */
635d5c37c9cSEric Nelson struct cspi_regs {
636d5c37c9cSEric Nelson 	u32 rxdata;
637d5c37c9cSEric Nelson 	u32 txdata;
638d5c37c9cSEric Nelson 	u32 ctrl;
639d5c37c9cSEric Nelson 	u32 cfg;
640d5c37c9cSEric Nelson 	u32 intr;
641d5c37c9cSEric Nelson 	u32 dma;
642d5c37c9cSEric Nelson 	u32 stat;
643d5c37c9cSEric Nelson 	u32 period;
644d5c37c9cSEric Nelson };
645d5c37c9cSEric Nelson 
646d5c37c9cSEric Nelson /*
647d5c37c9cSEric Nelson  * CSPI register definitions
648d5c37c9cSEric Nelson  */
649d5c37c9cSEric Nelson #define MXC_ECSPI
650d5c37c9cSEric Nelson #define MXC_CSPICTRL_EN		(1 << 0)
651d5c37c9cSEric Nelson #define MXC_CSPICTRL_MODE	(1 << 1)
652d5c37c9cSEric Nelson #define MXC_CSPICTRL_XCH	(1 << 2)
6530f1411bcSFabio Estevam #define MXC_CSPICTRL_MODE_MASK (0xf << 4)
654d5c37c9cSEric Nelson #define MXC_CSPICTRL_CHIPSELECT(x)	(((x) & 0x3) << 12)
655d5c37c9cSEric Nelson #define MXC_CSPICTRL_BITCOUNT(x)	(((x) & 0xfff) << 20)
656d5c37c9cSEric Nelson #define MXC_CSPICTRL_PREDIV(x)	(((x) & 0xF) << 12)
657d5c37c9cSEric Nelson #define MXC_CSPICTRL_POSTDIV(x)	(((x) & 0xF) << 8)
658d5c37c9cSEric Nelson #define MXC_CSPICTRL_SELCHAN(x)	(((x) & 0x3) << 18)
659d5c37c9cSEric Nelson #define MXC_CSPICTRL_MAXBITS	0xfff
660d5c37c9cSEric Nelson #define MXC_CSPICTRL_TC		(1 << 7)
661d5c37c9cSEric Nelson #define MXC_CSPICTRL_RXOVF	(1 << 6)
662d5c37c9cSEric Nelson #define MXC_CSPIPERIOD_32KHZ	(1 << 15)
663d5c37c9cSEric Nelson #define MAX_SPI_BYTES	32
664a0ae0091SHeiko Schocher #define SPI_MAX_NUM	4
665d5c37c9cSEric Nelson 
666d5c37c9cSEric Nelson /* Bit position inside CTRL register to be associated with SS */
667d5c37c9cSEric Nelson #define MXC_CSPICTRL_CHAN	18
668d5c37c9cSEric Nelson 
669d5c37c9cSEric Nelson /* Bit position inside CON register to be associated with SS */
670d7cbcc76SMarkus Niebel #define MXC_CSPICON_PHA		0  /* SCLK phase control */
671d7cbcc76SMarkus Niebel #define MXC_CSPICON_POL		4  /* SCLK polarity */
672d7cbcc76SMarkus Niebel #define MXC_CSPICON_SSPOL	12 /* SS polarity */
673d7cbcc76SMarkus Niebel #define MXC_CSPICON_CTL		20 /* inactive state of SCLK */
674bc32fc69SPeng Fan #if defined(CONFIG_MX6SL) || defined(CONFIG_MX6DL) || defined(CONFIG_MX6UL)
67525b4aa14SFabio Estevam #define MXC_SPI_BASE_ADDRESSES \
67625b4aa14SFabio Estevam 	ECSPI1_BASE_ADDR, \
67725b4aa14SFabio Estevam 	ECSPI2_BASE_ADDR, \
67825b4aa14SFabio Estevam 	ECSPI3_BASE_ADDR, \
67925b4aa14SFabio Estevam 	ECSPI4_BASE_ADDR
68025b4aa14SFabio Estevam #else
681d5c37c9cSEric Nelson #define MXC_SPI_BASE_ADDRESSES \
682d5c37c9cSEric Nelson 	ECSPI1_BASE_ADDR, \
683d5c37c9cSEric Nelson 	ECSPI2_BASE_ADDR, \
684d5c37c9cSEric Nelson 	ECSPI3_BASE_ADDR, \
685d5c37c9cSEric Nelson 	ECSPI4_BASE_ADDR, \
686d5c37c9cSEric Nelson 	ECSPI5_BASE_ADDR
68725b4aa14SFabio Estevam #endif
688d5c37c9cSEric Nelson 
6898f3ff11cSBenoît Thébaudeau struct ocotp_regs {
69023608e23SJason Liu 	u32	ctrl;
69123608e23SJason Liu 	u32	ctrl_set;
69223608e23SJason Liu 	u32     ctrl_clr;
69323608e23SJason Liu 	u32	ctrl_tog;
69423608e23SJason Liu 	u32	timing;
69523608e23SJason Liu 	u32     rsvd0[3];
69623608e23SJason Liu 	u32     data;
69723608e23SJason Liu 	u32     rsvd1[3];
69823608e23SJason Liu 	u32     read_ctrl;
69923608e23SJason Liu 	u32     rsvd2[3];
7008f3ff11cSBenoît Thébaudeau 	u32	read_fuse_data;
70123608e23SJason Liu 	u32     rsvd3[3];
7028f3ff11cSBenoît Thébaudeau 	u32	sw_sticky;
70323608e23SJason Liu 	u32     rsvd4[3];
70423608e23SJason Liu 	u32     scs;
70523608e23SJason Liu 	u32     scs_set;
70623608e23SJason Liu 	u32     scs_clr;
70723608e23SJason Liu 	u32     scs_tog;
70823608e23SJason Liu 	u32     crc_addr;
70923608e23SJason Liu 	u32     rsvd5[3];
71023608e23SJason Liu 	u32     crc_value;
71123608e23SJason Liu 	u32     rsvd6[3];
71223608e23SJason Liu 	u32     version;
713bd2e27c0SJason Liu 	u32     rsvd7[0xdb];
71423608e23SJason Liu 
7157296a023SPeng Fan 	/* fuse banks */
71623608e23SJason Liu 	struct fuse_bank {
71723608e23SJason Liu 		u32	fuse_regs[0x20];
7187296a023SPeng Fan 	} bank[0];
71923608e23SJason Liu };
72023608e23SJason Liu 
7216adbd302SBenoît Thébaudeau struct fuse_bank0_regs {
7226adbd302SBenoît Thébaudeau 	u32	lock;
7236adbd302SBenoît Thébaudeau 	u32	rsvd0[3];
7246adbd302SBenoît Thébaudeau 	u32	uid_low;
7256adbd302SBenoît Thébaudeau 	u32	rsvd1[3];
7266adbd302SBenoît Thébaudeau 	u32	uid_high;
727b83c709eSStefano Babic 	u32	rsvd2[3];
7281730af1bSPeng Fan 	u32	cfg2;
7291730af1bSPeng Fan 	u32	rsvd3[3];
7301730af1bSPeng Fan 	u32	cfg3;
7311730af1bSPeng Fan 	u32	rsvd4[3];
7321730af1bSPeng Fan 	u32	cfg4;
7331730af1bSPeng Fan 	u32	rsvd5[3];
734b83c709eSStefano Babic 	u32	cfg5;
735b83c709eSStefano Babic 	u32	rsvd6[3];
7361730af1bSPeng Fan 	u32	cfg6;
7371730af1bSPeng Fan 	u32	rsvd7[3];
7386adbd302SBenoît Thébaudeau };
7396adbd302SBenoît Thébaudeau 
740d43e0ab4STim Harvey struct fuse_bank1_regs {
741d43e0ab4STim Harvey 	u32	mem0;
742d43e0ab4STim Harvey 	u32	rsvd0[3];
743d43e0ab4STim Harvey 	u32	mem1;
744d43e0ab4STim Harvey 	u32	rsvd1[3];
745d43e0ab4STim Harvey 	u32	mem2;
746d43e0ab4STim Harvey 	u32	rsvd2[3];
747d43e0ab4STim Harvey 	u32	mem3;
748d43e0ab4STim Harvey 	u32	rsvd3[3];
749d43e0ab4STim Harvey 	u32	mem4;
750d43e0ab4STim Harvey 	u32	rsvd4[3];
751d43e0ab4STim Harvey 	u32	ana0;
752d43e0ab4STim Harvey 	u32	rsvd5[3];
753d43e0ab4STim Harvey 	u32	ana1;
754d43e0ab4STim Harvey 	u32	rsvd6[3];
755d43e0ab4STim Harvey 	u32	ana2;
756d43e0ab4STim Harvey 	u32	rsvd7[3];
757d43e0ab4STim Harvey };
758d43e0ab4STim Harvey 
75905d54b82SFabio Estevam struct fuse_bank4_regs {
76005d54b82SFabio Estevam 	u32 sjc_resp_low;
76105d54b82SFabio Estevam 	u32 rsvd0[3];
76205d54b82SFabio Estevam 	u32 sjc_resp_high;
76305d54b82SFabio Estevam 	u32 rsvd1[3];
764d4d1dd67SYe Li 	u32 mac_addr0;
76505d54b82SFabio Estevam 	u32 rsvd2[3];
766d4d1dd67SYe Li 	u32 mac_addr1;
76705d54b82SFabio Estevam 	u32 rsvd3[3];
768d4d1dd67SYe Li 	u32 mac_addr2; /*For i.MX6SX and i.MX6UL*/
76905d54b82SFabio Estevam 	u32 rsvd4[7];
77005d54b82SFabio Estevam 	u32 gp1;
771bc32fc69SPeng Fan 	u32 rsvd5[3];
772bc32fc69SPeng Fan 	u32 gp2;
773bc32fc69SPeng Fan 	u32 rsvd6[3];
77405d54b82SFabio Estevam };
77523608e23SJason Liu 
776f2f77458SJason Liu struct aipstz_regs {
777f2f77458SJason Liu 	u32	mprot0;
778f2f77458SJason Liu 	u32	mprot1;
779f2f77458SJason Liu 	u32	rsvd[0xe];
780f2f77458SJason Liu 	u32	opacr0;
781f2f77458SJason Liu 	u32	opacr1;
782f2f77458SJason Liu 	u32	opacr2;
783f2f77458SJason Liu 	u32	opacr3;
784f2f77458SJason Liu 	u32	opacr4;
785f2f77458SJason Liu };
786f2f77458SJason Liu 
787a7683867SFabio Estevam struct anatop_regs {
788a7683867SFabio Estevam 	u32	pll_sys;		/* 0x000 */
789a7683867SFabio Estevam 	u32	pll_sys_set;		/* 0x004 */
790a7683867SFabio Estevam 	u32	pll_sys_clr;		/* 0x008 */
791a7683867SFabio Estevam 	u32	pll_sys_tog;		/* 0x00c */
792a7683867SFabio Estevam 	u32	usb1_pll_480_ctrl;	/* 0x010 */
793a7683867SFabio Estevam 	u32	usb1_pll_480_ctrl_set;	/* 0x014 */
794a7683867SFabio Estevam 	u32	usb1_pll_480_ctrl_clr;	/* 0x018 */
795a7683867SFabio Estevam 	u32	usb1_pll_480_ctrl_tog;	/* 0x01c */
796a7683867SFabio Estevam 	u32	usb2_pll_480_ctrl;	/* 0x020 */
797a7683867SFabio Estevam 	u32	usb2_pll_480_ctrl_set;	/* 0x024 */
798a7683867SFabio Estevam 	u32	usb2_pll_480_ctrl_clr;	/* 0x028 */
799a7683867SFabio Estevam 	u32	usb2_pll_480_ctrl_tog;	/* 0x02c */
800a7683867SFabio Estevam 	u32	pll_528;		/* 0x030 */
801a7683867SFabio Estevam 	u32	pll_528_set;		/* 0x034 */
802a7683867SFabio Estevam 	u32	pll_528_clr;		/* 0x038 */
803a7683867SFabio Estevam 	u32	pll_528_tog;		/* 0x03c */
804a7683867SFabio Estevam 	u32	pll_528_ss;		/* 0x040 */
805a7683867SFabio Estevam 	u32	rsvd0[3];
806a7683867SFabio Estevam 	u32	pll_528_num;		/* 0x050 */
807a7683867SFabio Estevam 	u32	rsvd1[3];
808a7683867SFabio Estevam 	u32	pll_528_denom;		/* 0x060 */
809a7683867SFabio Estevam 	u32	rsvd2[3];
810a7683867SFabio Estevam 	u32	pll_audio;		/* 0x070 */
811a7683867SFabio Estevam 	u32	pll_audio_set;		/* 0x074 */
812a7683867SFabio Estevam 	u32	pll_audio_clr;		/* 0x078 */
813a7683867SFabio Estevam 	u32	pll_audio_tog;		/* 0x07c */
814a7683867SFabio Estevam 	u32	pll_audio_num;		/* 0x080 */
815a7683867SFabio Estevam 	u32	rsvd3[3];
816a7683867SFabio Estevam 	u32	pll_audio_denom;	/* 0x090 */
817a7683867SFabio Estevam 	u32	rsvd4[3];
818a7683867SFabio Estevam 	u32	pll_video;		/* 0x0a0 */
819a7683867SFabio Estevam 	u32	pll_video_set;		/* 0x0a4 */
820a7683867SFabio Estevam 	u32	pll_video_clr;		/* 0x0a8 */
821a7683867SFabio Estevam 	u32	pll_video_tog;		/* 0x0ac */
822a7683867SFabio Estevam 	u32	pll_video_num;		/* 0x0b0 */
823a7683867SFabio Estevam 	u32	rsvd5[3];
824a7683867SFabio Estevam 	u32	pll_video_denom;	/* 0x0c0 */
825a7683867SFabio Estevam 	u32	rsvd6[3];
826a7683867SFabio Estevam 	u32	pll_mlb;		/* 0x0d0 */
827a7683867SFabio Estevam 	u32	pll_mlb_set;		/* 0x0d4 */
828a7683867SFabio Estevam 	u32	pll_mlb_clr;		/* 0x0d8 */
829a7683867SFabio Estevam 	u32	pll_mlb_tog;		/* 0x0dc */
830a7683867SFabio Estevam 	u32	pll_enet;		/* 0x0e0 */
831a7683867SFabio Estevam 	u32	pll_enet_set;		/* 0x0e4 */
832a7683867SFabio Estevam 	u32	pll_enet_clr;		/* 0x0e8 */
833a7683867SFabio Estevam 	u32	pll_enet_tog;		/* 0x0ec */
834a7683867SFabio Estevam 	u32	pfd_480;		/* 0x0f0 */
835a7683867SFabio Estevam 	u32	pfd_480_set;		/* 0x0f4 */
836a7683867SFabio Estevam 	u32	pfd_480_clr;		/* 0x0f8 */
837a7683867SFabio Estevam 	u32	pfd_480_tog;		/* 0x0fc */
838a7683867SFabio Estevam 	u32	pfd_528;		/* 0x100 */
839a7683867SFabio Estevam 	u32	pfd_528_set;		/* 0x104 */
840a7683867SFabio Estevam 	u32	pfd_528_clr;		/* 0x108 */
841a7683867SFabio Estevam 	u32	pfd_528_tog;		/* 0x10c */
842a7683867SFabio Estevam 	u32	reg_1p1;		/* 0x110 */
843a7683867SFabio Estevam 	u32	reg_1p1_set;		/* 0x114 */
844a7683867SFabio Estevam 	u32	reg_1p1_clr;		/* 0x118 */
845a7683867SFabio Estevam 	u32	reg_1p1_tog;		/* 0x11c */
846a7683867SFabio Estevam 	u32	reg_3p0;		/* 0x120 */
847a7683867SFabio Estevam 	u32	reg_3p0_set;		/* 0x124 */
848a7683867SFabio Estevam 	u32	reg_3p0_clr;		/* 0x128 */
849a7683867SFabio Estevam 	u32	reg_3p0_tog;		/* 0x12c */
850a7683867SFabio Estevam 	u32	reg_2p5;		/* 0x130 */
851a7683867SFabio Estevam 	u32	reg_2p5_set;		/* 0x134 */
852a7683867SFabio Estevam 	u32	reg_2p5_clr;		/* 0x138 */
853a7683867SFabio Estevam 	u32	reg_2p5_tog;		/* 0x13c */
854a7683867SFabio Estevam 	u32	reg_core;		/* 0x140 */
855a7683867SFabio Estevam 	u32	reg_core_set;		/* 0x144 */
856a7683867SFabio Estevam 	u32	reg_core_clr;		/* 0x148 */
857a7683867SFabio Estevam 	u32	reg_core_tog;		/* 0x14c */
858a7683867SFabio Estevam 	u32	ana_misc0;		/* 0x150 */
859a7683867SFabio Estevam 	u32	ana_misc0_set;		/* 0x154 */
860a7683867SFabio Estevam 	u32	ana_misc0_clr;		/* 0x158 */
861a7683867SFabio Estevam 	u32	ana_misc0_tog;		/* 0x15c */
862a7683867SFabio Estevam 	u32	ana_misc1;		/* 0x160 */
863a7683867SFabio Estevam 	u32	ana_misc1_set;		/* 0x164 */
864a7683867SFabio Estevam 	u32	ana_misc1_clr;		/* 0x168 */
865a7683867SFabio Estevam 	u32	ana_misc1_tog;		/* 0x16c */
866a7683867SFabio Estevam 	u32	ana_misc2;		/* 0x170 */
867a7683867SFabio Estevam 	u32	ana_misc2_set;		/* 0x174 */
868a7683867SFabio Estevam 	u32	ana_misc2_clr;		/* 0x178 */
869a7683867SFabio Estevam 	u32	ana_misc2_tog;		/* 0x17c */
870a7683867SFabio Estevam 	u32	tempsense0;		/* 0x180 */
871a7683867SFabio Estevam 	u32	tempsense0_set;		/* 0x184 */
872a7683867SFabio Estevam 	u32	tempsense0_clr;		/* 0x188 */
873a7683867SFabio Estevam 	u32	tempsense0_tog;		/* 0x18c */
874a7683867SFabio Estevam 	u32	tempsense1;		/* 0x190 */
875a7683867SFabio Estevam 	u32	tempsense1_set;		/* 0x194 */
876a7683867SFabio Estevam 	u32	tempsense1_clr;		/* 0x198 */
877a7683867SFabio Estevam 	u32	tempsense1_tog;		/* 0x19c */
878a7683867SFabio Estevam 	u32	usb1_vbus_detect;	/* 0x1a0 */
879a7683867SFabio Estevam 	u32	usb1_vbus_detect_set;	/* 0x1a4 */
880a7683867SFabio Estevam 	u32	usb1_vbus_detect_clr;	/* 0x1a8 */
881a7683867SFabio Estevam 	u32	usb1_vbus_detect_tog;	/* 0x1ac */
882a7683867SFabio Estevam 	u32	usb1_chrg_detect;	/* 0x1b0 */
883a7683867SFabio Estevam 	u32	usb1_chrg_detect_set;	/* 0x1b4 */
884a7683867SFabio Estevam 	u32	usb1_chrg_detect_clr;	/* 0x1b8 */
885a7683867SFabio Estevam 	u32	usb1_chrg_detect_tog;	/* 0x1bc */
886a7683867SFabio Estevam 	u32	usb1_vbus_det_stat;	/* 0x1c0 */
887a7683867SFabio Estevam 	u32	usb1_vbus_det_stat_set;	/* 0x1c4 */
888a7683867SFabio Estevam 	u32	usb1_vbus_det_stat_clr;	/* 0x1c8 */
889a7683867SFabio Estevam 	u32	usb1_vbus_det_stat_tog;	/* 0x1cc */
890a7683867SFabio Estevam 	u32	usb1_chrg_det_stat;	/* 0x1d0 */
891a7683867SFabio Estevam 	u32	usb1_chrg_det_stat_set;	/* 0x1d4 */
892a7683867SFabio Estevam 	u32	usb1_chrg_det_stat_clr;	/* 0x1d8 */
893a7683867SFabio Estevam 	u32	usb1_chrg_det_stat_tog;	/* 0x1dc */
894a7683867SFabio Estevam 	u32	usb1_loopback;		/* 0x1e0 */
895a7683867SFabio Estevam 	u32	usb1_loopback_set;	/* 0x1e4 */
896a7683867SFabio Estevam 	u32	usb1_loopback_clr;	/* 0x1e8 */
897a7683867SFabio Estevam 	u32	usb1_loopback_tog;	/* 0x1ec */
898a7683867SFabio Estevam 	u32	usb1_misc;		/* 0x1f0 */
899a7683867SFabio Estevam 	u32	usb1_misc_set;		/* 0x1f4 */
900a7683867SFabio Estevam 	u32	usb1_misc_clr;		/* 0x1f8 */
901a7683867SFabio Estevam 	u32	usb1_misc_tog;		/* 0x1fc */
902a7683867SFabio Estevam 	u32	usb2_vbus_detect;	/* 0x200 */
903a7683867SFabio Estevam 	u32	usb2_vbus_detect_set;	/* 0x204 */
904a7683867SFabio Estevam 	u32	usb2_vbus_detect_clr;	/* 0x208 */
905a7683867SFabio Estevam 	u32	usb2_vbus_detect_tog;	/* 0x20c */
906a7683867SFabio Estevam 	u32	usb2_chrg_detect;	/* 0x210 */
907a7683867SFabio Estevam 	u32	usb2_chrg_detect_set;	/* 0x214 */
908a7683867SFabio Estevam 	u32	usb2_chrg_detect_clr;	/* 0x218 */
909a7683867SFabio Estevam 	u32	usb2_chrg_detect_tog;	/* 0x21c */
910a7683867SFabio Estevam 	u32	usb2_vbus_det_stat;	/* 0x220 */
911a7683867SFabio Estevam 	u32	usb2_vbus_det_stat_set;	/* 0x224 */
912a7683867SFabio Estevam 	u32	usb2_vbus_det_stat_clr;	/* 0x228 */
913a7683867SFabio Estevam 	u32	usb2_vbus_det_stat_tog;	/* 0x22c */
914a7683867SFabio Estevam 	u32	usb2_chrg_det_stat;	/* 0x230 */
915a7683867SFabio Estevam 	u32	usb2_chrg_det_stat_set;	/* 0x234 */
916a7683867SFabio Estevam 	u32	usb2_chrg_det_stat_clr;	/* 0x238 */
917a7683867SFabio Estevam 	u32	usb2_chrg_det_stat_tog;	/* 0x23c */
918a7683867SFabio Estevam 	u32	usb2_loopback;		/* 0x240 */
919a7683867SFabio Estevam 	u32	usb2_loopback_set;	/* 0x244 */
920a7683867SFabio Estevam 	u32	usb2_loopback_clr;	/* 0x248 */
921a7683867SFabio Estevam 	u32	usb2_loopback_tog;	/* 0x24c */
922a7683867SFabio Estevam 	u32	usb2_misc;		/* 0x250 */
923a7683867SFabio Estevam 	u32	usb2_misc_set;		/* 0x254 */
924a7683867SFabio Estevam 	u32	usb2_misc_clr;		/* 0x258 */
925a7683867SFabio Estevam 	u32	usb2_misc_tog;		/* 0x25c */
926a7683867SFabio Estevam 	u32	digprog;		/* 0x260 */
92720332a06STroy Kisky 	u32	reserved1[7];
92820332a06STroy Kisky 	u32	digprog_sololite;	/* 0x280 */
929a7683867SFabio Estevam };
930a7683867SFabio Estevam 
9313fc4176dSEric Nelson #define ANATOP_PFD_FRAC_SHIFT(n)	((n)*8)
9323fc4176dSEric Nelson #define ANATOP_PFD_FRAC_MASK(n)	(0x3f<<ANATOP_PFD_FRAC_SHIFT(n))
9333fc4176dSEric Nelson #define ANATOP_PFD_STABLE_SHIFT(n)	(6+((n)*8))
9343fc4176dSEric Nelson #define ANATOP_PFD_STABLE_MASK(n)	(1<<ANATOP_PFD_STABLE_SHIFT(n))
9353fc4176dSEric Nelson #define ANATOP_PFD_CLKGATE_SHIFT(n)	(7+((n)*8))
9363fc4176dSEric Nelson #define ANATOP_PFD_CLKGATE_MASK(n)	(1<<ANATOP_PFD_CLKGATE_SHIFT(n))
937e66ad6e7SEric Nelson 
93876c91e66SFabio Estevam struct wdog_regs {
93976c91e66SFabio Estevam 	u16	wcr;	/* Control */
94076c91e66SFabio Estevam 	u16	wsr;	/* Service */
94176c91e66SFabio Estevam 	u16	wrsr;	/* Reset Status */
94276c91e66SFabio Estevam 	u16	wicr;	/* Interrupt Control */
94376c91e66SFabio Estevam 	u16	wmcr;	/* Miscellaneous Control */
94476c91e66SFabio Estevam };
94576c91e66SFabio Estevam 
946aafe4020SHeiko Schocher #define PWMCR_PRESCALER(x)	(((x - 1) & 0xFFF) << 4)
947aafe4020SHeiko Schocher #define PWMCR_DOZEEN		(1 << 24)
948aafe4020SHeiko Schocher #define PWMCR_WAITEN		(1 << 23)
949aafe4020SHeiko Schocher #define PWMCR_DBGEN		(1 << 22)
950aafe4020SHeiko Schocher #define PWMCR_CLKSRC_IPG_HIGH	(2 << 16)
951aafe4020SHeiko Schocher #define PWMCR_CLKSRC_IPG	(1 << 16)
952aafe4020SHeiko Schocher #define PWMCR_EN		(1 << 0)
953aafe4020SHeiko Schocher 
954aafe4020SHeiko Schocher struct pwm_regs {
955aafe4020SHeiko Schocher 	u32	cr;
956aafe4020SHeiko Schocher 	u32	sr;
957aafe4020SHeiko Schocher 	u32	ir;
958aafe4020SHeiko Schocher 	u32	sar;
959aafe4020SHeiko Schocher 	u32	pr;
960aafe4020SHeiko Schocher 	u32	cnr;
961aafe4020SHeiko Schocher };
96223608e23SJason Liu #endif /* __ASSEMBLER__*/
96323608e23SJason Liu #endif /* __ASM_ARCH_MX6_IMX_REGS_H__ */
964