xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-mx35/lowlevel_macro.S (revision 151d63cb9145b5eeb4585cb1b5a9c95f985a0e12)
1324a131eSStefano Babic/*
2324a131eSStefano Babic * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
3324a131eSStefano Babic *
4324a131eSStefano Babic * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
5324a131eSStefano Babic *
6324a131eSStefano Babic * This program is free software; you can redistribute it and/or
7324a131eSStefano Babic * modify it under the terms of the GNU General Public License as
8324a131eSStefano Babic * published by the Free Software Foundation; either version 2 of
9324a131eSStefano Babic * the License, or (at your option) any later version.
10324a131eSStefano Babic *
11324a131eSStefano Babic * This program is distributed in the hope that it will be useful,
12324a131eSStefano Babic * but WITHOUT ANY WARRANTY; without even the implied warranty of
13324a131eSStefano Babic * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14324a131eSStefano Babic * GNU General Public License for more details.
15324a131eSStefano Babic *
16324a131eSStefano Babic * You should have received a copy of the GNU General Public License
17324a131eSStefano Babic * along with this program; if not, write to the Free Software
18324a131eSStefano Babic * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19324a131eSStefano Babic * MA 02111-1307 USA
20324a131eSStefano Babic */
21324a131eSStefano Babic
22*151d63cbSBenoît Thébaudeau#include <asm/arch/imx-regs.h>
23*151d63cbSBenoît Thébaudeau#include <generated/asm-offsets.h>
24*151d63cbSBenoît Thébaudeau#include <asm/macro.h>
25*151d63cbSBenoît Thébaudeau
26324a131eSStefano Babic/*
27324a131eSStefano Babic * AIPS setup - Only setup MPROTx registers.
28324a131eSStefano Babic * The PACR default values are good.
29*151d63cbSBenoît Thébaudeau *
30*151d63cbSBenoît Thébaudeau * Default argument values:
31*151d63cbSBenoît Thébaudeau *  - MPR: Set all MPROTx to be non-bufferable, trusted for R/W, not forced to
32*151d63cbSBenoît Thébaudeau *    user-mode.
33*151d63cbSBenoît Thébaudeau *  - OPACR: Clear the on and off peripheral modules Supervisor Protect bit for
34*151d63cbSBenoît Thébaudeau *    SDMA to access them.
35324a131eSStefano Babic */
36*151d63cbSBenoît Thébaudeau.macro init_aips mpr=0x77777777, opacr=0x00000000
37324a131eSStefano Babic	ldr	r0, =AIPS1_BASE_ADDR
38*151d63cbSBenoît Thébaudeau	ldr	r1, =\mpr
39*151d63cbSBenoît Thébaudeau	str	r1, [r0, #AIPS_MPR_0_7]
40*151d63cbSBenoît Thébaudeau	str	r1, [r0, #AIPS_MPR_8_15]
41*151d63cbSBenoît Thébaudeau	ldr	r2, =AIPS2_BASE_ADDR
42*151d63cbSBenoît Thébaudeau	str	r1, [r2, #AIPS_MPR_0_7]
43*151d63cbSBenoît Thébaudeau	str	r1, [r2, #AIPS_MPR_8_15]
44324a131eSStefano Babic
45*151d63cbSBenoît Thébaudeau	/* Did not change the AIPS control registers access type. */
46*151d63cbSBenoît Thébaudeau	ldr	r1, =\opacr
47*151d63cbSBenoît Thébaudeau	str	r1, [r0, #AIPS_OPACR_0_7]
48*151d63cbSBenoît Thébaudeau	str	r1, [r0, #AIPS_OPACR_8_15]
49*151d63cbSBenoît Thébaudeau	str	r1, [r0, #AIPS_OPACR_16_23]
50*151d63cbSBenoît Thébaudeau	str	r1, [r0, #AIPS_OPACR_24_31]
51*151d63cbSBenoît Thébaudeau	str	r1, [r0, #AIPS_OPACR_32_39]
52*151d63cbSBenoît Thébaudeau	str	r1, [r2, #AIPS_OPACR_0_7]
53*151d63cbSBenoît Thébaudeau	str	r1, [r2, #AIPS_OPACR_8_15]
54*151d63cbSBenoît Thébaudeau	str	r1, [r2, #AIPS_OPACR_16_23]
55*151d63cbSBenoît Thébaudeau	str	r1, [r2, #AIPS_OPACR_24_31]
56*151d63cbSBenoît Thébaudeau	str	r1, [r2, #AIPS_OPACR_32_39]
57324a131eSStefano Babic.endm
58324a131eSStefano Babic
59*151d63cbSBenoît Thébaudeau/*
60*151d63cbSBenoît Thébaudeau * MAX (Multi-Layer AHB Crossbar Switch) setup
61*151d63cbSBenoît Thébaudeau *
62*151d63cbSBenoît Thébaudeau * Default argument values:
63*151d63cbSBenoît Thébaudeau *  - MPR: priority is M4 > M2 > M3 > M5 > M0 > M1
64*151d63cbSBenoît Thébaudeau *  - SGPCR: always park on last master
65*151d63cbSBenoît Thébaudeau *  - MGPCR: restore default values
66*151d63cbSBenoît Thébaudeau */
67*151d63cbSBenoît Thébaudeau.macro init_max mpr=0x00302154, sgpcr=0x00000010, mgpcr=0x00000000
68324a131eSStefano Babic	ldr	r0, =MAX_BASE_ADDR
69*151d63cbSBenoît Thébaudeau	ldr	r1, =\mpr
70*151d63cbSBenoît Thébaudeau	str	r1, [r0, #MAX_MPR0]	/* for S0 */
71*151d63cbSBenoît Thébaudeau	str	r1, [r0, #MAX_MPR1]	/* for S1 */
72*151d63cbSBenoît Thébaudeau	str	r1, [r0, #MAX_MPR2]	/* for S2 */
73*151d63cbSBenoît Thébaudeau	str	r1, [r0, #MAX_MPR3]	/* for S3 */
74*151d63cbSBenoît Thébaudeau	str	r1, [r0, #MAX_MPR4]	/* for S4 */
75*151d63cbSBenoît Thébaudeau	ldr	r1, =\sgpcr
76*151d63cbSBenoît Thébaudeau	str	r1, [r0, #MAX_SGPCR0]	/* for S0 */
77*151d63cbSBenoît Thébaudeau	str	r1, [r0, #MAX_SGPCR1]	/* for S1 */
78*151d63cbSBenoît Thébaudeau	str	r1, [r0, #MAX_SGPCR2]	/* for S2 */
79*151d63cbSBenoît Thébaudeau	str	r1, [r0, #MAX_SGPCR3]	/* for S3 */
80*151d63cbSBenoît Thébaudeau	str	r1, [r0, #MAX_SGPCR4]	/* for S4 */
81*151d63cbSBenoît Thébaudeau	ldr	r1, =\mgpcr
82*151d63cbSBenoît Thébaudeau	str	r1, [r0, #MAX_MGPCR0]	/* for M0 */
83*151d63cbSBenoît Thébaudeau	str	r1, [r0, #MAX_MGPCR1]	/* for M1 */
84*151d63cbSBenoît Thébaudeau	str	r1, [r0, #MAX_MGPCR2]	/* for M2 */
85*151d63cbSBenoît Thébaudeau	str	r1, [r0, #MAX_MGPCR3]	/* for M3 */
86*151d63cbSBenoît Thébaudeau	str	r1, [r0, #MAX_MGPCR4]	/* for M4 */
87*151d63cbSBenoît Thébaudeau	str	r1, [r0, #MAX_MGPCR5]	/* for M5 */
88324a131eSStefano Babic.endm
89324a131eSStefano Babic
90324a131eSStefano Babic/*
91*151d63cbSBenoît Thébaudeau * M3IF setup
92*151d63cbSBenoît Thébaudeau *
93*151d63cbSBenoît Thébaudeau * Default argument values:
94*151d63cbSBenoît Thébaudeau *  - CTL:
95324a131eSStefano Babic * MRRP[0] = L2CC0 not on priority list (0 << 0)	= 0x00000000
96*151d63cbSBenoît Thébaudeau * MRRP[1] = L2CC1 not on priority list (0 << 1)	= 0x00000000
97*151d63cbSBenoît Thébaudeau * MRRP[2] = MBX not on priority list (0 << 2)		= 0x00000000
98*151d63cbSBenoît Thébaudeau * MRRP[3] = MAX1 not on priority list (0 << 3)		= 0x00000000
99*151d63cbSBenoît Thébaudeau * MRRP[4] = SDMA not on priority list (0 << 4)		= 0x00000000
100*151d63cbSBenoît Thébaudeau * MRRP[5] = MPEG4 not on priority list (0 << 5)	= 0x00000000
101324a131eSStefano Babic * MRRP[6] = IPU1 on priority list (1 << 6)		= 0x00000040
102*151d63cbSBenoît Thébaudeau * MRRP[7] = IPU2 not on priority list (0 << 7)		= 0x00000000
103324a131eSStefano Babic *							------------
104324a131eSStefano Babic *							  0x00000040
105324a131eSStefano Babic */
106*151d63cbSBenoît Thébaudeau.macro init_m3if ctl=0x00000040
107*151d63cbSBenoît Thébaudeau	/* M3IF Control Register (M3IFCTL) */
108*151d63cbSBenoît Thébaudeau	write32	M3IF_BASE_ADDR, \ctl
109324a131eSStefano Babic.endm
110324a131eSStefano Babic
111324a131eSStefano Babic.macro core_init
112*151d63cbSBenoît Thébaudeau	mrc	p15, 0, r1, c1, c0, 0
113324a131eSStefano Babic
114*151d63cbSBenoît Thébaudeau	/* Set branch prediction enable */
115*151d63cbSBenoît Thébaudeau	mrc	p15, 0, r0, c1, c0, 1
116324a131eSStefano Babic	orr	r0, r0, #7
117*151d63cbSBenoît Thébaudeau	mcr	p15, 0, r0, c1, c0, 1
118*151d63cbSBenoît Thébaudeau	orr	r1, r1, #1 << 11
119324a131eSStefano Babic
120324a131eSStefano Babic	/* Set unaligned access enable */
121*151d63cbSBenoît Thébaudeau	orr	r1, r1, #1 << 22
122324a131eSStefano Babic
123324a131eSStefano Babic	/* Set low int latency enable */
124*151d63cbSBenoît Thébaudeau	orr	r1, r1, #1 << 21
125324a131eSStefano Babic
126*151d63cbSBenoît Thébaudeau	mcr	p15, 0, r1, c1, c0, 0
127324a131eSStefano Babic
128324a131eSStefano Babic	mov	r0, #0
129324a131eSStefano Babic
130*151d63cbSBenoît Thébaudeau	mcr	p15, 0, r0, c15, c2, 4
131324a131eSStefano Babic
132*151d63cbSBenoît Thébaudeau	mcr	p15, 0, r0, c7, c7, 0	/* Invalidate I cache and D cache */
133*151d63cbSBenoît Thébaudeau	mcr	p15, 0, r0, c8, c7, 0	/* Invalidate TLBs */
134*151d63cbSBenoît Thébaudeau	mcr	p15, 0, r0, c7, c10, 4	/* Drain the write buffer */
135324a131eSStefano Babic
136*151d63cbSBenoît Thébaudeau	/* Setup the Peripheral Port Memory Remap Register */
137*151d63cbSBenoît Thébaudeau	ldr	r0, =0x40000015		/* Start from AIPS 2-GB region */
138324a131eSStefano Babic	mcr	p15, 0, r0, c15, c2, 4
139324a131eSStefano Babic.endm
140