xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-ls102xa/config.h (revision 306fa012794e68e568bd51b829d1754323e0b8aa)
1 /*
2  * Copyright 2014, Freescale Semiconductor
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #ifndef _ASM_ARMV7_LS102XA_CONFIG_
8 #define _ASM_ARMV7_LS102XA_CONFIG_
9 
10 #define CONFIG_SYS_CACHELINE_SIZE		64
11 
12 #define OCRAM_BASE_ADDR				0x10000000
13 #define OCRAM_SIZE				0x00020000
14 
15 #define CONFIG_SYS_IMMR				0x01000000
16 #define CONFIG_SYS_DCSRBAR			0x20000000
17 
18 #define CONFIG_SYS_FSL_DDR_ADDR			(CONFIG_SYS_IMMR + 0x00080000)
19 #define CONFIG_SYS_CCI400_ADDR			(CONFIG_SYS_IMMR + 0x00180000)
20 #define CONFIG_SYS_IFC_ADDR			(CONFIG_SYS_IMMR + 0x00530000)
21 #define CONFIG_SYS_FSL_ESDHC_ADDR		(CONFIG_SYS_IMMR + 0x00560000)
22 #define CONFIG_SYS_FSL_SCFG_ADDR		(CONFIG_SYS_IMMR + 0x00570000)
23 #define CONFIG_SYS_FSL_SEC_ADDR			(CONFIG_SYS_IMMR + 0x700000)
24 #define CONFIG_SYS_FSL_JR0_ADDR			(CONFIG_SYS_IMMR + 0x710000)
25 #define CONFIG_SYS_FSL_SERDES_ADDR		(CONFIG_SYS_IMMR + 0x00ea0000)
26 #define CONFIG_SYS_FSL_GUTS_ADDR		(CONFIG_SYS_IMMR + 0x00ee0000)
27 #define CONFIG_SYS_FSL_LS1_CLK_ADDR		(CONFIG_SYS_IMMR + 0x00ee1000)
28 #define CONFIG_SYS_NS16550_COM1			(CONFIG_SYS_IMMR + 0x011c0500)
29 #define CONFIG_SYS_NS16550_COM2			(CONFIG_SYS_IMMR + 0x011d0500)
30 #define CONFIG_SYS_DCU_ADDR			(CONFIG_SYS_IMMR + 0x01ce0000)
31 #define CONFIG_SYS_LS102XA_USB1_ADDR \
32 	(CONFIG_SYS_IMMR + CONFIG_SYS_LS102XA_USB1_OFFSET)
33 
34 #define CONFIG_SYS_LS102XA_USB1_OFFSET		0x07600000
35 #define CONFIG_SYS_TSEC1_OFFSET			0x01d10000
36 #define CONFIG_SYS_TSEC2_OFFSET			0x01d50000
37 #define CONFIG_SYS_TSEC3_OFFSET			0x01d90000
38 #define CONFIG_SYS_MDIO1_OFFSET			0x01d24000
39 
40 #define TSEC_BASE_ADDR	(CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
41 #define MDIO_BASE_ADDR	(CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
42 
43 #define SCTR_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01b00000)
44 
45 #define I2C1_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01180000)
46 #define I2C2_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01190000)
47 #define I2C3_BASE_ADDR				(CONFIG_SYS_IMMR + 0x011a0000)
48 
49 #define WDOG1_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01ad0000)
50 
51 #define QSPI0_BASE_ADDR				(CONFIG_SYS_IMMR + 0x00550000)
52 #define DSPI1_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01100000)
53 
54 #define LPUART_BASE				(CONFIG_SYS_IMMR + 0x01950000)
55 
56 #ifdef CONFIG_DDR_SPD
57 #define CONFIG_SYS_FSL_DDR_BE
58 #define CONFIG_VERY_BIG_RAM
59 #ifdef CONFIG_SYS_FSL_DDR4
60 #define CONFIG_SYS_FSL_DDRC_GEN4
61 #else
62 #define CONFIG_SYS_FSL_DDRC_ARM_GEN3
63 #endif
64 #define CONFIG_SYS_FSL_DDR
65 #define CONFIG_SYS_LS1_DDR_BLOCK1_SIZE		((phys_size_t)2 << 30)
66 #define CONFIG_MAX_MEM_MAPPED			CONFIG_SYS_LS1_DDR_BLOCK1_SIZE
67 #endif
68 
69 #define CONFIG_SYS_FSL_IFC_BE
70 #define CONFIG_SYS_FSL_ESDHC_BE
71 #define CONFIG_SYS_FSL_WDOG_BE
72 #define CONFIG_SYS_FSL_DSPI_BE
73 #define CONFIG_SYS_FSL_QSPI_BE
74 #define CONFIG_SYS_FSL_DCU_BE
75 #define CONFIG_SYS_FSL_SEC_LE
76 
77 #define DCU_LAYER_MAX_NUM			16
78 
79 #define QE_MURAM_SIZE          0x6000UL
80 #define MAX_QE_RISC            1
81 #define QE_NUM_OF_SNUM         28
82 
83 #define CONFIG_SYS_FSL_SRDS_1
84 
85 #ifdef CONFIG_LS102XA
86 #define CONFIG_MAX_CPUS				2
87 #define CONFIG_SYS_FSL_IFC_BANK_COUNT		8
88 #define CONFIG_NUM_DDR_CONTROLLERS		1
89 #define CONFIG_SYS_FSL_DDR_VER			FSL_DDR_VER_5_0
90 #define CONFIG_SYS_FSL_SEC_COMPAT		5
91 #define CONFIG_USB_MAX_CONTROLLER_COUNT		1
92 #else
93 #error SoC not defined
94 #endif
95 
96 #endif /* _ASM_ARMV7_LS102XA_CONFIG_ */
97