xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-ls102xa/config.h (revision 33d2e46591ef9e7805cfea8ed880d20b7bbcee7e)
1d60a2099SWang Huan /*
2d60a2099SWang Huan  * Copyright 2014, Freescale Semiconductor
3d60a2099SWang Huan  *
4d60a2099SWang Huan  * SPDX-License-Identifier:	GPL-2.0+
5d60a2099SWang Huan  */
6d60a2099SWang Huan 
7d60a2099SWang Huan #ifndef _ASM_ARMV7_LS102XA_CONFIG_
8d60a2099SWang Huan #define _ASM_ARMV7_LS102XA_CONFIG_
9d60a2099SWang Huan 
10d60a2099SWang Huan #define CONFIG_SYS_CACHELINE_SIZE		64
11d60a2099SWang Huan 
12d60a2099SWang Huan #define OCRAM_BASE_ADDR				0x10000000
13d60a2099SWang Huan #define OCRAM_SIZE				0x00020000
141a2826f6SXiubo Li #define OCRAM_BASE_S_ADDR			0x10010000
151a2826f6SXiubo Li #define OCRAM_S_SIZE				0x00010000
16d60a2099SWang Huan 
17d60a2099SWang Huan #define CONFIG_SYS_IMMR				0x01000000
18306fa012Schenhui zhao #define CONFIG_SYS_DCSRBAR			0x20000000
19d60a2099SWang Huan 
208ab967b6SAlison Wang #define CONFIG_SYS_DCSR_DCFG_ADDR	(CONFIG_SYS_DCSRBAR + 0x00220000)
218ab967b6SAlison Wang 
22d60a2099SWang Huan #define CONFIG_SYS_FSL_DDR_ADDR			(CONFIG_SYS_IMMR + 0x00080000)
23d60a2099SWang Huan #define CONFIG_SYS_CCI400_ADDR			(CONFIG_SYS_IMMR + 0x00180000)
24e87f3b30SXiubo Li #define CONFIG_SYS_FSL_CSU_ADDR                 (CONFIG_SYS_IMMR + 0x00510000)
25d60a2099SWang Huan #define CONFIG_SYS_IFC_ADDR			(CONFIG_SYS_IMMR + 0x00530000)
26d60a2099SWang Huan #define CONFIG_SYS_FSL_ESDHC_ADDR		(CONFIG_SYS_IMMR + 0x00560000)
27d60a2099SWang Huan #define CONFIG_SYS_FSL_SCFG_ADDR		(CONFIG_SYS_IMMR + 0x00570000)
284ba4a095SRuchika Gupta #define CONFIG_SYS_FSL_SEC_ADDR			(CONFIG_SYS_IMMR + 0x700000)
294ba4a095SRuchika Gupta #define CONFIG_SYS_FSL_JR0_ADDR			(CONFIG_SYS_IMMR + 0x710000)
30d60a2099SWang Huan #define CONFIG_SYS_FSL_SERDES_ADDR		(CONFIG_SYS_IMMR + 0x00ea0000)
31d60a2099SWang Huan #define CONFIG_SYS_FSL_GUTS_ADDR		(CONFIG_SYS_IMMR + 0x00ee0000)
32d60a2099SWang Huan #define CONFIG_SYS_FSL_LS1_CLK_ADDR		(CONFIG_SYS_IMMR + 0x00ee1000)
33d60a2099SWang Huan #define CONFIG_SYS_NS16550_COM1			(CONFIG_SYS_IMMR + 0x011c0500)
34d60a2099SWang Huan #define CONFIG_SYS_NS16550_COM2			(CONFIG_SYS_IMMR + 0x011d0500)
35327def50SWang Huan #define CONFIG_SYS_DCU_ADDR			(CONFIG_SYS_IMMR + 0x01ce0000)
363f041f01SNikhil Badola #define CONFIG_SYS_LS102XA_USB1_ADDR \
373f041f01SNikhil Badola 	(CONFIG_SYS_IMMR + CONFIG_SYS_LS102XA_USB1_OFFSET)
38d60a2099SWang Huan 
393f041f01SNikhil Badola #define CONFIG_SYS_LS102XA_USB1_OFFSET		0x07600000
40d60a2099SWang Huan #define CONFIG_SYS_TSEC1_OFFSET			0x01d10000
41d60a2099SWang Huan #define CONFIG_SYS_TSEC2_OFFSET			0x01d50000
42d60a2099SWang Huan #define CONFIG_SYS_TSEC3_OFFSET			0x01d90000
43d60a2099SWang Huan #define CONFIG_SYS_MDIO1_OFFSET			0x01d24000
44d60a2099SWang Huan 
45d60a2099SWang Huan #define TSEC_BASE_ADDR	(CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
46d60a2099SWang Huan #define MDIO_BASE_ADDR	(CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
47d60a2099SWang Huan 
48d60a2099SWang Huan #define SCTR_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01b00000)
49d60a2099SWang Huan 
50d60a2099SWang Huan #define I2C1_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01180000)
51d60a2099SWang Huan #define I2C2_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01190000)
52d60a2099SWang Huan #define I2C3_BASE_ADDR				(CONFIG_SYS_IMMR + 0x011a0000)
53d60a2099SWang Huan 
54d60a2099SWang Huan #define WDOG1_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01ad0000)
55d60a2099SWang Huan 
56d60a2099SWang Huan #define QSPI0_BASE_ADDR				(CONFIG_SYS_IMMR + 0x00550000)
57d60a2099SWang Huan #define DSPI1_BASE_ADDR				(CONFIG_SYS_IMMR + 0x01100000)
58d60a2099SWang Huan 
59d60a2099SWang Huan #define LPUART_BASE				(CONFIG_SYS_IMMR + 0x01950000)
60d60a2099SWang Huan 
61da419027SMinghuan Lian #define CONFIG_SYS_PCIE1_ADDR			(CONFIG_SYS_IMMR + 0x2400000)
62da419027SMinghuan Lian #define CONFIG_SYS_PCIE2_ADDR			(CONFIG_SYS_IMMR + 0x2500000)
63da419027SMinghuan Lian 
64d60a2099SWang Huan #ifdef CONFIG_DDR_SPD
65d60a2099SWang Huan #define CONFIG_SYS_FSL_DDR_BE
66d60a2099SWang Huan #define CONFIG_VERY_BIG_RAM
67c7eae7fcSYork Sun #ifdef CONFIG_SYS_FSL_DDR4
68c7eae7fcSYork Sun #define CONFIG_SYS_FSL_DDRC_GEN4
69c7eae7fcSYork Sun #else
70d60a2099SWang Huan #define CONFIG_SYS_FSL_DDRC_ARM_GEN3
71c7eae7fcSYork Sun #endif
72d60a2099SWang Huan #define CONFIG_SYS_FSL_DDR
73d60a2099SWang Huan #define CONFIG_SYS_LS1_DDR_BLOCK1_SIZE		((phys_size_t)2 << 30)
74d60a2099SWang Huan #define CONFIG_MAX_MEM_MAPPED			CONFIG_SYS_LS1_DDR_BLOCK1_SIZE
75d60a2099SWang Huan #endif
76d60a2099SWang Huan 
77d60a2099SWang Huan #define CONFIG_SYS_FSL_IFC_BE
78d60a2099SWang Huan #define CONFIG_SYS_FSL_ESDHC_BE
79d60a2099SWang Huan #define CONFIG_SYS_FSL_WDOG_BE
80d60a2099SWang Huan #define CONFIG_SYS_FSL_DSPI_BE
81d60a2099SWang Huan #define CONFIG_SYS_FSL_QSPI_BE
82327def50SWang Huan #define CONFIG_SYS_FSL_DCU_BE
834ba4a095SRuchika Gupta #define CONFIG_SYS_FSL_SEC_LE
84327def50SWang Huan 
85327def50SWang Huan #define DCU_LAYER_MAX_NUM			16
86d60a2099SWang Huan 
8793d33204SZhao Qiang #define QE_MURAM_SIZE          0x6000UL
8893d33204SZhao Qiang #define MAX_QE_RISC            1
8993d33204SZhao Qiang #define QE_NUM_OF_SNUM         28
9093d33204SZhao Qiang 
91d60a2099SWang Huan #define CONFIG_SYS_FSL_SRDS_1
92d60a2099SWang Huan 
93d60a2099SWang Huan #ifdef CONFIG_LS102XA
94d60a2099SWang Huan #define CONFIG_MAX_CPUS				2
95d60a2099SWang Huan #define CONFIG_SYS_FSL_IFC_BANK_COUNT		8
96d60a2099SWang Huan #define CONFIG_NUM_DDR_CONTROLLERS		1
97c7eae7fcSYork Sun #define CONFIG_SYS_FSL_DDR_VER			FSL_DDR_VER_5_0
984ba4a095SRuchika Gupta #define CONFIG_SYS_FSL_SEC_COMPAT		5
993f041f01SNikhil Badola #define CONFIG_USB_MAX_CONTROLLER_COUNT		1
100dda3b610SYork Sun #define CONFIG_SYS_FSL_ERRATUM_A008378
101d60a2099SWang Huan #else
102d60a2099SWang Huan #error SoC not defined
103d60a2099SWang Huan #endif
104d60a2099SWang Huan 
105*33d2e465SAlison Wang #define FSL_IFC_COMPAT		"fsl,ifc"
106*33d2e465SAlison Wang #define FSL_QSPI_COMPAT		"fsl,ls1-qspi"
107*33d2e465SAlison Wang #define FSL_DSPI_COMPAT		"fsl,vf610-dspi"
108*33d2e465SAlison Wang 
109d60a2099SWang Huan #endif /* _ASM_ARMV7_LS102XA_CONFIG_ */
110