xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-lpc32xx/clk.h (revision 13a3972585af60ec367d209cedbd3601e0c77467)
152f69f81SVladimir Zapolskiy /*
252f69f81SVladimir Zapolskiy  * Copyright (C) 2011 by Vladimir Zapolskiy <vz@mleia.com>
352f69f81SVladimir Zapolskiy  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
552f69f81SVladimir Zapolskiy  */
652f69f81SVladimir Zapolskiy 
752f69f81SVladimir Zapolskiy #ifndef _LPC32XX_CLK_H
852f69f81SVladimir Zapolskiy #define _LPC32XX_CLK_H
952f69f81SVladimir Zapolskiy 
1052f69f81SVladimir Zapolskiy #include <asm/types.h>
1152f69f81SVladimir Zapolskiy 
1252f69f81SVladimir Zapolskiy #define OSC_CLK_FREQUENCY	13000000
1352f69f81SVladimir Zapolskiy #define RTC_CLK_FREQUENCY	32768
1452f69f81SVladimir Zapolskiy 
1552f69f81SVladimir Zapolskiy /* Clocking and Power Control Registers */
1652f69f81SVladimir Zapolskiy struct clk_pm_regs {
1752f69f81SVladimir Zapolskiy 	u32 reserved0[5];
1852f69f81SVladimir Zapolskiy 	u32 boot_map;		/* Boot Map Control Register		*/
1952f69f81SVladimir Zapolskiy 	u32 p0_intr_er;		/* Port 0/1 Start and Interrupt Enable	*/
2052f69f81SVladimir Zapolskiy 	u32 usbdiv_ctrl;	/* USB Clock Pre-Divide Register	*/
2152f69f81SVladimir Zapolskiy 	/* Internal Start Signal Sources Registers	*/
2252f69f81SVladimir Zapolskiy 	u32 start_er_int;	/* Start Enable Register		*/
2352f69f81SVladimir Zapolskiy 	u32 start_rsr_int;	/* Start Raw Status Register		*/
2452f69f81SVladimir Zapolskiy 	u32 start_sr_int;	/* Start Status Register		*/
2552f69f81SVladimir Zapolskiy 	u32 start_apr_int;	/* Start Activation Polarity Register	*/
2652f69f81SVladimir Zapolskiy 	/* Device Pin Start Signal Sources Registers	*/
2752f69f81SVladimir Zapolskiy 	u32 start_er_pin;	/* Start Enable Register		*/
2852f69f81SVladimir Zapolskiy 	u32 start_rsr_pin;	/* Start Raw Status Register		*/
2952f69f81SVladimir Zapolskiy 	u32 start_sr_pin;	/* Start Status Register		*/
3052f69f81SVladimir Zapolskiy 	u32 start_apr_pin;	/* Start Activation Polarity Register	*/
3152f69f81SVladimir Zapolskiy 	/* Clock Control Registers			*/
3252f69f81SVladimir Zapolskiy 	u32 hclkdiv_ctrl;	/* HCLK Divider Control Register	*/
3352f69f81SVladimir Zapolskiy 	u32 pwr_ctrl;		/* Power Control Register		*/
3452f69f81SVladimir Zapolskiy 	u32 pll397_ctrl;	/* PLL397 Control Register		*/
3552f69f81SVladimir Zapolskiy 	u32 osc_ctrl;		/* Main Oscillator Control Register	*/
3652f69f81SVladimir Zapolskiy 	u32 sysclk_ctrl;	/* SYSCLK Control Register		*/
3752f69f81SVladimir Zapolskiy 	u32 lcdclk_ctrl;	/* LCD Clock Control Register		*/
3852f69f81SVladimir Zapolskiy 	u32 hclkpll_ctrl;	/* HCLK PLL Control Register		*/
3952f69f81SVladimir Zapolskiy 	u32 reserved1;
4052f69f81SVladimir Zapolskiy 	u32 adclk_ctrl1;	/* ADC Clock Control1 Register		*/
4152f69f81SVladimir Zapolskiy 	u32 usb_ctrl;		/* USB Control Register			*/
4252f69f81SVladimir Zapolskiy 	u32 sdramclk_ctrl;	/* SDRAM Clock Control Register		*/
4352f69f81SVladimir Zapolskiy 	u32 ddr_lap_nom;	/* DDR Calibration Nominal Value	*/
4452f69f81SVladimir Zapolskiy 	u32 ddr_lap_count;	/* DDR Calibration Measured Value	*/
4552f69f81SVladimir Zapolskiy 	u32 ddr_cal_delay;	/* DDR Calibration Delay Value		*/
4652f69f81SVladimir Zapolskiy 	u32 ssp_ctrl;		/* SSP Control Register			*/
4752f69f81SVladimir Zapolskiy 	u32 i2s_ctrl;		/* I2S Clock Control Register		*/
4852f69f81SVladimir Zapolskiy 	u32 ms_ctrl;		/* Memory Card Control Register		*/
4952f69f81SVladimir Zapolskiy 	u32 reserved2[3];
5052f69f81SVladimir Zapolskiy 	u32 macclk_ctrl;	/* Ethernet MAC Clock Control Register	*/
5152f69f81SVladimir Zapolskiy 	u32 reserved3[4];
5252f69f81SVladimir Zapolskiy 	u32 test_clk;		/* Test Clock Selection Register	*/
5352f69f81SVladimir Zapolskiy 	u32 sw_int;		/* Software Interrupt Register		*/
5452f69f81SVladimir Zapolskiy 	u32 i2cclk_ctrl;	/* I2C Clock Control Register		*/
5552f69f81SVladimir Zapolskiy 	u32 keyclk_ctrl;	/* Keyboard Scan Clock Control Register	*/
5652f69f81SVladimir Zapolskiy 	u32 adclk_ctrl;		/* ADC Clock Control Register		*/
5752f69f81SVladimir Zapolskiy 	u32 pwmclk_ctrl;	/* PWM Clock Control Register		*/
5852f69f81SVladimir Zapolskiy 	u32 timclk_ctrl;	/* Watchdog and Highspeed Timer Control */
5952f69f81SVladimir Zapolskiy 	u32 timclk_ctrl1;	/* Motor and Timer Clock Control	*/
6052f69f81SVladimir Zapolskiy 	u32 spi_ctrl;		/* SPI Control Register			*/
6152f69f81SVladimir Zapolskiy 	u32 flashclk_ctrl;	/* NAND Flash Clock Control Register	*/
6252f69f81SVladimir Zapolskiy 	u32 reserved4;
6352f69f81SVladimir Zapolskiy 	u32 u3clk;		/* UART 3 Clock Control Register	*/
6452f69f81SVladimir Zapolskiy 	u32 u4clk;		/* UART 4 Clock Control Register	*/
6552f69f81SVladimir Zapolskiy 	u32 u5clk;		/* UART 5 Clock Control Register	*/
6652f69f81SVladimir Zapolskiy 	u32 u6clk;		/* UART 6 Clock Control Register	*/
6752f69f81SVladimir Zapolskiy 	u32 irdaclk;		/* IrDA Clock Control Register		*/
6852f69f81SVladimir Zapolskiy 	u32 uartclk_ctrl;	/* UART Clock Control Register		*/
6952f69f81SVladimir Zapolskiy 	u32 dmaclk_ctrl;	/* DMA Clock Control Register		*/
7052f69f81SVladimir Zapolskiy 	u32 autoclk_ctrl;	/* Autoclock Control Register		*/
7152f69f81SVladimir Zapolskiy };
7252f69f81SVladimir Zapolskiy 
7352f69f81SVladimir Zapolskiy /* HCLK Divider Control Register bits */
74412ae53aSAlbert ARIBAUD \(3ADEV\) #define CLK_HCLK_DDRAM_MASK		(0x3 << 7)
7552f69f81SVladimir Zapolskiy #define CLK_HCLK_DDRAM_HALF		(0x2 << 7)
7652f69f81SVladimir Zapolskiy #define CLK_HCLK_DDRAM_NOMINAL		(0x1 << 7)
7752f69f81SVladimir Zapolskiy #define CLK_HCLK_DDRAM_STOPPED		(0x0 << 7)
7852f69f81SVladimir Zapolskiy #define CLK_HCLK_PERIPH_DIV_MASK	(0x1F << 2)
7952f69f81SVladimir Zapolskiy #define CLK_HCLK_PERIPH_DIV(n)		((((n) - 1) & 0x1F) << 2)
8052f69f81SVladimir Zapolskiy #define CLK_HCLK_ARM_PLL_DIV_MASK	(0x3 << 0)
8152f69f81SVladimir Zapolskiy #define CLK_HCLK_ARM_PLL_DIV_4		(0x2 << 0)
8252f69f81SVladimir Zapolskiy #define CLK_HCLK_ARM_PLL_DIV_2		(0x1 << 0)
8352f69f81SVladimir Zapolskiy #define CLK_HCLK_ARM_PLL_DIV_1		(0x0 << 0)
8452f69f81SVladimir Zapolskiy 
8552f69f81SVladimir Zapolskiy /* Power Control Register bits */
8652f69f81SVladimir Zapolskiy #define CLK_PWR_HCLK_RUN_PERIPH		(1 << 10)
8752f69f81SVladimir Zapolskiy #define CLK_PWR_EMC_SREFREQ		(1 << 9)
8852f69f81SVladimir Zapolskiy #define CLK_PWR_EMC_SREFREQ_UPDATE	(1 << 8)
8952f69f81SVladimir Zapolskiy #define CLK_PWR_SDRAM_SREFREQ		(1 << 7)
9052f69f81SVladimir Zapolskiy #define CLK_PWR_HIGHCORE_LEVEL		(1 << 5)
9152f69f81SVladimir Zapolskiy #define CLK_PWR_SYSCLKEN_LEVEL		(1 << 4)
9252f69f81SVladimir Zapolskiy #define CLK_PWR_SYSCLKEN_CTRL		(1 << 3)
9352f69f81SVladimir Zapolskiy #define CLK_PWR_NORMAL_RUN		(1 << 2)
9452f69f81SVladimir Zapolskiy #define CLK_PWR_HIGHCORE_CTRL		(1 << 1)
9552f69f81SVladimir Zapolskiy #define CLK_PWR_STOP_MODE		(1 << 0)
9652f69f81SVladimir Zapolskiy 
9752f69f81SVladimir Zapolskiy /* SYSCLK Control Register bits */
9852f69f81SVladimir Zapolskiy #define CLK_SYSCLK_PLL397		(1 << 1)
9952f69f81SVladimir Zapolskiy #define CLK_SYSCLK_MUX			(1 << 0)
10052f69f81SVladimir Zapolskiy 
10152f69f81SVladimir Zapolskiy /* HCLK PLL Control Register bits */
10252f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_OPERATING		(1 << 16)
10352f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_BYPASS		(1 << 15)
10452f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_DIRECT		(1 << 14)
10552f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_FEEDBACK		(1 << 13)
10652f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_POSTDIV_MASK	(0x3 << 11)
10752f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_POSTDIV_16		(0x3 << 11)
10852f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_POSTDIV_8		(0x2 << 11)
10952f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_POSTDIV_4		(0x1 << 11)
11052f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_POSTDIV_2		(0x0 << 11)
11152f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_PREDIV_MASK	(0x3 << 9)
11252f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_PREDIV_4		(0x3 << 9)
11352f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_PREDIV_3		(0x2 << 9)
11452f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_PREDIV_2		(0x1 << 9)
11552f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_PREDIV_1		(0x0 << 9)
11652f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_FEEDBACK_DIV_MASK	(0xFF << 1)
11752f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_FEEDBACK_DIV(n)	((((n) - 1) & 0xFF) << 1)
11852f69f81SVladimir Zapolskiy #define CLK_HCLK_PLL_LOCKED		(1 << 0)
11952f69f81SVladimir Zapolskiy 
12052f69f81SVladimir Zapolskiy /* Ethernet MAC Clock Control Register bits	*/
12152f69f81SVladimir Zapolskiy #define CLK_MAC_RMII			(0x3 << 3)
12252f69f81SVladimir Zapolskiy #define CLK_MAC_MII			(0x1 << 3)
12352f69f81SVladimir Zapolskiy #define CLK_MAC_MASTER			(1 << 2)
12452f69f81SVladimir Zapolskiy #define CLK_MAC_SLAVE			(1 << 1)
12552f69f81SVladimir Zapolskiy #define CLK_MAC_REG			(1 << 0)
12652f69f81SVladimir Zapolskiy 
1275e862b95SAlbert ARIBAUD \(3ADEV\) /* I2C Clock Control Register bits	*/
1285e862b95SAlbert ARIBAUD \(3ADEV\) #define CLK_I2C2_ENABLE			(1 << 1)
1295e862b95SAlbert ARIBAUD \(3ADEV\) #define CLK_I2C1_ENABLE			(1 << 0)
1305e862b95SAlbert ARIBAUD \(3ADEV\) 
13152f69f81SVladimir Zapolskiy /* Timer Clock Control1 Register bits */
13252f69f81SVladimir Zapolskiy #define CLK_TIMCLK_MOTOR		(1 << 6)
13352f69f81SVladimir Zapolskiy #define CLK_TIMCLK_TIMER3		(1 << 5)
13452f69f81SVladimir Zapolskiy #define CLK_TIMCLK_TIMER2		(1 << 4)
13552f69f81SVladimir Zapolskiy #define CLK_TIMCLK_TIMER1		(1 << 3)
13652f69f81SVladimir Zapolskiy #define CLK_TIMCLK_TIMER0		(1 << 2)
13752f69f81SVladimir Zapolskiy #define CLK_TIMCLK_TIMER5		(1 << 1)
13852f69f81SVladimir Zapolskiy #define CLK_TIMCLK_TIMER4		(1 << 0)
13952f69f81SVladimir Zapolskiy 
14052f69f81SVladimir Zapolskiy /* Timer Clock Control Register bits */
14152f69f81SVladimir Zapolskiy #define CLK_TIMCLK_HSTIMER		(1 << 1)
14252f69f81SVladimir Zapolskiy #define CLK_TIMCLK_WATCHDOG		(1 << 0)
14352f69f81SVladimir Zapolskiy 
14452f69f81SVladimir Zapolskiy /* UART Clock Control Register bits */
14552f69f81SVladimir Zapolskiy #define CLK_UART(n)			(1 << ((n) - 3))
14652f69f81SVladimir Zapolskiy 
14752f69f81SVladimir Zapolskiy /* UARTn Clock Select Registers bits */
14852f69f81SVladimir Zapolskiy #define CLK_UART_HCLK			(1 << 16)
14952f69f81SVladimir Zapolskiy #define CLK_UART_X_DIV(n)		(((n) & 0xFF) << 8)
15052f69f81SVladimir Zapolskiy #define CLK_UART_Y_DIV(n)		(((n) & 0xFF) << 0)
15152f69f81SVladimir Zapolskiy 
15252f69f81SVladimir Zapolskiy /* DMA Clock Control Register bits */
15352f69f81SVladimir Zapolskiy #define CLK_DMA_ENABLE			(1 << 0)
15452f69f81SVladimir Zapolskiy 
155c8381bf4SAlbert ARIBAUD \(3ADEV\) /* NAND Clock Control Register bits */
156dcfd37e5SVladimir Zapolskiy #define CLK_NAND_SLC			(1 << 0)
157c8381bf4SAlbert ARIBAUD \(3ADEV\) #define CLK_NAND_MLC			(1 << 1)
158dcfd37e5SVladimir Zapolskiy #define CLK_NAND_SLC_SELECT		(1 << 2)
159c8381bf4SAlbert ARIBAUD \(3ADEV\) #define CLK_NAND_MLC_INT		(1 << 5)
160c8381bf4SAlbert ARIBAUD \(3ADEV\) 
161981219eeSAlbert ARIBAUD \(3ADEV\) /* SSP Clock Control Register bits */
162981219eeSAlbert ARIBAUD \(3ADEV\) #define CLK_SSP0_ENABLE_CLOCK		(1 << 0)
163981219eeSAlbert ARIBAUD \(3ADEV\) 
164412ae53aSAlbert ARIBAUD \(3ADEV\) /* SDRAMCLK register bits */
165412ae53aSAlbert ARIBAUD \(3ADEV\) #define CLK_SDRAM_DDR_SEL		(1 << 1)
166412ae53aSAlbert ARIBAUD \(3ADEV\) 
167*adf8d58dSSylvain Lemieux /* USB control register definitions */
168*adf8d58dSSylvain Lemieux #define CLK_USBCTRL_PLL_STS		(1 << 0)
169*adf8d58dSSylvain Lemieux #define CLK_USBCTRL_FDBK_PLUS1(n)	(((n) & 0xFF) << 1)
170*adf8d58dSSylvain Lemieux #define CLK_USBCTRL_POSTDIV_2POW(n)	(((n) & 0x3) << 11)
171*adf8d58dSSylvain Lemieux #define CLK_USBCTRL_PLL_PWRUP		(1 << 16)
172*adf8d58dSSylvain Lemieux #define CLK_USBCTRL_CLK_EN1		(1 << 17)
173*adf8d58dSSylvain Lemieux #define CLK_USBCTRL_CLK_EN2		(1 << 18)
174*adf8d58dSSylvain Lemieux #define CLK_USBCTRL_BUS_KEEPER		(0x1 << 19)
175*adf8d58dSSylvain Lemieux #define CLK_USBCTRL_USBHSTND_EN		(1 << 21)
176*adf8d58dSSylvain Lemieux #define CLK_USBCTRL_USBDVND_EN		(1 << 22)
177*adf8d58dSSylvain Lemieux #define CLK_USBCTRL_HCLK_EN		(1 << 24)
178*adf8d58dSSylvain Lemieux 
17952f69f81SVladimir Zapolskiy unsigned int get_sys_clk_rate(void);
18052f69f81SVladimir Zapolskiy unsigned int get_hclk_pll_rate(void);
18152f69f81SVladimir Zapolskiy unsigned int get_hclk_clk_div(void);
18252f69f81SVladimir Zapolskiy unsigned int get_hclk_clk_rate(void);
18352f69f81SVladimir Zapolskiy unsigned int get_periph_clk_div(void);
18452f69f81SVladimir Zapolskiy unsigned int get_periph_clk_rate(void);
185412ae53aSAlbert ARIBAUD \(3ADEV\) unsigned int get_sdram_clk_rate(void);
18652f69f81SVladimir Zapolskiy 
18752f69f81SVladimir Zapolskiy #endif /* _LPC32XX_CLK_H */
188