xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-bcm235xx/sysmap.h (revision 43486e4cd094eabdd514ed7a2376ca55655e506f)
1*43486e4cSSteve Rae /*
2*43486e4cSSteve Rae  * Copyright 2013 Broadcom Corporation.
3*43486e4cSSteve Rae  *
4*43486e4cSSteve Rae  * SPDX-License-Identifier:	GPL-2.0+
5*43486e4cSSteve Rae  */
6*43486e4cSSteve Rae 
7*43486e4cSSteve Rae #ifndef __ARCH_BCM235XX_SYSMAP_H
8*43486e4cSSteve Rae 
9*43486e4cSSteve Rae #define BSC1_BASE_ADDR		0x3e016000
10*43486e4cSSteve Rae #define BSC2_BASE_ADDR		0x3e017000
11*43486e4cSSteve Rae #define BSC3_BASE_ADDR		0x3e018000
12*43486e4cSSteve Rae #define GPIO2_BASE_ADDR		0x35003000
13*43486e4cSSteve Rae #define HSOTG_BASE_ADDR		0x3f120000
14*43486e4cSSteve Rae #define HSOTG_CTRL_BASE_ADDR	0x3f130000
15*43486e4cSSteve Rae #define KONA_MST_CLK_BASE_ADDR	0x3f001000
16*43486e4cSSteve Rae #define KONA_SLV_CLK_BASE_ADDR	0x3e011000
17*43486e4cSSteve Rae #define PMU_BSC_BASE_ADDR	0x3500d000
18*43486e4cSSteve Rae #define SDIO1_BASE_ADDR		0x3f180000
19*43486e4cSSteve Rae #define SDIO2_BASE_ADDR		0x3f190000
20*43486e4cSSteve Rae #define SDIO3_BASE_ADDR		0x3f1a0000
21*43486e4cSSteve Rae #define SDIO4_BASE_ADDR		0x3f1b0000
22*43486e4cSSteve Rae #define TIMER_BASE_ADDR		0x3e00d000
23*43486e4cSSteve Rae 
24*43486e4cSSteve Rae #define HSOTG_DCTL_OFFSET					0x00000804
25*43486e4cSSteve Rae #define    HSOTG_DCTL_SFTDISCON_MASK				0x00000002
26*43486e4cSSteve Rae 
27*43486e4cSSteve Rae #define HSOTG_CTRL_PHY_P1CTL_OFFSET				0x00000008
28*43486e4cSSteve Rae #define    HSOTG_CTRL_PHY_P1CTL_SOFT_RESET_MASK			0x00000002
29*43486e4cSSteve Rae #define    HSOTG_CTRL_PHY_P1CTL_NON_DRIVING_MASK		0x00000001
30*43486e4cSSteve Rae 
31*43486e4cSSteve Rae #endif
32