1*14e4b149Smaxims@google.com /* 2*14e4b149Smaxims@google.com * Copyright (c) 2016 Google, Inc 3*14e4b149Smaxims@google.com * 4*14e4b149Smaxims@google.com * SPDX-License-Identifier: GPL-2.0+ 5*14e4b149Smaxims@google.com */ 6*14e4b149Smaxims@google.com #ifndef _ASM_ARCH_SDRAM_AST2500_H 7*14e4b149Smaxims@google.com #define _ASM_ARCH_SDRAM_AST2500_H 8*14e4b149Smaxims@google.com 9*14e4b149Smaxims@google.com #define SDRAM_UNLOCK_KEY 0xfc600309 10*14e4b149Smaxims@google.com #define SDRAM_VIDEO_UNLOCK_KEY 0x2003000f 11*14e4b149Smaxims@google.com 12*14e4b149Smaxims@google.com #define SDRAM_PCR_CKE_EN (1 << 0) 13*14e4b149Smaxims@google.com #define SDRAM_PCR_AUTOPWRDN_EN (1 << 1) 14*14e4b149Smaxims@google.com #define SDRAM_PCR_CKE_DELAY_SHIFT 4 15*14e4b149Smaxims@google.com #define SDRAM_PCR_CKE_DELAY_MASK 7 16*14e4b149Smaxims@google.com #define SDRAM_PCR_RESETN_DIS (1 << 7) 17*14e4b149Smaxims@google.com #define SDRAM_PCR_ODT_EN (1 << 8) 18*14e4b149Smaxims@google.com #define SDRAM_PCR_ODT_AUTO_ON (1 << 10) 19*14e4b149Smaxims@google.com #define SDRAM_PCR_ODT_EXT_EN (1 << 11) 20*14e4b149Smaxims@google.com #define SDRAM_PCR_TCKE_PW_SHIFT 12 21*14e4b149Smaxims@google.com #define SDRAM_PCR_TCKE_PW_MASK 7 22*14e4b149Smaxims@google.com #define SDRAM_PCR_RGAP_CTRL_EN (1 << 15) 23*14e4b149Smaxims@google.com #define SDRAM_PCR_MREQI_DIS (1 << 17) 24*14e4b149Smaxims@google.com 25*14e4b149Smaxims@google.com /* Fixed priority DRAM Requests mask */ 26*14e4b149Smaxims@google.com #define SDRAM_REQ_VGA_HW_CURSOR (1 << 0) 27*14e4b149Smaxims@google.com #define SDRAM_REQ_VGA_TEXT_CG_FONT (1 << 1) 28*14e4b149Smaxims@google.com #define SDRAM_REQ_VGA_TEXT_ASCII (1 << 2) 29*14e4b149Smaxims@google.com #define SDRAM_REQ_VGA_CRT (1 << 3) 30*14e4b149Smaxims@google.com #define SDRAM_REQ_SOC_DC_CURSOR (1 << 4) 31*14e4b149Smaxims@google.com #define SDRAM_REQ_SOC_DC_OCD (1 << 5) 32*14e4b149Smaxims@google.com #define SDRAM_REQ_SOC_DC_CRT (1 << 6) 33*14e4b149Smaxims@google.com #define SDRAM_REQ_VIDEO_HIPRI_WRITE (1 << 7) 34*14e4b149Smaxims@google.com #define SDRAM_REQ_USB20_EHCI1 (1 << 8) 35*14e4b149Smaxims@google.com #define SDRAM_REQ_USB20_EHCI2 (1 << 9) 36*14e4b149Smaxims@google.com #define SDRAM_REQ_CPU (1 << 10) 37*14e4b149Smaxims@google.com #define SDRAM_REQ_AHB2 (1 << 11) 38*14e4b149Smaxims@google.com #define SDRAM_REQ_AHB (1 << 12) 39*14e4b149Smaxims@google.com #define SDRAM_REQ_MAC0 (1 << 13) 40*14e4b149Smaxims@google.com #define SDRAM_REQ_MAC1 (1 << 14) 41*14e4b149Smaxims@google.com #define SDRAM_REQ_PCIE (1 << 16) 42*14e4b149Smaxims@google.com #define SDRAM_REQ_XDMA (1 << 17) 43*14e4b149Smaxims@google.com #define SDRAM_REQ_ENCRYPTION (1 << 18) 44*14e4b149Smaxims@google.com #define SDRAM_REQ_VIDEO_FLAG (1 << 21) 45*14e4b149Smaxims@google.com #define SDRAM_REQ_VIDEO_LOW_PRI_WRITE (1 << 28) 46*14e4b149Smaxims@google.com #define SDRAM_REQ_2D_RW (1 << 29) 47*14e4b149Smaxims@google.com #define SDRAM_REQ_MEMCHECK (1 << 30) 48*14e4b149Smaxims@google.com 49*14e4b149Smaxims@google.com #define SDRAM_ICR_RESET_ALL (1 << 31) 50*14e4b149Smaxims@google.com 51*14e4b149Smaxims@google.com #define SDRAM_CONF_CAP_SHIFT 0 52*14e4b149Smaxims@google.com #define SDRAM_CONF_CAP_MASK 3 53*14e4b149Smaxims@google.com #define SDRAM_CONF_DDR4 (1 << 4) 54*14e4b149Smaxims@google.com #define SDRAM_CONF_SCRAMBLE (1 << 8) 55*14e4b149Smaxims@google.com #define SDRAM_CONF_SCRAMBLE_PAT2 (1 << 9) 56*14e4b149Smaxims@google.com #define SDRAM_CONF_CACHE_EN (1 << 10) 57*14e4b149Smaxims@google.com #define SDRAM_CONF_CACHE_INIT_EN (1 << 12) 58*14e4b149Smaxims@google.com #define SDRAM_CONF_DUALX8 (1 << 13) 59*14e4b149Smaxims@google.com #define SDRAM_CONF_CACHE_INIT_DONE (1 << 19) 60*14e4b149Smaxims@google.com 61*14e4b149Smaxims@google.com #define SDRAM_CONF_CAP_128M 0 62*14e4b149Smaxims@google.com #define SDRAM_CONF_CAP_256M 1 63*14e4b149Smaxims@google.com #define SDRAM_CONF_CAP_512M 2 64*14e4b149Smaxims@google.com #define SDRAM_CONF_CAP_1024M 3 65*14e4b149Smaxims@google.com 66*14e4b149Smaxims@google.com #define SDRAM_MISC_DDR4_TREFRESH (1 << 3) 67*14e4b149Smaxims@google.com 68*14e4b149Smaxims@google.com #define SDRAM_PHYCTRL0_INIT (1 << 0) 69*14e4b149Smaxims@google.com #define SDRAM_PHYCTRL0_AUTO_UPDATE (1 << 1) 70*14e4b149Smaxims@google.com #define SDRAM_PHYCTRL0_NRST (1 << 2) 71*14e4b149Smaxims@google.com 72*14e4b149Smaxims@google.com #define SDRAM_REFRESH_CYCLES_SHIFT 0 73*14e4b149Smaxims@google.com #define SDRAM_REFRESH_CYCLES_MASK 0xf 74*14e4b149Smaxims@google.com #define SDRAM_REFRESH_ZQCS_EN (1 << 7) 75*14e4b149Smaxims@google.com #define SDRAM_REFRESH_PERIOD_SHIFT 8 76*14e4b149Smaxims@google.com #define SDRAM_REFRESH_PERIOD_MASK 0xf 77*14e4b149Smaxims@google.com 78*14e4b149Smaxims@google.com #define SDRAM_TEST_LEN_SHIFT 4 79*14e4b149Smaxims@google.com #define SDRAM_TEST_LEN_MASK 0xfffff 80*14e4b149Smaxims@google.com #define SDRAM_TEST_START_ADDR_SHIFT 24 81*14e4b149Smaxims@google.com #define SDRAM_TEST_START_ADDR_MASK 0x3f 82*14e4b149Smaxims@google.com 83*14e4b149Smaxims@google.com #define SDRAM_TEST_EN (1 << 0) 84*14e4b149Smaxims@google.com #define SDRAM_TEST_MODE_SHIFT 1 85*14e4b149Smaxims@google.com #define SDRAM_TEST_MODE_MASK 3 86*14e4b149Smaxims@google.com #define SDRAM_TEST_MODE_WO 0 87*14e4b149Smaxims@google.com #define SDRAM_TEST_MODE_RB 1 88*14e4b149Smaxims@google.com #define SDRAM_TEST_MODE_RW 2 89*14e4b149Smaxims@google.com #define SDRAM_TEST_GEN_MODE_SHIFT 3 90*14e4b149Smaxims@google.com #define SDRAM_TEST_GEN_MODE_MASK 7 91*14e4b149Smaxims@google.com #define SDRAM_TEST_TWO_MODES (1 << 6) 92*14e4b149Smaxims@google.com #define SDRAM_TEST_ERRSTOP (1 << 7) 93*14e4b149Smaxims@google.com #define SDRAM_TEST_DONE (1 << 12) 94*14e4b149Smaxims@google.com #define SDRAM_TEST_FAIL (1 << 13) 95*14e4b149Smaxims@google.com 96*14e4b149Smaxims@google.com #define SDRAM_AC_TRFC_SHIFT 0 97*14e4b149Smaxims@google.com #define SDRAM_AC_TRFC_MASK 0xff 98*14e4b149Smaxims@google.com 99*14e4b149Smaxims@google.com #ifndef __ASSEMBLY__ 100*14e4b149Smaxims@google.com 101*14e4b149Smaxims@google.com struct ast2500_sdrammc_regs { 102*14e4b149Smaxims@google.com u32 protection_key; 103*14e4b149Smaxims@google.com u32 config; 104*14e4b149Smaxims@google.com u32 gm_protection_key; 105*14e4b149Smaxims@google.com u32 refresh_timing; 106*14e4b149Smaxims@google.com u32 ac_timing[3]; 107*14e4b149Smaxims@google.com u32 misc_control; 108*14e4b149Smaxims@google.com u32 mr46_mode_setting; 109*14e4b149Smaxims@google.com u32 mr5_mode_setting; 110*14e4b149Smaxims@google.com u32 mode_setting_control; 111*14e4b149Smaxims@google.com u32 mr02_mode_setting; 112*14e4b149Smaxims@google.com u32 mr13_mode_setting; 113*14e4b149Smaxims@google.com u32 power_control; 114*14e4b149Smaxims@google.com u32 req_limit_mask; 115*14e4b149Smaxims@google.com u32 pri_group_setting; 116*14e4b149Smaxims@google.com u32 max_grant_len[4]; 117*14e4b149Smaxims@google.com u32 intr_ctrl; 118*14e4b149Smaxims@google.com u32 ecc_range_ctrl; 119*14e4b149Smaxims@google.com u32 first_ecc_err_addr; 120*14e4b149Smaxims@google.com u32 last_ecc_err_addr; 121*14e4b149Smaxims@google.com u32 phy_ctrl[4]; 122*14e4b149Smaxims@google.com u32 ecc_test_ctrl; 123*14e4b149Smaxims@google.com u32 test_addr; 124*14e4b149Smaxims@google.com u32 test_fail_dq_bit; 125*14e4b149Smaxims@google.com u32 test_init_val; 126*14e4b149Smaxims@google.com u32 phy_debug_ctrl; 127*14e4b149Smaxims@google.com u32 phy_debug_data; 128*14e4b149Smaxims@google.com u32 reserved1[30]; 129*14e4b149Smaxims@google.com u32 scu_passwd; 130*14e4b149Smaxims@google.com u32 reserved2[7]; 131*14e4b149Smaxims@google.com u32 scu_mpll; 132*14e4b149Smaxims@google.com u32 reserved3[19]; 133*14e4b149Smaxims@google.com u32 scu_hwstrap; 134*14e4b149Smaxims@google.com }; 135*14e4b149Smaxims@google.com 136*14e4b149Smaxims@google.com #endif /* __ASSEMBLY__ */ 137*14e4b149Smaxims@google.com 138*14e4b149Smaxims@google.com #endif /* _ASM_ARCH_SDRAM_AST2500_H */ 139