xref: /rk3399_rockchip-uboot/arch/arm/include/asm/arch-am33xx/cpu.h (revision fc46bae2ae38c8d0b1570427b5c9520281eaae4f)
15655108aSChandan Nath /*
25655108aSChandan Nath  * cpu.h
35655108aSChandan Nath  *
45655108aSChandan Nath  * AM33xx specific header file
55655108aSChandan Nath  *
65655108aSChandan Nath  * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
75655108aSChandan Nath  *
81a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
95655108aSChandan Nath  */
105655108aSChandan Nath 
115655108aSChandan Nath #ifndef _AM33XX_CPU_H
125655108aSChandan Nath #define _AM33XX_CPU_H
135655108aSChandan Nath 
145655108aSChandan Nath #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
155655108aSChandan Nath #include <asm/types.h>
165655108aSChandan Nath #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
175655108aSChandan Nath 
185655108aSChandan Nath #include <asm/arch/hardware.h>
195655108aSChandan Nath 
205655108aSChandan Nath #define BIT(x)				(1 << x)
215655108aSChandan Nath #define CL_BIT(x)			(0 << x)
225655108aSChandan Nath 
235655108aSChandan Nath /* Timer register bits */
245655108aSChandan Nath #define TCLR_ST				BIT(0)	/* Start=1 Stop=0 */
255655108aSChandan Nath #define TCLR_AR				BIT(1)	/* Auto reload */
265655108aSChandan Nath #define TCLR_PRE			BIT(5)	/* Pre-scaler enable */
275655108aSChandan Nath #define TCLR_PTV_SHIFT			(2)	/* Pre-scaler shift value */
285655108aSChandan Nath #define TCLR_PRE_DISABLE		CL_BIT(5) /* Pre-scalar disable */
2925b0a729SHannes Petermaier #define TCLR_CE				BIT(6)	/* compare mode enable */
3025b0a729SHannes Petermaier #define TCLR_SCPWM			BIT(7)	/* pwm outpin behaviour */
3125b0a729SHannes Petermaier #define TCLR_TCM			BIT(8)	/* edge detection of input pin*/
3225b0a729SHannes Petermaier #define TCLR_TRG_SHIFT			(10)	/* trigmode on pwm outpin */
3325b0a729SHannes Petermaier #define TCLR_PT				BIT(12)	/* pulse/toggle mode of outpin*/
3425b0a729SHannes Petermaier #define TCLR_CAPTMODE			BIT(13) /* capture mode */
3525b0a729SHannes Petermaier #define TCLR_GPOCFG			BIT(14)	/* 0=output,1=input */
365655108aSChandan Nath 
3725b0a729SHannes Petermaier #define TCFG_RESET			BIT(0)	/* software reset */
3825b0a729SHannes Petermaier #define TCFG_EMUFREE			BIT(1)	/* behaviour of tmr on debug */
3925b0a729SHannes Petermaier #define TCFG_IDLEMOD_SHIFT		(2)	/* power management */
405655108aSChandan Nath /* device type */
415655108aSChandan Nath #define DEVICE_MASK			(BIT(8) | BIT(9) | BIT(10))
425655108aSChandan Nath #define TST_DEVICE			0x0
435655108aSChandan Nath #define EMU_DEVICE			0x1
445655108aSChandan Nath #define HS_DEVICE			0x2
455655108aSChandan Nath #define GP_DEVICE			0x3
465655108aSChandan Nath 
478b029f22SMatt Porter /* cpu-id for AM33XX and TI81XX family */
485655108aSChandan Nath #define AM335X				0xB944
498b029f22SMatt Porter #define TI81XX				0xB81E
508b029f22SMatt Porter #define DEVICE_ID			(CTRL_BASE + 0x0600)
515287946cSTom Rini #define DEVICE_ID_MASK			0x1FFF
525287946cSTom Rini 
535287946cSTom Rini /* MPU max frequencies */
545287946cSTom Rini #define AM335X_ZCZ_300			0x1FEF
555287946cSTom Rini #define AM335X_ZCZ_600			0x1FAF
565287946cSTom Rini #define AM335X_ZCZ_720			0x1F2F
575287946cSTom Rini #define AM335X_ZCZ_800			0x1E2F
585287946cSTom Rini #define AM335X_ZCZ_1000			0x1C2F
595287946cSTom Rini #define AM335X_ZCE_300			0x1FDF
605287946cSTom Rini #define AM335X_ZCE_600			0x1F9F
615655108aSChandan Nath 
625655108aSChandan Nath /* This gives the status of the boot mode pins on the evm */
635655108aSChandan Nath #define SYSBOOT_MASK			(BIT(0) | BIT(1) | BIT(2)\
645655108aSChandan Nath 					| BIT(3) | BIT(4))
655655108aSChandan Nath 
665655108aSChandan Nath #define PRM_RSTCTRL_RESET		0x01
6770239507SLokesh Vutla #define PRM_RSTST_WARM_RESET_MASK	0x232
685655108aSChandan Nath 
69988ea355SHeiko Schocher /*
70988ea355SHeiko Schocher  * Watchdog:
71988ea355SHeiko Schocher  * Using the prescaler, the OMAP watchdog could go for many
72988ea355SHeiko Schocher  * months before firing.  These limits work without scaling,
73988ea355SHeiko Schocher  * with the 60 second default assumed by most tools and docs.
74988ea355SHeiko Schocher  */
75988ea355SHeiko Schocher #define TIMER_MARGIN_MAX	(24 * 60 * 60)	/* 1 day */
76988ea355SHeiko Schocher #define TIMER_MARGIN_DEFAULT	60	/* 60 secs */
77988ea355SHeiko Schocher #define TIMER_MARGIN_MIN	1
78988ea355SHeiko Schocher 
79988ea355SHeiko Schocher #define PTV			0	/* prescale */
80988ea355SHeiko Schocher #define GET_WLDR_VAL(secs)	(0xffffffff - ((secs) * (32768/(1<<PTV))) + 1)
81988ea355SHeiko Schocher #define WDT_WWPS_PEND_WCLR	BIT(0)
82988ea355SHeiko Schocher #define WDT_WWPS_PEND_WLDR	BIT(2)
83988ea355SHeiko Schocher #define WDT_WWPS_PEND_WTGR	BIT(3)
84988ea355SHeiko Schocher #define WDT_WWPS_PEND_WSPR	BIT(4)
85988ea355SHeiko Schocher 
86988ea355SHeiko Schocher #define WDT_WCLR_PRE		BIT(5)
87988ea355SHeiko Schocher #define WDT_WCLR_PTV_OFF	2
88988ea355SHeiko Schocher 
895655108aSChandan Nath #ifndef __KERNEL_STRICT_NAMES
905655108aSChandan Nath #ifndef __ASSEMBLY__
918eb16b7fSIlya Yanok 
928eb16b7fSIlya Yanok 
93c06e498aSLokesh Vutla #ifndef CONFIG_AM43XX
945655108aSChandan Nath /* Encapsulating core pll registers */
955655108aSChandan Nath struct cm_wkuppll {
965655108aSChandan Nath 	unsigned int wkclkstctrl;	/* offset 0x00 */
975655108aSChandan Nath 	unsigned int wkctrlclkctrl;	/* offset 0x04 */
98d88bc042STom Rini 	unsigned int wkgpio0clkctrl;	/* offset 0x08 */
995655108aSChandan Nath 	unsigned int wkl4wkclkctrl;	/* offset 0x0c */
10025b0a729SHannes Petermaier 	unsigned int timer0clkctrl;	/* offset 0x10 */
10125b0a729SHannes Petermaier 	unsigned int resv2[3];
1025655108aSChandan Nath 	unsigned int idlestdpllmpu;	/* offset 0x20 */
1035655108aSChandan Nath 	unsigned int resv3[2];
1045655108aSChandan Nath 	unsigned int clkseldpllmpu;	/* offset 0x2c */
1055655108aSChandan Nath 	unsigned int resv4[1];
1065655108aSChandan Nath 	unsigned int idlestdpllddr;	/* offset 0x34 */
1075655108aSChandan Nath 	unsigned int resv5[2];
1085655108aSChandan Nath 	unsigned int clkseldpllddr;	/* offset 0x40 */
1095655108aSChandan Nath 	unsigned int resv6[4];
1105655108aSChandan Nath 	unsigned int clkseldplldisp;	/* offset 0x54 */
1115655108aSChandan Nath 	unsigned int resv7[1];
1125655108aSChandan Nath 	unsigned int idlestdpllcore;	/* offset 0x5c */
1135655108aSChandan Nath 	unsigned int resv8[2];
1145655108aSChandan Nath 	unsigned int clkseldpllcore;	/* offset 0x68 */
1155655108aSChandan Nath 	unsigned int resv9[1];
1165655108aSChandan Nath 	unsigned int idlestdpllper;	/* offset 0x70 */
1177df5cf35SIlya Yanok 	unsigned int resv10[2];
1187df5cf35SIlya Yanok 	unsigned int clkdcoldodpllper;	/* offset 0x7c */
1195655108aSChandan Nath 	unsigned int divm4dpllcore;	/* offset 0x80 */
1205655108aSChandan Nath 	unsigned int divm5dpllcore;	/* offset 0x84 */
1215655108aSChandan Nath 	unsigned int clkmoddpllmpu;	/* offset 0x88 */
1225655108aSChandan Nath 	unsigned int clkmoddpllper;	/* offset 0x8c */
1235655108aSChandan Nath 	unsigned int clkmoddpllcore;	/* offset 0x90 */
1245655108aSChandan Nath 	unsigned int clkmoddpllddr;	/* offset 0x94 */
1255655108aSChandan Nath 	unsigned int clkmoddplldisp;	/* offset 0x98 */
1265655108aSChandan Nath 	unsigned int clkseldpllper;	/* offset 0x9c */
1275655108aSChandan Nath 	unsigned int divm2dpllddr;	/* offset 0xA0 */
1285655108aSChandan Nath 	unsigned int divm2dplldisp;	/* offset 0xA4 */
1295655108aSChandan Nath 	unsigned int divm2dpllmpu;	/* offset 0xA8 */
1305655108aSChandan Nath 	unsigned int divm2dpllper;	/* offset 0xAC */
1315655108aSChandan Nath 	unsigned int resv11[1];
1325655108aSChandan Nath 	unsigned int wkup_uart0ctrl;	/* offset 0xB4 */
133b4116edeSPatil, Rachna 	unsigned int wkup_i2c0ctrl;	/* offset 0xB8 */
134072cefe0SHannes Petermaier 	unsigned int wkup_adctscctrl;	/* offset 0xBC */
13525b0a729SHannes Petermaier 	unsigned int resv12;
13625b0a729SHannes Petermaier 	unsigned int timer1clkctrl;	/* offset 0xC4 */
13725b0a729SHannes Petermaier 	unsigned int resv13[4];
1385655108aSChandan Nath 	unsigned int divm6dpllcore;	/* offset 0xD8 */
1395655108aSChandan Nath };
1405655108aSChandan Nath 
1415655108aSChandan Nath /**
1425655108aSChandan Nath  * Encapsulating peripheral functional clocks
1435655108aSChandan Nath  * pll registers
1445655108aSChandan Nath  */
1455655108aSChandan Nath struct cm_perpll {
1465655108aSChandan Nath 	unsigned int l4lsclkstctrl;	/* offset 0x00 */
1475655108aSChandan Nath 	unsigned int l3sclkstctrl;	/* offset 0x04 */
1485655108aSChandan Nath 	unsigned int l4fwclkstctrl;	/* offset 0x08 */
1495655108aSChandan Nath 	unsigned int l3clkstctrl;	/* offset 0x0c */
150fb072a3eSChandan Nath 	unsigned int resv1;
151fb072a3eSChandan Nath 	unsigned int cpgmac0clkctrl;	/* offset 0x14 */
152d88bc042STom Rini 	unsigned int lcdclkctrl;	/* offset 0x18 */
153d88bc042STom Rini 	unsigned int usb0clkctrl;	/* offset 0x1C */
154d88bc042STom Rini 	unsigned int resv2;
155d88bc042STom Rini 	unsigned int tptc0clkctrl;	/* offset 0x24 */
1565655108aSChandan Nath 	unsigned int emifclkctrl;	/* offset 0x28 */
1575655108aSChandan Nath 	unsigned int ocmcramclkctrl;	/* offset 0x2c */
158fb072a3eSChandan Nath 	unsigned int gpmcclkctrl;	/* offset 0x30 */
159d88bc042STom Rini 	unsigned int mcasp0clkctrl;	/* offset 0x34 */
160d88bc042STom Rini 	unsigned int uart5clkctrl;	/* offset 0x38 */
161fb072a3eSChandan Nath 	unsigned int mmc0clkctrl;	/* offset 0x3C */
162fb072a3eSChandan Nath 	unsigned int elmclkctrl;	/* offset 0x40 */
163fb072a3eSChandan Nath 	unsigned int i2c2clkctrl;	/* offset 0x44 */
164fb072a3eSChandan Nath 	unsigned int i2c1clkctrl;	/* offset 0x48 */
165fb072a3eSChandan Nath 	unsigned int spi0clkctrl;	/* offset 0x4C */
166fb072a3eSChandan Nath 	unsigned int spi1clkctrl;	/* offset 0x50 */
167d88bc042STom Rini 	unsigned int resv3[3];
1685655108aSChandan Nath 	unsigned int l4lsclkctrl;	/* offset 0x60 */
1695655108aSChandan Nath 	unsigned int l4fwclkctrl;	/* offset 0x64 */
170d88bc042STom Rini 	unsigned int mcasp1clkctrl;	/* offset 0x68 */
171d88bc042STom Rini 	unsigned int uart1clkctrl;	/* offset 0x6C */
172d88bc042STom Rini 	unsigned int uart2clkctrl;	/* offset 0x70 */
173d88bc042STom Rini 	unsigned int uart3clkctrl;	/* offset 0x74 */
174d88bc042STom Rini 	unsigned int uart4clkctrl;	/* offset 0x78 */
175d88bc042STom Rini 	unsigned int timer7clkctrl;	/* offset 0x7C */
1765655108aSChandan Nath 	unsigned int timer2clkctrl;	/* offset 0x80 */
177d88bc042STom Rini 	unsigned int timer3clkctrl;	/* offset 0x84 */
178d88bc042STom Rini 	unsigned int timer4clkctrl;	/* offset 0x88 */
179d88bc042STom Rini 	unsigned int resv4[8];
180d88bc042STom Rini 	unsigned int gpio1clkctrl;	/* offset 0xAC */
181fb072a3eSChandan Nath 	unsigned int gpio2clkctrl;	/* offset 0xB0 */
182d88bc042STom Rini 	unsigned int gpio3clkctrl;	/* offset 0xB4 */
183d88bc042STom Rini 	unsigned int resv5;
184d88bc042STom Rini 	unsigned int tpccclkctrl;	/* offset 0xBC */
185d88bc042STom Rini 	unsigned int dcan0clkctrl;	/* offset 0xC0 */
186d88bc042STom Rini 	unsigned int dcan1clkctrl;	/* offset 0xC4 */
187072cefe0SHannes Petermaier 	unsigned int resv6;
188072cefe0SHannes Petermaier 	unsigned int epwmss1clkctrl;	/* offset 0xCC */
1895655108aSChandan Nath 	unsigned int emiffwclkctrl;	/* offset 0xD0 */
19014c0158bSHeiko Schocher 	unsigned int epwmss0clkctrl;	/* offset 0xD4 */
19114c0158bSHeiko Schocher 	unsigned int epwmss2clkctrl;	/* offset 0xD8 */
1925655108aSChandan Nath 	unsigned int l3instrclkctrl;	/* offset 0xDC */
1935655108aSChandan Nath 	unsigned int l3clkctrl;		/* Offset 0xE0 */
19425b0a729SHannes Petermaier 	unsigned int resv8[2];
19525b0a729SHannes Petermaier 	unsigned int timer5clkctrl;	/* offset 0xEC */
19625b0a729SHannes Petermaier 	unsigned int timer6clkctrl;	/* offset 0xF0 */
197d88bc042STom Rini 	unsigned int mmc1clkctrl;	/* offset 0xF4 */
198d88bc042STom Rini 	unsigned int mmc2clkctrl;	/* offset 0xF8 */
199d88bc042STom Rini 	unsigned int resv9[8];
2005655108aSChandan Nath 	unsigned int l4hsclkstctrl;	/* offset 0x11C */
2015655108aSChandan Nath 	unsigned int l4hsclkctrl;	/* offset 0x120 */
202fb072a3eSChandan Nath 	unsigned int resv10[8];
203d88bc042STom Rini 	unsigned int cpswclkstctrl;	/* offset 0x144 */
20414c0158bSHeiko Schocher 	unsigned int lcdcclkstctrl;	/* offset 0x148 */
2055655108aSChandan Nath };
2067ca1b2a2SLokesh Vutla 
2077ca1b2a2SLokesh Vutla /* Encapsulating Display pll registers */
2087ca1b2a2SLokesh Vutla struct cm_dpll {
20925b0a729SHannes Petermaier 	unsigned int resv1;
21025b0a729SHannes Petermaier 	unsigned int clktimer7clk;	/* offset 0x04 */
2117ca1b2a2SLokesh Vutla 	unsigned int clktimer2clk;	/* offset 0x08 */
21225b0a729SHannes Petermaier 	unsigned int clktimer3clk;	/* offset 0x0C */
21325b0a729SHannes Petermaier 	unsigned int clktimer4clk;	/* offset 0x10 */
21425b0a729SHannes Petermaier 	unsigned int resv2;
21525b0a729SHannes Petermaier 	unsigned int clktimer5clk;	/* offset 0x18 */
21625b0a729SHannes Petermaier 	unsigned int clktimer6clk;	/* offset 0x1C */
21725b0a729SHannes Petermaier 	unsigned int resv3[2];
21825b0a729SHannes Petermaier 	unsigned int clktimer1clk;	/* offset 0x28 */
21925b0a729SHannes Petermaier 	unsigned int resv4[2];
2207ca1b2a2SLokesh Vutla 	unsigned int clklcdcpixelclk;	/* offset 0x34 */
2217ca1b2a2SLokesh Vutla };
222*fc46bae2SJames Doublesin 
223*fc46bae2SJames Doublesin struct prm_device_inst {
224*fc46bae2SJames Doublesin 	unsigned int prm_rstctrl;
225*fc46bae2SJames Doublesin 	unsigned int prm_rsttime;
226*fc46bae2SJames Doublesin 	unsigned int prm_rstst;
227*fc46bae2SJames Doublesin };
228c06e498aSLokesh Vutla #else
229c06e498aSLokesh Vutla /* Encapsulating core pll registers */
230c06e498aSLokesh Vutla struct cm_wkuppll {
231c06e498aSLokesh Vutla 	unsigned int resv0[136];
232c06e498aSLokesh Vutla 	unsigned int wkl4wkclkctrl;	/* offset 0x220 */
233c06e498aSLokesh Vutla 	unsigned int resv1[55];
234c06e498aSLokesh Vutla 	unsigned int wkclkstctrl;	/* offset 0x300 */
235c06e498aSLokesh Vutla 	unsigned int resv2[15];
236c06e498aSLokesh Vutla 	unsigned int wkup_i2c0ctrl;	/* offset 0x340 */
237c06e498aSLokesh Vutla 	unsigned int resv3;
238c06e498aSLokesh Vutla 	unsigned int wkup_uart0ctrl;	/* offset 0x348 */
239c06e498aSLokesh Vutla 	unsigned int resv4[5];
240c06e498aSLokesh Vutla 	unsigned int wkctrlclkctrl;	/* offset 0x360 */
241c06e498aSLokesh Vutla 	unsigned int resv5;
242c06e498aSLokesh Vutla 	unsigned int wkgpio0clkctrl;	/* offset 0x368 */
243c06e498aSLokesh Vutla 
244c06e498aSLokesh Vutla 	unsigned int resv6[109];
245c06e498aSLokesh Vutla 	unsigned int clkmoddpllcore;	/* offset 0x520 */
246c06e498aSLokesh Vutla 	unsigned int idlestdpllcore;	/* offset 0x524 */
247c06e498aSLokesh Vutla 	unsigned int resv61;
248c06e498aSLokesh Vutla 	unsigned int clkseldpllcore;	/* offset 0x52C */
249c06e498aSLokesh Vutla 	unsigned int resv7[2];
250c06e498aSLokesh Vutla 	unsigned int divm4dpllcore;	/* offset 0x538 */
251c06e498aSLokesh Vutla 	unsigned int divm5dpllcore;	/* offset 0x53C */
252c06e498aSLokesh Vutla 	unsigned int divm6dpllcore;	/* offset 0x540 */
253c06e498aSLokesh Vutla 
254c06e498aSLokesh Vutla 	unsigned int resv8[7];
255c06e498aSLokesh Vutla 	unsigned int clkmoddpllmpu;	/* offset 0x560 */
256c06e498aSLokesh Vutla 	unsigned int idlestdpllmpu;	/* offset 0x564 */
257c06e498aSLokesh Vutla 	unsigned int resv9;
258c06e498aSLokesh Vutla 	unsigned int clkseldpllmpu;	/* offset 0x56c */
259c06e498aSLokesh Vutla 	unsigned int divm2dpllmpu;	/* offset 0x570 */
260c06e498aSLokesh Vutla 
261c06e498aSLokesh Vutla 	unsigned int resv10[11];
262c06e498aSLokesh Vutla 	unsigned int clkmoddpllddr;	/* offset 0x5A0 */
263c06e498aSLokesh Vutla 	unsigned int idlestdpllddr;	/* offset 0x5A4 */
264c06e498aSLokesh Vutla 	unsigned int resv11;
265c06e498aSLokesh Vutla 	unsigned int clkseldpllddr;	/* offset 0x5AC */
266c06e498aSLokesh Vutla 	unsigned int divm2dpllddr;	/* offset 0x5B0 */
267c06e498aSLokesh Vutla 
268c06e498aSLokesh Vutla 	unsigned int resv12[11];
269c06e498aSLokesh Vutla 	unsigned int clkmoddpllper;	/* offset 0x5E0 */
270c06e498aSLokesh Vutla 	unsigned int idlestdpllper;	/* offset 0x5E4 */
271c06e498aSLokesh Vutla 	unsigned int resv13;
272c06e498aSLokesh Vutla 	unsigned int clkseldpllper;	/* offset 0x5EC */
273c06e498aSLokesh Vutla 	unsigned int divm2dpllper;	/* offset 0x5F0 */
274c06e498aSLokesh Vutla 	unsigned int resv14[8];
275c06e498aSLokesh Vutla 	unsigned int clkdcoldodpllper;	/* offset 0x614 */
276c06e498aSLokesh Vutla 
277c06e498aSLokesh Vutla 	unsigned int resv15[2];
278c06e498aSLokesh Vutla 	unsigned int clkmoddplldisp;	/* offset 0x620 */
279c06e498aSLokesh Vutla 	unsigned int resv16[2];
280c06e498aSLokesh Vutla 	unsigned int clkseldplldisp;	/* offset 0x62C */
281c06e498aSLokesh Vutla 	unsigned int divm2dplldisp;	/* offset 0x630 */
282c06e498aSLokesh Vutla };
283c06e498aSLokesh Vutla 
284c06e498aSLokesh Vutla /*
285c06e498aSLokesh Vutla  * Encapsulating peripheral functional clocks
286c06e498aSLokesh Vutla  * pll registers
287c06e498aSLokesh Vutla  */
288c06e498aSLokesh Vutla struct cm_perpll {
289c06e498aSLokesh Vutla 	unsigned int l3clkstctrl;	/* offset 0x00 */
290c06e498aSLokesh Vutla 	unsigned int resv0[7];
291c06e498aSLokesh Vutla 	unsigned int l3clkctrl;		/* Offset 0x20 */
292c06e498aSLokesh Vutla 	unsigned int resv1[7];
293c06e498aSLokesh Vutla 	unsigned int l3instrclkctrl;	/* offset 0x40 */
294c06e498aSLokesh Vutla 	unsigned int resv2[3];
295c06e498aSLokesh Vutla 	unsigned int ocmcramclkctrl;	/* offset 0x50 */
296c06e498aSLokesh Vutla 	unsigned int resv3[9];
297c06e498aSLokesh Vutla 	unsigned int tpccclkctrl;	/* offset 0x78 */
298c06e498aSLokesh Vutla 	unsigned int resv4;
299c06e498aSLokesh Vutla 	unsigned int tptc0clkctrl;	/* offset 0x80 */
300c06e498aSLokesh Vutla 
301c06e498aSLokesh Vutla 	unsigned int resv5[7];
302c06e498aSLokesh Vutla 	unsigned int l4hsclkctrl;	/* offset 0x0A0 */
303c06e498aSLokesh Vutla 	unsigned int resv6;
304c06e498aSLokesh Vutla 	unsigned int l4fwclkctrl;	/* offset 0x0A8 */
305c06e498aSLokesh Vutla 	unsigned int resv7[85];
306c06e498aSLokesh Vutla 	unsigned int l3sclkstctrl;	/* offset 0x200 */
307c06e498aSLokesh Vutla 	unsigned int resv8[7];
308c06e498aSLokesh Vutla 	unsigned int gpmcclkctrl;	/* offset 0x220 */
309c06e498aSLokesh Vutla 	unsigned int resv9[5];
310c06e498aSLokesh Vutla 	unsigned int mcasp0clkctrl;	/* offset 0x238 */
311c06e498aSLokesh Vutla 	unsigned int resv10;
312c06e498aSLokesh Vutla 	unsigned int mcasp1clkctrl;	/* offset 0x240 */
313c06e498aSLokesh Vutla 	unsigned int resv11;
314c06e498aSLokesh Vutla 	unsigned int mmc2clkctrl;	/* offset 0x248 */
315b56e71e2SSourav Poddar 	unsigned int resv12[3];
316b56e71e2SSourav Poddar 	unsigned int qspiclkctrl;       /* offset 0x258 */
317b56e71e2SSourav Poddar 	unsigned int resv121;
318c06e498aSLokesh Vutla 	unsigned int usb0clkctrl;	/* offset 0x260 */
319c06e498aSLokesh Vutla 	unsigned int resv13[103];
320c06e498aSLokesh Vutla 	unsigned int l4lsclkstctrl;	/* offset 0x400 */
321c06e498aSLokesh Vutla 	unsigned int resv14[7];
322c06e498aSLokesh Vutla 	unsigned int l4lsclkctrl;	/* offset 0x420 */
323c06e498aSLokesh Vutla 	unsigned int resv15;
324c06e498aSLokesh Vutla 	unsigned int dcan0clkctrl;	/* offset 0x428 */
325c06e498aSLokesh Vutla 	unsigned int resv16;
326c06e498aSLokesh Vutla 	unsigned int dcan1clkctrl;	/* offset 0x430 */
327c06e498aSLokesh Vutla 	unsigned int resv17[13];
328c06e498aSLokesh Vutla 	unsigned int elmclkctrl;	/* offset 0x468 */
329c06e498aSLokesh Vutla 
330c06e498aSLokesh Vutla 	unsigned int resv18[3];
331c06e498aSLokesh Vutla 	unsigned int gpio1clkctrl;	/* offset 0x478 */
332c06e498aSLokesh Vutla 	unsigned int resv19;
333c06e498aSLokesh Vutla 	unsigned int gpio2clkctrl;	/* offset 0x480 */
334c06e498aSLokesh Vutla 	unsigned int resv20;
335c06e498aSLokesh Vutla 	unsigned int gpio3clkctrl;	/* offset 0x488 */
336cd8341b7SDave Gerlach 	unsigned int resv41;
337cd8341b7SDave Gerlach 	unsigned int gpio4clkctrl;	/* offset 0x490 */
338cd8341b7SDave Gerlach 	unsigned int resv42;
339cd8341b7SDave Gerlach 	unsigned int gpio5clkctrl;	/* offset 0x498 */
340cd8341b7SDave Gerlach 	unsigned int resv21[3];
341c06e498aSLokesh Vutla 
342c06e498aSLokesh Vutla 	unsigned int i2c1clkctrl;	/* offset 0x4A8 */
343c06e498aSLokesh Vutla 	unsigned int resv22;
344c06e498aSLokesh Vutla 	unsigned int i2c2clkctrl;	/* offset 0x4B0 */
345c06e498aSLokesh Vutla 	unsigned int resv23[3];
346c06e498aSLokesh Vutla 	unsigned int mmc0clkctrl;	/* offset 0x4C0 */
347c06e498aSLokesh Vutla 	unsigned int resv24;
348c06e498aSLokesh Vutla 	unsigned int mmc1clkctrl;	/* offset 0x4C8 */
349c06e498aSLokesh Vutla 
350c06e498aSLokesh Vutla 	unsigned int resv25[13];
351c06e498aSLokesh Vutla 	unsigned int spi0clkctrl;	/* offset 0x500 */
352c06e498aSLokesh Vutla 	unsigned int resv26;
353c06e498aSLokesh Vutla 	unsigned int spi1clkctrl;	/* offset 0x508 */
354c06e498aSLokesh Vutla 	unsigned int resv27[9];
355c06e498aSLokesh Vutla 	unsigned int timer2clkctrl;	/* offset 0x530 */
356c06e498aSLokesh Vutla 	unsigned int resv28;
357c06e498aSLokesh Vutla 	unsigned int timer3clkctrl;	/* offset 0x538 */
358c06e498aSLokesh Vutla 	unsigned int resv29;
359c06e498aSLokesh Vutla 	unsigned int timer4clkctrl;	/* offset 0x540 */
360c06e498aSLokesh Vutla 	unsigned int resv30[5];
361c06e498aSLokesh Vutla 	unsigned int timer7clkctrl;	/* offset 0x558 */
362c06e498aSLokesh Vutla 
363c06e498aSLokesh Vutla 	unsigned int resv31[9];
364c06e498aSLokesh Vutla 	unsigned int uart1clkctrl;	/* offset 0x580 */
365c06e498aSLokesh Vutla 	unsigned int resv32;
366c06e498aSLokesh Vutla 	unsigned int uart2clkctrl;	/* offset 0x588 */
367c06e498aSLokesh Vutla 	unsigned int resv33;
368c06e498aSLokesh Vutla 	unsigned int uart3clkctrl;	/* offset 0x590 */
369c06e498aSLokesh Vutla 	unsigned int resv34;
370c06e498aSLokesh Vutla 	unsigned int uart4clkctrl;	/* offset 0x598 */
371c06e498aSLokesh Vutla 	unsigned int resv35;
372c06e498aSLokesh Vutla 	unsigned int uart5clkctrl;	/* offset 0x5A0 */
373c06e498aSLokesh Vutla 	unsigned int resv36[87];
374c06e498aSLokesh Vutla 
375c06e498aSLokesh Vutla 	unsigned int emifclkstctrl;	/* offset 0x700 */
376c06e498aSLokesh Vutla 	unsigned int resv361[7];
377c06e498aSLokesh Vutla 	unsigned int emifclkctrl;	/* offset 0x720 */
378c06e498aSLokesh Vutla 	unsigned int resv37[3];
379c06e498aSLokesh Vutla 	unsigned int emiffwclkctrl;	/* offset 0x730 */
380c06e498aSLokesh Vutla 	unsigned int resv371;
381c06e498aSLokesh Vutla 	unsigned int otfaemifclkctrl;	/* offset 0x738 */
382c06e498aSLokesh Vutla 	unsigned int resv38[57];
383c06e498aSLokesh Vutla 	unsigned int lcdclkctrl;	/* offset 0x820 */
384c06e498aSLokesh Vutla 	unsigned int resv39[183];
385c06e498aSLokesh Vutla 	unsigned int cpswclkstctrl;	/* offset 0xB00 */
386c06e498aSLokesh Vutla 	unsigned int resv40[7];
387c06e498aSLokesh Vutla 	unsigned int cpgmac0clkctrl;	/* offset 0xB20 */
388c06e498aSLokesh Vutla };
3895655108aSChandan Nath 
390d3daba10SLokesh Vutla struct cm_device_inst {
391d3daba10SLokesh Vutla 	unsigned int cm_clkout1_ctrl;
392d3daba10SLokesh Vutla 	unsigned int cm_dll_ctrl;
393d3daba10SLokesh Vutla };
394d3daba10SLokesh Vutla 
395*fc46bae2SJames Doublesin struct prm_device_inst {
396*fc46bae2SJames Doublesin 	unsigned int prm_rstctrl;
397*fc46bae2SJames Doublesin 	unsigned int prm_rstst;
398*fc46bae2SJames Doublesin };
399*fc46bae2SJames Doublesin 
4005655108aSChandan Nath struct cm_dpll {
4017ca1b2a2SLokesh Vutla 	unsigned int resv1;
4027ca1b2a2SLokesh Vutla 	unsigned int clktimer2clk;	/* offset 0x04 */
4035655108aSChandan Nath };
4047ca1b2a2SLokesh Vutla #endif /* CONFIG_AM43XX */
4055655108aSChandan Nath 
406000820b5SVaibhav Hiremath /* Control Module RTC registers */
407000820b5SVaibhav Hiremath struct cm_rtc {
408000820b5SVaibhav Hiremath 	unsigned int rtcclkctrl;	/* offset 0x0 */
409000820b5SVaibhav Hiremath 	unsigned int clkstctrl;		/* offset 0x4 */
410000820b5SVaibhav Hiremath };
411000820b5SVaibhav Hiremath 
4125655108aSChandan Nath /* Watchdog timer registers */
4135655108aSChandan Nath struct wd_timer {
4145655108aSChandan Nath 	unsigned int resv1[4];
4155655108aSChandan Nath 	unsigned int wdtwdsc;	/* offset 0x010 */
4165655108aSChandan Nath 	unsigned int wdtwdst;	/* offset 0x014 */
4175655108aSChandan Nath 	unsigned int wdtwisr;	/* offset 0x018 */
4185655108aSChandan Nath 	unsigned int wdtwier;	/* offset 0x01C */
4195655108aSChandan Nath 	unsigned int wdtwwer;	/* offset 0x020 */
4205655108aSChandan Nath 	unsigned int wdtwclr;	/* offset 0x024 */
4215655108aSChandan Nath 	unsigned int wdtwcrr;	/* offset 0x028 */
4225655108aSChandan Nath 	unsigned int wdtwldr;	/* offset 0x02C */
4235655108aSChandan Nath 	unsigned int wdtwtgr;	/* offset 0x030 */
4245655108aSChandan Nath 	unsigned int wdtwwps;	/* offset 0x034 */
4255655108aSChandan Nath 	unsigned int resv2[3];
4265655108aSChandan Nath 	unsigned int wdtwdly;	/* offset 0x044 */
4275655108aSChandan Nath 	unsigned int wdtwspr;	/* offset 0x048 */
4285655108aSChandan Nath 	unsigned int resv3[1];
4295655108aSChandan Nath 	unsigned int wdtwqeoi;	/* offset 0x050 */
4305655108aSChandan Nath 	unsigned int wdtwqstar;	/* offset 0x054 */
4315655108aSChandan Nath 	unsigned int wdtwqsta;	/* offset 0x058 */
4325655108aSChandan Nath 	unsigned int wdtwqens;	/* offset 0x05C */
4335655108aSChandan Nath 	unsigned int wdtwqenc;	/* offset 0x060 */
4345655108aSChandan Nath 	unsigned int resv4[39];
4355655108aSChandan Nath 	unsigned int wdt_unfr;	/* offset 0x100 */
4365655108aSChandan Nath };
4375655108aSChandan Nath 
4385655108aSChandan Nath /* Timer 32 bit registers */
4395655108aSChandan Nath struct gptimer {
4405655108aSChandan Nath 	unsigned int tidr;		/* offset 0x00 */
441fb072a3eSChandan Nath 	unsigned char res1[12];
4425655108aSChandan Nath 	unsigned int tiocp_cfg;		/* offset 0x10 */
443fb072a3eSChandan Nath 	unsigned char res2[12];
4445655108aSChandan Nath 	unsigned int tier;		/* offset 0x20 */
4455655108aSChandan Nath 	unsigned int tistatr;		/* offset 0x24 */
4465655108aSChandan Nath 	unsigned int tistat;		/* offset 0x28 */
4475655108aSChandan Nath 	unsigned int tisr;		/* offset 0x2c */
4485655108aSChandan Nath 	unsigned int tcicr;		/* offset 0x30 */
4495655108aSChandan Nath 	unsigned int twer;		/* offset 0x34 */
4505655108aSChandan Nath 	unsigned int tclr;		/* offset 0x38 */
4515655108aSChandan Nath 	unsigned int tcrr;		/* offset 0x3c */
4525655108aSChandan Nath 	unsigned int tldr;		/* offset 0x40 */
4535655108aSChandan Nath 	unsigned int ttgr;		/* offset 0x44 */
4545655108aSChandan Nath 	unsigned int twpc;		/* offset 0x48 */
4555655108aSChandan Nath 	unsigned int tmar;		/* offset 0x4c */
4565655108aSChandan Nath 	unsigned int tcar1;		/* offset 0x50 */
4575655108aSChandan Nath 	unsigned int tscir;		/* offset 0x54 */
4585655108aSChandan Nath 	unsigned int tcar2;		/* offset 0x58 */
4595655108aSChandan Nath };
4605655108aSChandan Nath 
4615655108aSChandan Nath /* UART Registers */
4625655108aSChandan Nath struct uart_sys {
4635655108aSChandan Nath 	unsigned int resv1[21];
4645655108aSChandan Nath 	unsigned int uartsyscfg;	/* offset 0x54 */
4655655108aSChandan Nath 	unsigned int uartsyssts;	/* offset 0x58 */
4665655108aSChandan Nath };
4675655108aSChandan Nath 
4685655108aSChandan Nath /* VTP Registers */
4695655108aSChandan Nath struct vtp_reg {
4705655108aSChandan Nath 	unsigned int vtp0ctrlreg;
4715655108aSChandan Nath };
4725655108aSChandan Nath 
4735655108aSChandan Nath /* Control Status Register */
4745655108aSChandan Nath struct ctrl_stat {
4755655108aSChandan Nath 	unsigned int resv1[16];
4765655108aSChandan Nath 	unsigned int statusreg;		/* ofset 0x40 */
4776995a289SSatyanarayana, Sandhya 	unsigned int resv2[51];
4786995a289SSatyanarayana, Sandhya 	unsigned int secure_emif_sdram_config;	/* offset 0x0110 */
479cf04d032SLokesh Vutla 	unsigned int resv3[319];
480cf04d032SLokesh Vutla 	unsigned int dev_attr;
4815655108aSChandan Nath };
4823b97152bSSteve Sakoman 
4833b97152bSSteve Sakoman /* AM33XX GPIO registers */
4843b97152bSSteve Sakoman #define OMAP_GPIO_REVISION		0x0000
4853b97152bSSteve Sakoman #define OMAP_GPIO_SYSCONFIG		0x0010
4863b97152bSSteve Sakoman #define OMAP_GPIO_SYSSTATUS		0x0114
4873b97152bSSteve Sakoman #define OMAP_GPIO_IRQSTATUS1		0x002c
4883b97152bSSteve Sakoman #define OMAP_GPIO_IRQSTATUS2		0x0030
4893b97152bSSteve Sakoman #define OMAP_GPIO_CTRL			0x0130
4903b97152bSSteve Sakoman #define OMAP_GPIO_OE			0x0134
4913b97152bSSteve Sakoman #define OMAP_GPIO_DATAIN		0x0138
4923b97152bSSteve Sakoman #define OMAP_GPIO_DATAOUT		0x013c
4933b97152bSSteve Sakoman #define OMAP_GPIO_LEVELDETECT0		0x0140
4943b97152bSSteve Sakoman #define OMAP_GPIO_LEVELDETECT1		0x0144
4953b97152bSSteve Sakoman #define OMAP_GPIO_RISINGDETECT		0x0148
4963b97152bSSteve Sakoman #define OMAP_GPIO_FALLINGDETECT		0x014c
4973b97152bSSteve Sakoman #define OMAP_GPIO_DEBOUNCE_EN		0x0150
4983b97152bSSteve Sakoman #define OMAP_GPIO_DEBOUNCE_VAL		0x0154
4993b97152bSSteve Sakoman #define OMAP_GPIO_CLEARDATAOUT		0x0190
5003b97152bSSteve Sakoman #define OMAP_GPIO_SETDATAOUT		0x0194
5013b97152bSSteve Sakoman 
502e79cd8ebSChandan Nath /* Control Device Register */
5038038b497SCooper Jr., Franklin 
5048038b497SCooper Jr., Franklin  /* Control Device Register */
5058038b497SCooper Jr., Franklin #define MREQPRIO_0_SAB_INIT1_MASK	0xFFFFFF8F
5068038b497SCooper Jr., Franklin #define MREQPRIO_0_SAB_INIT0_MASK	0xFFFFFFF8
5078038b497SCooper Jr., Franklin #define MREQPRIO_1_DSS_MASK		0xFFFFFF8F
5088038b497SCooper Jr., Franklin 
509e79cd8ebSChandan Nath struct ctrl_dev {
510e79cd8ebSChandan Nath 	unsigned int deviceid;		/* offset 0x00 */
5117df5cf35SIlya Yanok 	unsigned int resv1[7];
5127df5cf35SIlya Yanok 	unsigned int usb_ctrl0;		/* offset 0x20 */
5137df5cf35SIlya Yanok 	unsigned int resv2;
5147df5cf35SIlya Yanok 	unsigned int usb_ctrl1;		/* offset 0x28 */
5157df5cf35SIlya Yanok 	unsigned int resv3;
516e79cd8ebSChandan Nath 	unsigned int macid0l;		/* offset 0x30 */
517e79cd8ebSChandan Nath 	unsigned int macid0h;		/* offset 0x34 */
518e79cd8ebSChandan Nath 	unsigned int macid1l;		/* offset 0x38 */
519e79cd8ebSChandan Nath 	unsigned int macid1h;		/* offset 0x3c */
5207df5cf35SIlya Yanok 	unsigned int resv4[4];
521e79cd8ebSChandan Nath 	unsigned int miisel;		/* offset 0x50 */
5228038b497SCooper Jr., Franklin 	unsigned int resv5[7];
5238038b497SCooper Jr., Franklin 	unsigned int mreqprio_0;	/* offset 0x70 */
5248038b497SCooper Jr., Franklin 	unsigned int mreqprio_1;	/* offset 0x74 */
5258038b497SCooper Jr., Franklin 	unsigned int resv6[97];
5265287946cSTom Rini 	unsigned int efuse_sma;		/* offset 0x1FC */
527e79cd8ebSChandan Nath };
528dafd4db3SHeiko Schocher 
5298038b497SCooper Jr., Franklin /* Bandwidth Limiter Portion of the L3Fast Configuration Register */
5308038b497SCooper Jr., Franklin #define BW_LIMITER_BW_FRAC_MASK         0xFFFFFFE0
5318038b497SCooper Jr., Franklin #define BW_LIMITER_BW_INT_MASK          0xFFFFFFF0
5328038b497SCooper Jr., Franklin #define BW_LIMITER_BW_WATERMARK_MASK    0xFFFFF800
5338038b497SCooper Jr., Franklin 
5348038b497SCooper Jr., Franklin struct l3f_cfg_bwlimiter {
5358038b497SCooper Jr., Franklin 	u32 padding0[2];
5368038b497SCooper Jr., Franklin 	u32 modena_init0_bw_fractional;
5378038b497SCooper Jr., Franklin 	u32 modena_init0_bw_integer;
5388038b497SCooper Jr., Franklin 	u32 modena_init0_watermark_0;
5398038b497SCooper Jr., Franklin };
5408038b497SCooper Jr., Franklin 
541dafd4db3SHeiko Schocher /* gmii_sel register defines */
542dafd4db3SHeiko Schocher #define GMII1_SEL_MII		0x0
543dafd4db3SHeiko Schocher #define GMII1_SEL_RMII		0x1
544dafd4db3SHeiko Schocher #define GMII1_SEL_RGMII		0x2
545dafd4db3SHeiko Schocher #define GMII2_SEL_MII		0x0
546dafd4db3SHeiko Schocher #define GMII2_SEL_RMII		0x4
547dafd4db3SHeiko Schocher #define GMII2_SEL_RGMII		0x8
548dafd4db3SHeiko Schocher #define RGMII1_IDMODE		BIT(4)
549dafd4db3SHeiko Schocher #define RGMII2_IDMODE		BIT(5)
550dafd4db3SHeiko Schocher #define RMII1_IO_CLK_EN		BIT(6)
551dafd4db3SHeiko Schocher #define RMII2_IO_CLK_EN		BIT(7)
552dafd4db3SHeiko Schocher 
553dafd4db3SHeiko Schocher #define MII_MODE_ENABLE		(GMII1_SEL_MII | GMII2_SEL_MII)
554dafd4db3SHeiko Schocher #define RMII_MODE_ENABLE        (GMII1_SEL_RMII | GMII2_SEL_RMII)
555dafd4db3SHeiko Schocher #define RGMII_MODE_ENABLE	(GMII1_SEL_RGMII | GMII2_SEL_RGMII)
556dafd4db3SHeiko Schocher #define RGMII_INT_DELAY		(RGMII1_IDMODE | RGMII2_IDMODE)
557dafd4db3SHeiko Schocher #define RMII_CHIPCKL_ENABLE     (RMII1_IO_CLK_EN | RMII2_IO_CLK_EN)
558dafd4db3SHeiko Schocher 
55914c0158bSHeiko Schocher /* PWMSS */
56014c0158bSHeiko Schocher struct pwmss_regs {
56114c0158bSHeiko Schocher 	unsigned int idver;
56214c0158bSHeiko Schocher 	unsigned int sysconfig;
56314c0158bSHeiko Schocher 	unsigned int clkconfig;
56414c0158bSHeiko Schocher 	unsigned int clkstatus;
56514c0158bSHeiko Schocher };
56614c0158bSHeiko Schocher #define ECAP_CLK_EN		BIT(0)
56714c0158bSHeiko Schocher #define ECAP_CLK_STOP_REQ	BIT(1)
56814c0158bSHeiko Schocher 
56914c0158bSHeiko Schocher struct pwmss_ecap_regs {
57014c0158bSHeiko Schocher 	unsigned int tsctr;
57114c0158bSHeiko Schocher 	unsigned int ctrphs;
57214c0158bSHeiko Schocher 	unsigned int cap1;
57314c0158bSHeiko Schocher 	unsigned int cap2;
57414c0158bSHeiko Schocher 	unsigned int cap3;
57514c0158bSHeiko Schocher 	unsigned int cap4;
57614c0158bSHeiko Schocher 	unsigned int resv1[4];
57714c0158bSHeiko Schocher 	unsigned short ecctl1;
57814c0158bSHeiko Schocher 	unsigned short ecctl2;
57914c0158bSHeiko Schocher };
58014c0158bSHeiko Schocher 
58114c0158bSHeiko Schocher /* Capture Control register 2 */
58214c0158bSHeiko Schocher #define ECTRL2_SYNCOSEL_MASK	(0x03 << 6)
58314c0158bSHeiko Schocher #define ECTRL2_MDSL_ECAP	BIT(9)
58414c0158bSHeiko Schocher #define ECTRL2_CTRSTP_FREERUN	BIT(4)
58514c0158bSHeiko Schocher #define ECTRL2_PLSL_LOW		BIT(10)
58614c0158bSHeiko Schocher #define ECTRL2_SYNC_EN		BIT(5)
58714c0158bSHeiko Schocher 
5885655108aSChandan Nath #endif /* __ASSEMBLY__ */
5895655108aSChandan Nath #endif /* __KERNEL_STRICT_NAMES */
5905655108aSChandan Nath 
5915655108aSChandan Nath #endif /* _AM33XX_CPU_H */
592