15655108aSChandan Nath /* 25655108aSChandan Nath * cpu.h 35655108aSChandan Nath * 45655108aSChandan Nath * AM33xx specific header file 55655108aSChandan Nath * 65655108aSChandan Nath * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/ 75655108aSChandan Nath * 81a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 95655108aSChandan Nath */ 105655108aSChandan Nath 115655108aSChandan Nath #ifndef _AM33XX_CPU_H 125655108aSChandan Nath #define _AM33XX_CPU_H 135655108aSChandan Nath 145655108aSChandan Nath #if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__)) 155655108aSChandan Nath #include <asm/types.h> 165655108aSChandan Nath #endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */ 175655108aSChandan Nath 185655108aSChandan Nath #include <asm/arch/hardware.h> 195655108aSChandan Nath 205655108aSChandan Nath #define BIT(x) (1 << x) 215655108aSChandan Nath #define CL_BIT(x) (0 << x) 225655108aSChandan Nath 235655108aSChandan Nath /* Timer register bits */ 245655108aSChandan Nath #define TCLR_ST BIT(0) /* Start=1 Stop=0 */ 255655108aSChandan Nath #define TCLR_AR BIT(1) /* Auto reload */ 265655108aSChandan Nath #define TCLR_PRE BIT(5) /* Pre-scaler enable */ 275655108aSChandan Nath #define TCLR_PTV_SHIFT (2) /* Pre-scaler shift value */ 285655108aSChandan Nath #define TCLR_PRE_DISABLE CL_BIT(5) /* Pre-scalar disable */ 295655108aSChandan Nath 305655108aSChandan Nath /* device type */ 315655108aSChandan Nath #define DEVICE_MASK (BIT(8) | BIT(9) | BIT(10)) 325655108aSChandan Nath #define TST_DEVICE 0x0 335655108aSChandan Nath #define EMU_DEVICE 0x1 345655108aSChandan Nath #define HS_DEVICE 0x2 355655108aSChandan Nath #define GP_DEVICE 0x3 365655108aSChandan Nath 378b029f22SMatt Porter /* cpu-id for AM33XX and TI81XX family */ 385655108aSChandan Nath #define AM335X 0xB944 398b029f22SMatt Porter #define TI81XX 0xB81E 408b029f22SMatt Porter #define DEVICE_ID (CTRL_BASE + 0x0600) 415655108aSChandan Nath 425655108aSChandan Nath /* This gives the status of the boot mode pins on the evm */ 435655108aSChandan Nath #define SYSBOOT_MASK (BIT(0) | BIT(1) | BIT(2)\ 445655108aSChandan Nath | BIT(3) | BIT(4)) 455655108aSChandan Nath 465655108aSChandan Nath #define PRM_RSTCTRL_RESET 0x01 4770239507SLokesh Vutla #define PRM_RSTST_WARM_RESET_MASK 0x232 485655108aSChandan Nath 49*988ea355SHeiko Schocher /* 50*988ea355SHeiko Schocher * Watchdog: 51*988ea355SHeiko Schocher * Using the prescaler, the OMAP watchdog could go for many 52*988ea355SHeiko Schocher * months before firing. These limits work without scaling, 53*988ea355SHeiko Schocher * with the 60 second default assumed by most tools and docs. 54*988ea355SHeiko Schocher */ 55*988ea355SHeiko Schocher #define TIMER_MARGIN_MAX (24 * 60 * 60) /* 1 day */ 56*988ea355SHeiko Schocher #define TIMER_MARGIN_DEFAULT 60 /* 60 secs */ 57*988ea355SHeiko Schocher #define TIMER_MARGIN_MIN 1 58*988ea355SHeiko Schocher 59*988ea355SHeiko Schocher #define PTV 0 /* prescale */ 60*988ea355SHeiko Schocher #define GET_WLDR_VAL(secs) (0xffffffff - ((secs) * (32768/(1<<PTV))) + 1) 61*988ea355SHeiko Schocher #define WDT_WWPS_PEND_WCLR BIT(0) 62*988ea355SHeiko Schocher #define WDT_WWPS_PEND_WLDR BIT(2) 63*988ea355SHeiko Schocher #define WDT_WWPS_PEND_WTGR BIT(3) 64*988ea355SHeiko Schocher #define WDT_WWPS_PEND_WSPR BIT(4) 65*988ea355SHeiko Schocher 66*988ea355SHeiko Schocher #define WDT_WCLR_PRE BIT(5) 67*988ea355SHeiko Schocher #define WDT_WCLR_PTV_OFF 2 68*988ea355SHeiko Schocher 695655108aSChandan Nath #ifndef __KERNEL_STRICT_NAMES 705655108aSChandan Nath #ifndef __ASSEMBLY__ 718eb16b7fSIlya Yanok struct gpmc_cs { 728eb16b7fSIlya Yanok u32 config1; /* 0x00 */ 738eb16b7fSIlya Yanok u32 config2; /* 0x04 */ 748eb16b7fSIlya Yanok u32 config3; /* 0x08 */ 758eb16b7fSIlya Yanok u32 config4; /* 0x0C */ 768eb16b7fSIlya Yanok u32 config5; /* 0x10 */ 778eb16b7fSIlya Yanok u32 config6; /* 0x14 */ 788eb16b7fSIlya Yanok u32 config7; /* 0x18 */ 798eb16b7fSIlya Yanok u32 nand_cmd; /* 0x1C */ 808eb16b7fSIlya Yanok u32 nand_adr; /* 0x20 */ 818eb16b7fSIlya Yanok u32 nand_dat; /* 0x24 */ 828eb16b7fSIlya Yanok u8 res[8]; /* blow up to 0x30 byte */ 838eb16b7fSIlya Yanok }; 848eb16b7fSIlya Yanok 858eb16b7fSIlya Yanok struct bch_res_0_3 { 868eb16b7fSIlya Yanok u32 bch_result_x[4]; 878eb16b7fSIlya Yanok }; 888eb16b7fSIlya Yanok 898eb16b7fSIlya Yanok struct gpmc { 908eb16b7fSIlya Yanok u8 res1[0x10]; 918eb16b7fSIlya Yanok u32 sysconfig; /* 0x10 */ 928eb16b7fSIlya Yanok u8 res2[0x4]; 938eb16b7fSIlya Yanok u32 irqstatus; /* 0x18 */ 948eb16b7fSIlya Yanok u32 irqenable; /* 0x1C */ 958eb16b7fSIlya Yanok u8 res3[0x20]; 968eb16b7fSIlya Yanok u32 timeout_control; /* 0x40 */ 978eb16b7fSIlya Yanok u8 res4[0xC]; 988eb16b7fSIlya Yanok u32 config; /* 0x50 */ 998eb16b7fSIlya Yanok u32 status; /* 0x54 */ 1008eb16b7fSIlya Yanok u8 res5[0x8]; /* 0x58 */ 1018eb16b7fSIlya Yanok struct gpmc_cs cs[8]; /* 0x60, 0x90, .. */ 1028eb16b7fSIlya Yanok u8 res6[0x14]; /* 0x1E0 */ 1038eb16b7fSIlya Yanok u32 ecc_config; /* 0x1F4 */ 1048eb16b7fSIlya Yanok u32 ecc_control; /* 0x1F8 */ 1058eb16b7fSIlya Yanok u32 ecc_size_config; /* 0x1FC */ 1068eb16b7fSIlya Yanok u32 ecc1_result; /* 0x200 */ 1078eb16b7fSIlya Yanok u32 ecc2_result; /* 0x204 */ 1088eb16b7fSIlya Yanok u32 ecc3_result; /* 0x208 */ 1098eb16b7fSIlya Yanok u32 ecc4_result; /* 0x20C */ 1108eb16b7fSIlya Yanok u32 ecc5_result; /* 0x210 */ 1118eb16b7fSIlya Yanok u32 ecc6_result; /* 0x214 */ 1128eb16b7fSIlya Yanok u32 ecc7_result; /* 0x218 */ 1138eb16b7fSIlya Yanok u32 ecc8_result; /* 0x21C */ 1148eb16b7fSIlya Yanok u32 ecc9_result; /* 0x220 */ 1158eb16b7fSIlya Yanok u8 res7[12]; /* 0x224 */ 1168eb16b7fSIlya Yanok u32 testmomde_ctrl; /* 0x230 */ 1178eb16b7fSIlya Yanok u8 res8[12]; /* 0x234 */ 1188eb16b7fSIlya Yanok struct bch_res_0_3 bch_result_0_3[2]; /* 0x240 */ 1198eb16b7fSIlya Yanok }; 1208eb16b7fSIlya Yanok 1218eb16b7fSIlya Yanok /* Used for board specific gpmc initialization */ 1228eb16b7fSIlya Yanok extern struct gpmc *gpmc_cfg; 1238eb16b7fSIlya Yanok 124c06e498aSLokesh Vutla #ifndef CONFIG_AM43XX 1255655108aSChandan Nath /* Encapsulating core pll registers */ 1265655108aSChandan Nath struct cm_wkuppll { 1275655108aSChandan Nath unsigned int wkclkstctrl; /* offset 0x00 */ 1285655108aSChandan Nath unsigned int wkctrlclkctrl; /* offset 0x04 */ 129d88bc042STom Rini unsigned int wkgpio0clkctrl; /* offset 0x08 */ 1305655108aSChandan Nath unsigned int wkl4wkclkctrl; /* offset 0x0c */ 1315655108aSChandan Nath unsigned int resv2[4]; 1325655108aSChandan Nath unsigned int idlestdpllmpu; /* offset 0x20 */ 1335655108aSChandan Nath unsigned int resv3[2]; 1345655108aSChandan Nath unsigned int clkseldpllmpu; /* offset 0x2c */ 1355655108aSChandan Nath unsigned int resv4[1]; 1365655108aSChandan Nath unsigned int idlestdpllddr; /* offset 0x34 */ 1375655108aSChandan Nath unsigned int resv5[2]; 1385655108aSChandan Nath unsigned int clkseldpllddr; /* offset 0x40 */ 1395655108aSChandan Nath unsigned int resv6[4]; 1405655108aSChandan Nath unsigned int clkseldplldisp; /* offset 0x54 */ 1415655108aSChandan Nath unsigned int resv7[1]; 1425655108aSChandan Nath unsigned int idlestdpllcore; /* offset 0x5c */ 1435655108aSChandan Nath unsigned int resv8[2]; 1445655108aSChandan Nath unsigned int clkseldpllcore; /* offset 0x68 */ 1455655108aSChandan Nath unsigned int resv9[1]; 1465655108aSChandan Nath unsigned int idlestdpllper; /* offset 0x70 */ 1477df5cf35SIlya Yanok unsigned int resv10[2]; 1487df5cf35SIlya Yanok unsigned int clkdcoldodpllper; /* offset 0x7c */ 1495655108aSChandan Nath unsigned int divm4dpllcore; /* offset 0x80 */ 1505655108aSChandan Nath unsigned int divm5dpllcore; /* offset 0x84 */ 1515655108aSChandan Nath unsigned int clkmoddpllmpu; /* offset 0x88 */ 1525655108aSChandan Nath unsigned int clkmoddpllper; /* offset 0x8c */ 1535655108aSChandan Nath unsigned int clkmoddpllcore; /* offset 0x90 */ 1545655108aSChandan Nath unsigned int clkmoddpllddr; /* offset 0x94 */ 1555655108aSChandan Nath unsigned int clkmoddplldisp; /* offset 0x98 */ 1565655108aSChandan Nath unsigned int clkseldpllper; /* offset 0x9c */ 1575655108aSChandan Nath unsigned int divm2dpllddr; /* offset 0xA0 */ 1585655108aSChandan Nath unsigned int divm2dplldisp; /* offset 0xA4 */ 1595655108aSChandan Nath unsigned int divm2dpllmpu; /* offset 0xA8 */ 1605655108aSChandan Nath unsigned int divm2dpllper; /* offset 0xAC */ 1615655108aSChandan Nath unsigned int resv11[1]; 1625655108aSChandan Nath unsigned int wkup_uart0ctrl; /* offset 0xB4 */ 163b4116edeSPatil, Rachna unsigned int wkup_i2c0ctrl; /* offset 0xB8 */ 164b4116edeSPatil, Rachna unsigned int resv12[7]; 1655655108aSChandan Nath unsigned int divm6dpllcore; /* offset 0xD8 */ 1665655108aSChandan Nath }; 1675655108aSChandan Nath 1685655108aSChandan Nath /** 1695655108aSChandan Nath * Encapsulating peripheral functional clocks 1705655108aSChandan Nath * pll registers 1715655108aSChandan Nath */ 1725655108aSChandan Nath struct cm_perpll { 1735655108aSChandan Nath unsigned int l4lsclkstctrl; /* offset 0x00 */ 1745655108aSChandan Nath unsigned int l3sclkstctrl; /* offset 0x04 */ 1755655108aSChandan Nath unsigned int l4fwclkstctrl; /* offset 0x08 */ 1765655108aSChandan Nath unsigned int l3clkstctrl; /* offset 0x0c */ 177fb072a3eSChandan Nath unsigned int resv1; 178fb072a3eSChandan Nath unsigned int cpgmac0clkctrl; /* offset 0x14 */ 179d88bc042STom Rini unsigned int lcdclkctrl; /* offset 0x18 */ 180d88bc042STom Rini unsigned int usb0clkctrl; /* offset 0x1C */ 181d88bc042STom Rini unsigned int resv2; 182d88bc042STom Rini unsigned int tptc0clkctrl; /* offset 0x24 */ 1835655108aSChandan Nath unsigned int emifclkctrl; /* offset 0x28 */ 1845655108aSChandan Nath unsigned int ocmcramclkctrl; /* offset 0x2c */ 185fb072a3eSChandan Nath unsigned int gpmcclkctrl; /* offset 0x30 */ 186d88bc042STom Rini unsigned int mcasp0clkctrl; /* offset 0x34 */ 187d88bc042STom Rini unsigned int uart5clkctrl; /* offset 0x38 */ 188fb072a3eSChandan Nath unsigned int mmc0clkctrl; /* offset 0x3C */ 189fb072a3eSChandan Nath unsigned int elmclkctrl; /* offset 0x40 */ 190fb072a3eSChandan Nath unsigned int i2c2clkctrl; /* offset 0x44 */ 191fb072a3eSChandan Nath unsigned int i2c1clkctrl; /* offset 0x48 */ 192fb072a3eSChandan Nath unsigned int spi0clkctrl; /* offset 0x4C */ 193fb072a3eSChandan Nath unsigned int spi1clkctrl; /* offset 0x50 */ 194d88bc042STom Rini unsigned int resv3[3]; 1955655108aSChandan Nath unsigned int l4lsclkctrl; /* offset 0x60 */ 1965655108aSChandan Nath unsigned int l4fwclkctrl; /* offset 0x64 */ 197d88bc042STom Rini unsigned int mcasp1clkctrl; /* offset 0x68 */ 198d88bc042STom Rini unsigned int uart1clkctrl; /* offset 0x6C */ 199d88bc042STom Rini unsigned int uart2clkctrl; /* offset 0x70 */ 200d88bc042STom Rini unsigned int uart3clkctrl; /* offset 0x74 */ 201d88bc042STom Rini unsigned int uart4clkctrl; /* offset 0x78 */ 202d88bc042STom Rini unsigned int timer7clkctrl; /* offset 0x7C */ 2035655108aSChandan Nath unsigned int timer2clkctrl; /* offset 0x80 */ 204d88bc042STom Rini unsigned int timer3clkctrl; /* offset 0x84 */ 205d88bc042STom Rini unsigned int timer4clkctrl; /* offset 0x88 */ 206d88bc042STom Rini unsigned int resv4[8]; 207d88bc042STom Rini unsigned int gpio1clkctrl; /* offset 0xAC */ 208fb072a3eSChandan Nath unsigned int gpio2clkctrl; /* offset 0xB0 */ 209d88bc042STom Rini unsigned int gpio3clkctrl; /* offset 0xB4 */ 210d88bc042STom Rini unsigned int resv5; 211d88bc042STom Rini unsigned int tpccclkctrl; /* offset 0xBC */ 212d88bc042STom Rini unsigned int dcan0clkctrl; /* offset 0xC0 */ 213d88bc042STom Rini unsigned int dcan1clkctrl; /* offset 0xC4 */ 214d88bc042STom Rini unsigned int resv6[2]; 2155655108aSChandan Nath unsigned int emiffwclkctrl; /* offset 0xD0 */ 21614c0158bSHeiko Schocher unsigned int epwmss0clkctrl; /* offset 0xD4 */ 21714c0158bSHeiko Schocher unsigned int epwmss2clkctrl; /* offset 0xD8 */ 2185655108aSChandan Nath unsigned int l3instrclkctrl; /* offset 0xDC */ 2195655108aSChandan Nath unsigned int l3clkctrl; /* Offset 0xE0 */ 220d88bc042STom Rini unsigned int resv8[4]; 221d88bc042STom Rini unsigned int mmc1clkctrl; /* offset 0xF4 */ 222d88bc042STom Rini unsigned int mmc2clkctrl; /* offset 0xF8 */ 223d88bc042STom Rini unsigned int resv9[8]; 2245655108aSChandan Nath unsigned int l4hsclkstctrl; /* offset 0x11C */ 2255655108aSChandan Nath unsigned int l4hsclkctrl; /* offset 0x120 */ 226fb072a3eSChandan Nath unsigned int resv10[8]; 227d88bc042STom Rini unsigned int cpswclkstctrl; /* offset 0x144 */ 22814c0158bSHeiko Schocher unsigned int lcdcclkstctrl; /* offset 0x148 */ 2295655108aSChandan Nath }; 230c06e498aSLokesh Vutla #else 231c06e498aSLokesh Vutla /* Encapsulating core pll registers */ 232c06e498aSLokesh Vutla struct cm_wkuppll { 233c06e498aSLokesh Vutla unsigned int resv0[136]; 234c06e498aSLokesh Vutla unsigned int wkl4wkclkctrl; /* offset 0x220 */ 235c06e498aSLokesh Vutla unsigned int resv1[55]; 236c06e498aSLokesh Vutla unsigned int wkclkstctrl; /* offset 0x300 */ 237c06e498aSLokesh Vutla unsigned int resv2[15]; 238c06e498aSLokesh Vutla unsigned int wkup_i2c0ctrl; /* offset 0x340 */ 239c06e498aSLokesh Vutla unsigned int resv3; 240c06e498aSLokesh Vutla unsigned int wkup_uart0ctrl; /* offset 0x348 */ 241c06e498aSLokesh Vutla unsigned int resv4[5]; 242c06e498aSLokesh Vutla unsigned int wkctrlclkctrl; /* offset 0x360 */ 243c06e498aSLokesh Vutla unsigned int resv5; 244c06e498aSLokesh Vutla unsigned int wkgpio0clkctrl; /* offset 0x368 */ 245c06e498aSLokesh Vutla 246c06e498aSLokesh Vutla unsigned int resv6[109]; 247c06e498aSLokesh Vutla unsigned int clkmoddpllcore; /* offset 0x520 */ 248c06e498aSLokesh Vutla unsigned int idlestdpllcore; /* offset 0x524 */ 249c06e498aSLokesh Vutla unsigned int resv61; 250c06e498aSLokesh Vutla unsigned int clkseldpllcore; /* offset 0x52C */ 251c06e498aSLokesh Vutla unsigned int resv7[2]; 252c06e498aSLokesh Vutla unsigned int divm4dpllcore; /* offset 0x538 */ 253c06e498aSLokesh Vutla unsigned int divm5dpllcore; /* offset 0x53C */ 254c06e498aSLokesh Vutla unsigned int divm6dpllcore; /* offset 0x540 */ 255c06e498aSLokesh Vutla 256c06e498aSLokesh Vutla unsigned int resv8[7]; 257c06e498aSLokesh Vutla unsigned int clkmoddpllmpu; /* offset 0x560 */ 258c06e498aSLokesh Vutla unsigned int idlestdpllmpu; /* offset 0x564 */ 259c06e498aSLokesh Vutla unsigned int resv9; 260c06e498aSLokesh Vutla unsigned int clkseldpllmpu; /* offset 0x56c */ 261c06e498aSLokesh Vutla unsigned int divm2dpllmpu; /* offset 0x570 */ 262c06e498aSLokesh Vutla 263c06e498aSLokesh Vutla unsigned int resv10[11]; 264c06e498aSLokesh Vutla unsigned int clkmoddpllddr; /* offset 0x5A0 */ 265c06e498aSLokesh Vutla unsigned int idlestdpllddr; /* offset 0x5A4 */ 266c06e498aSLokesh Vutla unsigned int resv11; 267c06e498aSLokesh Vutla unsigned int clkseldpllddr; /* offset 0x5AC */ 268c06e498aSLokesh Vutla unsigned int divm2dpllddr; /* offset 0x5B0 */ 269c06e498aSLokesh Vutla 270c06e498aSLokesh Vutla unsigned int resv12[11]; 271c06e498aSLokesh Vutla unsigned int clkmoddpllper; /* offset 0x5E0 */ 272c06e498aSLokesh Vutla unsigned int idlestdpllper; /* offset 0x5E4 */ 273c06e498aSLokesh Vutla unsigned int resv13; 274c06e498aSLokesh Vutla unsigned int clkseldpllper; /* offset 0x5EC */ 275c06e498aSLokesh Vutla unsigned int divm2dpllper; /* offset 0x5F0 */ 276c06e498aSLokesh Vutla unsigned int resv14[8]; 277c06e498aSLokesh Vutla unsigned int clkdcoldodpllper; /* offset 0x614 */ 278c06e498aSLokesh Vutla 279c06e498aSLokesh Vutla unsigned int resv15[2]; 280c06e498aSLokesh Vutla unsigned int clkmoddplldisp; /* offset 0x620 */ 281c06e498aSLokesh Vutla unsigned int resv16[2]; 282c06e498aSLokesh Vutla unsigned int clkseldplldisp; /* offset 0x62C */ 283c06e498aSLokesh Vutla unsigned int divm2dplldisp; /* offset 0x630 */ 284c06e498aSLokesh Vutla }; 285c06e498aSLokesh Vutla 286c06e498aSLokesh Vutla /* 287c06e498aSLokesh Vutla * Encapsulating peripheral functional clocks 288c06e498aSLokesh Vutla * pll registers 289c06e498aSLokesh Vutla */ 290c06e498aSLokesh Vutla struct cm_perpll { 291c06e498aSLokesh Vutla unsigned int l3clkstctrl; /* offset 0x00 */ 292c06e498aSLokesh Vutla unsigned int resv0[7]; 293c06e498aSLokesh Vutla unsigned int l3clkctrl; /* Offset 0x20 */ 294c06e498aSLokesh Vutla unsigned int resv1[7]; 295c06e498aSLokesh Vutla unsigned int l3instrclkctrl; /* offset 0x40 */ 296c06e498aSLokesh Vutla unsigned int resv2[3]; 297c06e498aSLokesh Vutla unsigned int ocmcramclkctrl; /* offset 0x50 */ 298c06e498aSLokesh Vutla unsigned int resv3[9]; 299c06e498aSLokesh Vutla unsigned int tpccclkctrl; /* offset 0x78 */ 300c06e498aSLokesh Vutla unsigned int resv4; 301c06e498aSLokesh Vutla unsigned int tptc0clkctrl; /* offset 0x80 */ 302c06e498aSLokesh Vutla 303c06e498aSLokesh Vutla unsigned int resv5[7]; 304c06e498aSLokesh Vutla unsigned int l4hsclkctrl; /* offset 0x0A0 */ 305c06e498aSLokesh Vutla unsigned int resv6; 306c06e498aSLokesh Vutla unsigned int l4fwclkctrl; /* offset 0x0A8 */ 307c06e498aSLokesh Vutla unsigned int resv7[85]; 308c06e498aSLokesh Vutla unsigned int l3sclkstctrl; /* offset 0x200 */ 309c06e498aSLokesh Vutla unsigned int resv8[7]; 310c06e498aSLokesh Vutla unsigned int gpmcclkctrl; /* offset 0x220 */ 311c06e498aSLokesh Vutla unsigned int resv9[5]; 312c06e498aSLokesh Vutla unsigned int mcasp0clkctrl; /* offset 0x238 */ 313c06e498aSLokesh Vutla unsigned int resv10; 314c06e498aSLokesh Vutla unsigned int mcasp1clkctrl; /* offset 0x240 */ 315c06e498aSLokesh Vutla unsigned int resv11; 316c06e498aSLokesh Vutla unsigned int mmc2clkctrl; /* offset 0x248 */ 317c06e498aSLokesh Vutla unsigned int resv12[5]; 318c06e498aSLokesh Vutla unsigned int usb0clkctrl; /* offset 0x260 */ 319c06e498aSLokesh Vutla unsigned int resv13[103]; 320c06e498aSLokesh Vutla unsigned int l4lsclkstctrl; /* offset 0x400 */ 321c06e498aSLokesh Vutla unsigned int resv14[7]; 322c06e498aSLokesh Vutla unsigned int l4lsclkctrl; /* offset 0x420 */ 323c06e498aSLokesh Vutla unsigned int resv15; 324c06e498aSLokesh Vutla unsigned int dcan0clkctrl; /* offset 0x428 */ 325c06e498aSLokesh Vutla unsigned int resv16; 326c06e498aSLokesh Vutla unsigned int dcan1clkctrl; /* offset 0x430 */ 327c06e498aSLokesh Vutla unsigned int resv17[13]; 328c06e498aSLokesh Vutla unsigned int elmclkctrl; /* offset 0x468 */ 329c06e498aSLokesh Vutla 330c06e498aSLokesh Vutla unsigned int resv18[3]; 331c06e498aSLokesh Vutla unsigned int gpio1clkctrl; /* offset 0x478 */ 332c06e498aSLokesh Vutla unsigned int resv19; 333c06e498aSLokesh Vutla unsigned int gpio2clkctrl; /* offset 0x480 */ 334c06e498aSLokesh Vutla unsigned int resv20; 335c06e498aSLokesh Vutla unsigned int gpio3clkctrl; /* offset 0x488 */ 336c06e498aSLokesh Vutla unsigned int resv21[7]; 337c06e498aSLokesh Vutla 338c06e498aSLokesh Vutla unsigned int i2c1clkctrl; /* offset 0x4A8 */ 339c06e498aSLokesh Vutla unsigned int resv22; 340c06e498aSLokesh Vutla unsigned int i2c2clkctrl; /* offset 0x4B0 */ 341c06e498aSLokesh Vutla unsigned int resv23[3]; 342c06e498aSLokesh Vutla unsigned int mmc0clkctrl; /* offset 0x4C0 */ 343c06e498aSLokesh Vutla unsigned int resv24; 344c06e498aSLokesh Vutla unsigned int mmc1clkctrl; /* offset 0x4C8 */ 345c06e498aSLokesh Vutla 346c06e498aSLokesh Vutla unsigned int resv25[13]; 347c06e498aSLokesh Vutla unsigned int spi0clkctrl; /* offset 0x500 */ 348c06e498aSLokesh Vutla unsigned int resv26; 349c06e498aSLokesh Vutla unsigned int spi1clkctrl; /* offset 0x508 */ 350c06e498aSLokesh Vutla unsigned int resv27[9]; 351c06e498aSLokesh Vutla unsigned int timer2clkctrl; /* offset 0x530 */ 352c06e498aSLokesh Vutla unsigned int resv28; 353c06e498aSLokesh Vutla unsigned int timer3clkctrl; /* offset 0x538 */ 354c06e498aSLokesh Vutla unsigned int resv29; 355c06e498aSLokesh Vutla unsigned int timer4clkctrl; /* offset 0x540 */ 356c06e498aSLokesh Vutla unsigned int resv30[5]; 357c06e498aSLokesh Vutla unsigned int timer7clkctrl; /* offset 0x558 */ 358c06e498aSLokesh Vutla 359c06e498aSLokesh Vutla unsigned int resv31[9]; 360c06e498aSLokesh Vutla unsigned int uart1clkctrl; /* offset 0x580 */ 361c06e498aSLokesh Vutla unsigned int resv32; 362c06e498aSLokesh Vutla unsigned int uart2clkctrl; /* offset 0x588 */ 363c06e498aSLokesh Vutla unsigned int resv33; 364c06e498aSLokesh Vutla unsigned int uart3clkctrl; /* offset 0x590 */ 365c06e498aSLokesh Vutla unsigned int resv34; 366c06e498aSLokesh Vutla unsigned int uart4clkctrl; /* offset 0x598 */ 367c06e498aSLokesh Vutla unsigned int resv35; 368c06e498aSLokesh Vutla unsigned int uart5clkctrl; /* offset 0x5A0 */ 369c06e498aSLokesh Vutla unsigned int resv36[87]; 370c06e498aSLokesh Vutla 371c06e498aSLokesh Vutla unsigned int emifclkstctrl; /* offset 0x700 */ 372c06e498aSLokesh Vutla unsigned int resv361[7]; 373c06e498aSLokesh Vutla unsigned int emifclkctrl; /* offset 0x720 */ 374c06e498aSLokesh Vutla unsigned int resv37[3]; 375c06e498aSLokesh Vutla unsigned int emiffwclkctrl; /* offset 0x730 */ 376c06e498aSLokesh Vutla unsigned int resv371; 377c06e498aSLokesh Vutla unsigned int otfaemifclkctrl; /* offset 0x738 */ 378c06e498aSLokesh Vutla unsigned int resv38[57]; 379c06e498aSLokesh Vutla unsigned int lcdclkctrl; /* offset 0x820 */ 380c06e498aSLokesh Vutla unsigned int resv39[183]; 381c06e498aSLokesh Vutla unsigned int cpswclkstctrl; /* offset 0xB00 */ 382c06e498aSLokesh Vutla unsigned int resv40[7]; 383c06e498aSLokesh Vutla unsigned int cpgmac0clkctrl; /* offset 0xB20 */ 384c06e498aSLokesh Vutla }; 385c06e498aSLokesh Vutla #endif /* CONFIG_AM43XX */ 3865655108aSChandan Nath 3875655108aSChandan Nath /* Encapsulating Display pll registers */ 3885655108aSChandan Nath struct cm_dpll { 3895655108aSChandan Nath unsigned int resv1[2]; 3905655108aSChandan Nath unsigned int clktimer2clk; /* offset 0x08 */ 39114c0158bSHeiko Schocher unsigned int resv2[10]; 39214c0158bSHeiko Schocher unsigned int clklcdcpixelclk; /* offset 0x34 */ 3935655108aSChandan Nath }; 3945655108aSChandan Nath 395000820b5SVaibhav Hiremath /* Control Module RTC registers */ 396000820b5SVaibhav Hiremath struct cm_rtc { 397000820b5SVaibhav Hiremath unsigned int rtcclkctrl; /* offset 0x0 */ 398000820b5SVaibhav Hiremath unsigned int clkstctrl; /* offset 0x4 */ 399000820b5SVaibhav Hiremath }; 400000820b5SVaibhav Hiremath 4015655108aSChandan Nath /* Watchdog timer registers */ 4025655108aSChandan Nath struct wd_timer { 4035655108aSChandan Nath unsigned int resv1[4]; 4045655108aSChandan Nath unsigned int wdtwdsc; /* offset 0x010 */ 4055655108aSChandan Nath unsigned int wdtwdst; /* offset 0x014 */ 4065655108aSChandan Nath unsigned int wdtwisr; /* offset 0x018 */ 4075655108aSChandan Nath unsigned int wdtwier; /* offset 0x01C */ 4085655108aSChandan Nath unsigned int wdtwwer; /* offset 0x020 */ 4095655108aSChandan Nath unsigned int wdtwclr; /* offset 0x024 */ 4105655108aSChandan Nath unsigned int wdtwcrr; /* offset 0x028 */ 4115655108aSChandan Nath unsigned int wdtwldr; /* offset 0x02C */ 4125655108aSChandan Nath unsigned int wdtwtgr; /* offset 0x030 */ 4135655108aSChandan Nath unsigned int wdtwwps; /* offset 0x034 */ 4145655108aSChandan Nath unsigned int resv2[3]; 4155655108aSChandan Nath unsigned int wdtwdly; /* offset 0x044 */ 4165655108aSChandan Nath unsigned int wdtwspr; /* offset 0x048 */ 4175655108aSChandan Nath unsigned int resv3[1]; 4185655108aSChandan Nath unsigned int wdtwqeoi; /* offset 0x050 */ 4195655108aSChandan Nath unsigned int wdtwqstar; /* offset 0x054 */ 4205655108aSChandan Nath unsigned int wdtwqsta; /* offset 0x058 */ 4215655108aSChandan Nath unsigned int wdtwqens; /* offset 0x05C */ 4225655108aSChandan Nath unsigned int wdtwqenc; /* offset 0x060 */ 4235655108aSChandan Nath unsigned int resv4[39]; 4245655108aSChandan Nath unsigned int wdt_unfr; /* offset 0x100 */ 4255655108aSChandan Nath }; 4265655108aSChandan Nath 4275655108aSChandan Nath /* Timer 32 bit registers */ 4285655108aSChandan Nath struct gptimer { 4295655108aSChandan Nath unsigned int tidr; /* offset 0x00 */ 430fb072a3eSChandan Nath unsigned char res1[12]; 4315655108aSChandan Nath unsigned int tiocp_cfg; /* offset 0x10 */ 432fb072a3eSChandan Nath unsigned char res2[12]; 4335655108aSChandan Nath unsigned int tier; /* offset 0x20 */ 4345655108aSChandan Nath unsigned int tistatr; /* offset 0x24 */ 4355655108aSChandan Nath unsigned int tistat; /* offset 0x28 */ 4365655108aSChandan Nath unsigned int tisr; /* offset 0x2c */ 4375655108aSChandan Nath unsigned int tcicr; /* offset 0x30 */ 4385655108aSChandan Nath unsigned int twer; /* offset 0x34 */ 4395655108aSChandan Nath unsigned int tclr; /* offset 0x38 */ 4405655108aSChandan Nath unsigned int tcrr; /* offset 0x3c */ 4415655108aSChandan Nath unsigned int tldr; /* offset 0x40 */ 4425655108aSChandan Nath unsigned int ttgr; /* offset 0x44 */ 4435655108aSChandan Nath unsigned int twpc; /* offset 0x48 */ 4445655108aSChandan Nath unsigned int tmar; /* offset 0x4c */ 4455655108aSChandan Nath unsigned int tcar1; /* offset 0x50 */ 4465655108aSChandan Nath unsigned int tscir; /* offset 0x54 */ 4475655108aSChandan Nath unsigned int tcar2; /* offset 0x58 */ 4485655108aSChandan Nath }; 4495655108aSChandan Nath 450000820b5SVaibhav Hiremath /* RTC Registers */ 451000820b5SVaibhav Hiremath struct rtc_regs { 452000820b5SVaibhav Hiremath unsigned int res[21]; 453000820b5SVaibhav Hiremath unsigned int osc; /* offset 0x54 */ 454000820b5SVaibhav Hiremath unsigned int res2[5]; 455000820b5SVaibhav Hiremath unsigned int kick0r; /* offset 0x6c */ 456000820b5SVaibhav Hiremath unsigned int kick1r; /* offset 0x70 */ 457000820b5SVaibhav Hiremath }; 458000820b5SVaibhav Hiremath 4595655108aSChandan Nath /* UART Registers */ 4605655108aSChandan Nath struct uart_sys { 4615655108aSChandan Nath unsigned int resv1[21]; 4625655108aSChandan Nath unsigned int uartsyscfg; /* offset 0x54 */ 4635655108aSChandan Nath unsigned int uartsyssts; /* offset 0x58 */ 4645655108aSChandan Nath }; 4655655108aSChandan Nath 4665655108aSChandan Nath /* VTP Registers */ 4675655108aSChandan Nath struct vtp_reg { 4685655108aSChandan Nath unsigned int vtp0ctrlreg; 4695655108aSChandan Nath }; 4705655108aSChandan Nath 4715655108aSChandan Nath /* Control Status Register */ 4725655108aSChandan Nath struct ctrl_stat { 4735655108aSChandan Nath unsigned int resv1[16]; 4745655108aSChandan Nath unsigned int statusreg; /* ofset 0x40 */ 4756995a289SSatyanarayana, Sandhya unsigned int resv2[51]; 4766995a289SSatyanarayana, Sandhya unsigned int secure_emif_sdram_config; /* offset 0x0110 */ 4775655108aSChandan Nath }; 4783b97152bSSteve Sakoman 4793b97152bSSteve Sakoman /* AM33XX GPIO registers */ 4803b97152bSSteve Sakoman #define OMAP_GPIO_REVISION 0x0000 4813b97152bSSteve Sakoman #define OMAP_GPIO_SYSCONFIG 0x0010 4823b97152bSSteve Sakoman #define OMAP_GPIO_SYSSTATUS 0x0114 4833b97152bSSteve Sakoman #define OMAP_GPIO_IRQSTATUS1 0x002c 4843b97152bSSteve Sakoman #define OMAP_GPIO_IRQSTATUS2 0x0030 4853b97152bSSteve Sakoman #define OMAP_GPIO_CTRL 0x0130 4863b97152bSSteve Sakoman #define OMAP_GPIO_OE 0x0134 4873b97152bSSteve Sakoman #define OMAP_GPIO_DATAIN 0x0138 4883b97152bSSteve Sakoman #define OMAP_GPIO_DATAOUT 0x013c 4893b97152bSSteve Sakoman #define OMAP_GPIO_LEVELDETECT0 0x0140 4903b97152bSSteve Sakoman #define OMAP_GPIO_LEVELDETECT1 0x0144 4913b97152bSSteve Sakoman #define OMAP_GPIO_RISINGDETECT 0x0148 4923b97152bSSteve Sakoman #define OMAP_GPIO_FALLINGDETECT 0x014c 4933b97152bSSteve Sakoman #define OMAP_GPIO_DEBOUNCE_EN 0x0150 4943b97152bSSteve Sakoman #define OMAP_GPIO_DEBOUNCE_VAL 0x0154 4953b97152bSSteve Sakoman #define OMAP_GPIO_CLEARDATAOUT 0x0190 4963b97152bSSteve Sakoman #define OMAP_GPIO_SETDATAOUT 0x0194 4973b97152bSSteve Sakoman 498e79cd8ebSChandan Nath /* Control Device Register */ 499e79cd8ebSChandan Nath struct ctrl_dev { 500e79cd8ebSChandan Nath unsigned int deviceid; /* offset 0x00 */ 5017df5cf35SIlya Yanok unsigned int resv1[7]; 5027df5cf35SIlya Yanok unsigned int usb_ctrl0; /* offset 0x20 */ 5037df5cf35SIlya Yanok unsigned int resv2; 5047df5cf35SIlya Yanok unsigned int usb_ctrl1; /* offset 0x28 */ 5057df5cf35SIlya Yanok unsigned int resv3; 506e79cd8ebSChandan Nath unsigned int macid0l; /* offset 0x30 */ 507e79cd8ebSChandan Nath unsigned int macid0h; /* offset 0x34 */ 508e79cd8ebSChandan Nath unsigned int macid1l; /* offset 0x38 */ 509e79cd8ebSChandan Nath unsigned int macid1h; /* offset 0x3c */ 5107df5cf35SIlya Yanok unsigned int resv4[4]; 511e79cd8ebSChandan Nath unsigned int miisel; /* offset 0x50 */ 512e79cd8ebSChandan Nath }; 513dafd4db3SHeiko Schocher 514dafd4db3SHeiko Schocher /* gmii_sel register defines */ 515dafd4db3SHeiko Schocher #define GMII1_SEL_MII 0x0 516dafd4db3SHeiko Schocher #define GMII1_SEL_RMII 0x1 517dafd4db3SHeiko Schocher #define GMII1_SEL_RGMII 0x2 518dafd4db3SHeiko Schocher #define GMII2_SEL_MII 0x0 519dafd4db3SHeiko Schocher #define GMII2_SEL_RMII 0x4 520dafd4db3SHeiko Schocher #define GMII2_SEL_RGMII 0x8 521dafd4db3SHeiko Schocher #define RGMII1_IDMODE BIT(4) 522dafd4db3SHeiko Schocher #define RGMII2_IDMODE BIT(5) 523dafd4db3SHeiko Schocher #define RMII1_IO_CLK_EN BIT(6) 524dafd4db3SHeiko Schocher #define RMII2_IO_CLK_EN BIT(7) 525dafd4db3SHeiko Schocher 526dafd4db3SHeiko Schocher #define MII_MODE_ENABLE (GMII1_SEL_MII | GMII2_SEL_MII) 527dafd4db3SHeiko Schocher #define RMII_MODE_ENABLE (GMII1_SEL_RMII | GMII2_SEL_RMII) 528dafd4db3SHeiko Schocher #define RGMII_MODE_ENABLE (GMII1_SEL_RGMII | GMII2_SEL_RGMII) 529dafd4db3SHeiko Schocher #define RGMII_INT_DELAY (RGMII1_IDMODE | RGMII2_IDMODE) 530dafd4db3SHeiko Schocher #define RMII_CHIPCKL_ENABLE (RMII1_IO_CLK_EN | RMII2_IO_CLK_EN) 531dafd4db3SHeiko Schocher 53214c0158bSHeiko Schocher /* PWMSS */ 53314c0158bSHeiko Schocher struct pwmss_regs { 53414c0158bSHeiko Schocher unsigned int idver; 53514c0158bSHeiko Schocher unsigned int sysconfig; 53614c0158bSHeiko Schocher unsigned int clkconfig; 53714c0158bSHeiko Schocher unsigned int clkstatus; 53814c0158bSHeiko Schocher }; 53914c0158bSHeiko Schocher #define ECAP_CLK_EN BIT(0) 54014c0158bSHeiko Schocher #define ECAP_CLK_STOP_REQ BIT(1) 54114c0158bSHeiko Schocher 54214c0158bSHeiko Schocher struct pwmss_ecap_regs { 54314c0158bSHeiko Schocher unsigned int tsctr; 54414c0158bSHeiko Schocher unsigned int ctrphs; 54514c0158bSHeiko Schocher unsigned int cap1; 54614c0158bSHeiko Schocher unsigned int cap2; 54714c0158bSHeiko Schocher unsigned int cap3; 54814c0158bSHeiko Schocher unsigned int cap4; 54914c0158bSHeiko Schocher unsigned int resv1[4]; 55014c0158bSHeiko Schocher unsigned short ecctl1; 55114c0158bSHeiko Schocher unsigned short ecctl2; 55214c0158bSHeiko Schocher }; 55314c0158bSHeiko Schocher 55414c0158bSHeiko Schocher /* Capture Control register 2 */ 55514c0158bSHeiko Schocher #define ECTRL2_SYNCOSEL_MASK (0x03 << 6) 55614c0158bSHeiko Schocher #define ECTRL2_MDSL_ECAP BIT(9) 55714c0158bSHeiko Schocher #define ECTRL2_CTRSTP_FREERUN BIT(4) 55814c0158bSHeiko Schocher #define ECTRL2_PLSL_LOW BIT(10) 55914c0158bSHeiko Schocher #define ECTRL2_SYNC_EN BIT(5) 56014c0158bSHeiko Schocher 5615655108aSChandan Nath #endif /* __ASSEMBLY__ */ 5625655108aSChandan Nath #endif /* __KERNEL_STRICT_NAMES */ 5635655108aSChandan Nath 5645655108aSChandan Nath #endif /* _AM33XX_CPU_H */ 565