xref: /rk3399_rockchip-uboot/arch/arm/dts/tegra30.dtsi (revision 40e1236afeeacdadfa3865f70fc7e3b8016acbe2)
1c3691392SSimon Glass#include <dt-bindings/clock/tegra30-car.h>
28946034aSSimon Glass#include <dt-bindings/gpio/tegra-gpio.h>
3*ce2f2d2aSStephen Warren#include <dt-bindings/memory/tegra30-mc.h>
4*ce2f2d2aSStephen Warren#include <dt-bindings/pinctrl/pinctrl-tegra.h>
58946034aSSimon Glass#include <dt-bindings/interrupt-controller/arm-gic.h>
68946034aSSimon Glass
76c5be646STom Warren#include "skeleton.dtsi"
879ce91baSTom Warren
979ce91baSTom Warren/ {
1079ce91baSTom Warren	compatible = "nvidia,tegra30";
11*ce2f2d2aSStephen Warren	interrupt-parent = <&lic>;
12083bbbbeSTom Warren
13a1811bc5SThierry Reding	pcie-controller@00003000 {
14a1811bc5SThierry Reding		compatible = "nvidia,tegra30-pcie";
15a1811bc5SThierry Reding		device_type = "pci";
16a1811bc5SThierry Reding		reg = <0x00003000 0x00000800   /* PADS registers */
17a1811bc5SThierry Reding		       0x00003800 0x00000200   /* AFI registers */
18a1811bc5SThierry Reding		       0x10000000 0x10000000>; /* configuration space */
19a1811bc5SThierry Reding		reg-names = "pads", "afi", "cs";
20a1811bc5SThierry Reding		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH   /* controller interrupt */
21a1811bc5SThierry Reding			      GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
22a1811bc5SThierry Reding		interrupt-names = "intr", "msi";
23a1811bc5SThierry Reding
24a1811bc5SThierry Reding		#interrupt-cells = <1>;
25a1811bc5SThierry Reding		interrupt-map-mask = <0 0 0 0>;
26a1811bc5SThierry Reding		interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
27a1811bc5SThierry Reding
28a1811bc5SThierry Reding		bus-range = <0x00 0xff>;
29a1811bc5SThierry Reding		#address-cells = <3>;
30a1811bc5SThierry Reding		#size-cells = <2>;
31a1811bc5SThierry Reding
32a1811bc5SThierry Reding		ranges = <0x82000000 0 0x00000000 0x00000000 0 0x00001000   /* port 0 configuration space */
33a1811bc5SThierry Reding			  0x82000000 0 0x00001000 0x00001000 0 0x00001000   /* port 1 configuration space */
34a1811bc5SThierry Reding			  0x82000000 0 0x00004000 0x00004000 0 0x00001000   /* port 2 configuration space */
35a1811bc5SThierry Reding			  0x81000000 0 0          0x02000000 0 0x00010000   /* downstream I/O */
36*ce2f2d2aSStephen Warren			  0x82000000 0 0x20000000 0x20000000 0 0x08000000   /* non-prefetchable memory */
37*ce2f2d2aSStephen Warren			  0xc2000000 0 0x28000000 0x28000000 0 0x18000000>; /* prefetchable memory */
38a1811bc5SThierry Reding
39a1811bc5SThierry Reding		clocks = <&tegra_car TEGRA30_CLK_PCIE>,
40a1811bc5SThierry Reding			 <&tegra_car TEGRA30_CLK_AFI>,
41a1811bc5SThierry Reding			 <&tegra_car TEGRA30_CLK_PLL_E>,
42a1811bc5SThierry Reding			 <&tegra_car TEGRA30_CLK_CML0>;
43*ce2f2d2aSStephen Warren		clock-names = "pex", "afi", "pll_e", "cml";
44*ce2f2d2aSStephen Warren		resets = <&tegra_car 70>,
45*ce2f2d2aSStephen Warren			 <&tegra_car 72>,
46*ce2f2d2aSStephen Warren			 <&tegra_car 74>;
47*ce2f2d2aSStephen Warren		reset-names = "pex", "afi", "pcie_x";
48a1811bc5SThierry Reding		status = "disabled";
49a1811bc5SThierry Reding
50a1811bc5SThierry Reding		pci@1,0 {
51a1811bc5SThierry Reding			device_type = "pci";
52a1811bc5SThierry Reding			assigned-addresses = <0x82000800 0 0x00000000 0 0x1000>;
53a1811bc5SThierry Reding			reg = <0x000800 0 0 0 0>;
54a1811bc5SThierry Reding			status = "disabled";
55a1811bc5SThierry Reding
56a1811bc5SThierry Reding			#address-cells = <3>;
57a1811bc5SThierry Reding			#size-cells = <2>;
58a1811bc5SThierry Reding			ranges;
59a1811bc5SThierry Reding
60a1811bc5SThierry Reding			nvidia,num-lanes = <2>;
61a1811bc5SThierry Reding		};
62a1811bc5SThierry Reding
63a1811bc5SThierry Reding		pci@2,0 {
64a1811bc5SThierry Reding			device_type = "pci";
65a1811bc5SThierry Reding			assigned-addresses = <0x82001000 0 0x00001000 0 0x1000>;
66a1811bc5SThierry Reding			reg = <0x001000 0 0 0 0>;
67a1811bc5SThierry Reding			status = "disabled";
68a1811bc5SThierry Reding
69a1811bc5SThierry Reding			#address-cells = <3>;
70a1811bc5SThierry Reding			#size-cells = <2>;
71a1811bc5SThierry Reding			ranges;
72a1811bc5SThierry Reding
73a1811bc5SThierry Reding			nvidia,num-lanes = <2>;
74a1811bc5SThierry Reding		};
75a1811bc5SThierry Reding
76a1811bc5SThierry Reding		pci@3,0 {
77a1811bc5SThierry Reding			device_type = "pci";
78a1811bc5SThierry Reding			assigned-addresses = <0x82001800 0 0x00004000 0 0x1000>;
79a1811bc5SThierry Reding			reg = <0x001800 0 0 0 0>;
80a1811bc5SThierry Reding			status = "disabled";
81a1811bc5SThierry Reding
82a1811bc5SThierry Reding			#address-cells = <3>;
83a1811bc5SThierry Reding			#size-cells = <2>;
84a1811bc5SThierry Reding			ranges;
85a1811bc5SThierry Reding
86a1811bc5SThierry Reding			nvidia,num-lanes = <2>;
87a1811bc5SThierry Reding		};
88a1811bc5SThierry Reding	};
89a1811bc5SThierry Reding
90*ce2f2d2aSStephen Warren	host1x@50000000 {
91*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-host1x", "simple-bus";
92*ce2f2d2aSStephen Warren		reg = <0x50000000 0x00024000>;
93*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
94*ce2f2d2aSStephen Warren			     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
95*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_HOST1X>;
96*ce2f2d2aSStephen Warren		resets = <&tegra_car 28>;
97*ce2f2d2aSStephen Warren		reset-names = "host1x";
98*ce2f2d2aSStephen Warren
99*ce2f2d2aSStephen Warren		#address-cells = <1>;
100*ce2f2d2aSStephen Warren		#size-cells = <1>;
101*ce2f2d2aSStephen Warren
102*ce2f2d2aSStephen Warren		ranges = <0x54000000 0x54000000 0x04000000>;
103*ce2f2d2aSStephen Warren
104*ce2f2d2aSStephen Warren		mpe@54040000 {
105*ce2f2d2aSStephen Warren			compatible = "nvidia,tegra30-mpe";
106*ce2f2d2aSStephen Warren			reg = <0x54040000 0x00040000>;
107*ce2f2d2aSStephen Warren			interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
108*ce2f2d2aSStephen Warren			clocks = <&tegra_car TEGRA30_CLK_MPE>;
109*ce2f2d2aSStephen Warren			resets = <&tegra_car 60>;
110*ce2f2d2aSStephen Warren			reset-names = "mpe";
111*ce2f2d2aSStephen Warren		};
112*ce2f2d2aSStephen Warren
113*ce2f2d2aSStephen Warren		vi@54080000 {
114*ce2f2d2aSStephen Warren			compatible = "nvidia,tegra30-vi";
115*ce2f2d2aSStephen Warren			reg = <0x54080000 0x00040000>;
116*ce2f2d2aSStephen Warren			interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
117*ce2f2d2aSStephen Warren			clocks = <&tegra_car TEGRA30_CLK_VI>;
118*ce2f2d2aSStephen Warren			resets = <&tegra_car 20>;
119*ce2f2d2aSStephen Warren			reset-names = "vi";
120*ce2f2d2aSStephen Warren		};
121*ce2f2d2aSStephen Warren
122*ce2f2d2aSStephen Warren		epp@540c0000 {
123*ce2f2d2aSStephen Warren			compatible = "nvidia,tegra30-epp";
124*ce2f2d2aSStephen Warren			reg = <0x540c0000 0x00040000>;
125*ce2f2d2aSStephen Warren			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
126*ce2f2d2aSStephen Warren			clocks = <&tegra_car TEGRA30_CLK_EPP>;
127*ce2f2d2aSStephen Warren			resets = <&tegra_car 19>;
128*ce2f2d2aSStephen Warren			reset-names = "epp";
129*ce2f2d2aSStephen Warren		};
130*ce2f2d2aSStephen Warren
131*ce2f2d2aSStephen Warren		isp@54100000 {
132*ce2f2d2aSStephen Warren			compatible = "nvidia,tegra30-isp";
133*ce2f2d2aSStephen Warren			reg = <0x54100000 0x00040000>;
134*ce2f2d2aSStephen Warren			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
135*ce2f2d2aSStephen Warren			clocks = <&tegra_car TEGRA30_CLK_ISP>;
136*ce2f2d2aSStephen Warren			resets = <&tegra_car 23>;
137*ce2f2d2aSStephen Warren			reset-names = "isp";
138*ce2f2d2aSStephen Warren		};
139*ce2f2d2aSStephen Warren
140*ce2f2d2aSStephen Warren		gr2d@54140000 {
141*ce2f2d2aSStephen Warren			compatible = "nvidia,tegra30-gr2d";
142*ce2f2d2aSStephen Warren			reg = <0x54140000 0x00040000>;
143*ce2f2d2aSStephen Warren			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
144*ce2f2d2aSStephen Warren			clocks = <&tegra_car TEGRA30_CLK_GR2D>;
145*ce2f2d2aSStephen Warren			resets = <&tegra_car 21>;
146*ce2f2d2aSStephen Warren			reset-names = "2d";
147*ce2f2d2aSStephen Warren		};
148*ce2f2d2aSStephen Warren
149*ce2f2d2aSStephen Warren		gr3d@54180000 {
150*ce2f2d2aSStephen Warren			compatible = "nvidia,tegra30-gr3d";
151*ce2f2d2aSStephen Warren			reg = <0x54180000 0x00040000>;
152*ce2f2d2aSStephen Warren			clocks = <&tegra_car TEGRA30_CLK_GR3D
153*ce2f2d2aSStephen Warren				  &tegra_car TEGRA30_CLK_GR3D2>;
154*ce2f2d2aSStephen Warren			clock-names = "3d", "3d2";
155*ce2f2d2aSStephen Warren			resets = <&tegra_car 24>,
156*ce2f2d2aSStephen Warren				 <&tegra_car 98>;
157*ce2f2d2aSStephen Warren			reset-names = "3d", "3d2";
158*ce2f2d2aSStephen Warren		};
159*ce2f2d2aSStephen Warren
160*ce2f2d2aSStephen Warren		dc@54200000 {
161*ce2f2d2aSStephen Warren			compatible = "nvidia,tegra30-dc", "nvidia,tegra20-dc";
162*ce2f2d2aSStephen Warren			reg = <0x54200000 0x00040000>;
163*ce2f2d2aSStephen Warren			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
164*ce2f2d2aSStephen Warren			clocks = <&tegra_car TEGRA30_CLK_DISP1>,
165*ce2f2d2aSStephen Warren				 <&tegra_car TEGRA30_CLK_PLL_P>;
166*ce2f2d2aSStephen Warren			clock-names = "dc", "parent";
167*ce2f2d2aSStephen Warren			resets = <&tegra_car 27>;
168*ce2f2d2aSStephen Warren			reset-names = "dc";
169*ce2f2d2aSStephen Warren
170*ce2f2d2aSStephen Warren			iommus = <&mc TEGRA_SWGROUP_DC>;
171*ce2f2d2aSStephen Warren
172*ce2f2d2aSStephen Warren			nvidia,head = <0>;
173*ce2f2d2aSStephen Warren
174*ce2f2d2aSStephen Warren			rgb {
175*ce2f2d2aSStephen Warren				status = "disabled";
176*ce2f2d2aSStephen Warren			};
177*ce2f2d2aSStephen Warren		};
178*ce2f2d2aSStephen Warren
179*ce2f2d2aSStephen Warren		dc@54240000 {
180*ce2f2d2aSStephen Warren			compatible = "nvidia,tegra30-dc";
181*ce2f2d2aSStephen Warren			reg = <0x54240000 0x00040000>;
182*ce2f2d2aSStephen Warren			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
183*ce2f2d2aSStephen Warren			clocks = <&tegra_car TEGRA30_CLK_DISP2>,
184*ce2f2d2aSStephen Warren				 <&tegra_car TEGRA30_CLK_PLL_P>;
185*ce2f2d2aSStephen Warren			clock-names = "dc", "parent";
186*ce2f2d2aSStephen Warren			resets = <&tegra_car 26>;
187*ce2f2d2aSStephen Warren			reset-names = "dc";
188*ce2f2d2aSStephen Warren
189*ce2f2d2aSStephen Warren			iommus = <&mc TEGRA_SWGROUP_DCB>;
190*ce2f2d2aSStephen Warren
191*ce2f2d2aSStephen Warren			nvidia,head = <1>;
192*ce2f2d2aSStephen Warren
193*ce2f2d2aSStephen Warren			rgb {
194*ce2f2d2aSStephen Warren				status = "disabled";
195*ce2f2d2aSStephen Warren			};
196*ce2f2d2aSStephen Warren		};
197*ce2f2d2aSStephen Warren
198*ce2f2d2aSStephen Warren		hdmi@54280000 {
199*ce2f2d2aSStephen Warren			compatible = "nvidia,tegra30-hdmi";
200*ce2f2d2aSStephen Warren			reg = <0x54280000 0x00040000>;
201*ce2f2d2aSStephen Warren			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
202*ce2f2d2aSStephen Warren			clocks = <&tegra_car TEGRA30_CLK_HDMI>,
203*ce2f2d2aSStephen Warren				 <&tegra_car TEGRA30_CLK_PLL_D2_OUT0>;
204*ce2f2d2aSStephen Warren			clock-names = "hdmi", "parent";
205*ce2f2d2aSStephen Warren			resets = <&tegra_car 51>;
206*ce2f2d2aSStephen Warren			reset-names = "hdmi";
207*ce2f2d2aSStephen Warren			status = "disabled";
208*ce2f2d2aSStephen Warren		};
209*ce2f2d2aSStephen Warren
210*ce2f2d2aSStephen Warren		tvo@542c0000 {
211*ce2f2d2aSStephen Warren			compatible = "nvidia,tegra30-tvo";
212*ce2f2d2aSStephen Warren			reg = <0x542c0000 0x00040000>;
213*ce2f2d2aSStephen Warren			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
214*ce2f2d2aSStephen Warren			clocks = <&tegra_car TEGRA30_CLK_TVO>;
215*ce2f2d2aSStephen Warren			status = "disabled";
216*ce2f2d2aSStephen Warren		};
217*ce2f2d2aSStephen Warren
218*ce2f2d2aSStephen Warren		dsi@54300000 {
219*ce2f2d2aSStephen Warren			compatible = "nvidia,tegra30-dsi";
220*ce2f2d2aSStephen Warren			reg = <0x54300000 0x00040000>;
221*ce2f2d2aSStephen Warren			clocks = <&tegra_car TEGRA30_CLK_DSIA>;
222*ce2f2d2aSStephen Warren			resets = <&tegra_car 48>;
223*ce2f2d2aSStephen Warren			reset-names = "dsi";
224*ce2f2d2aSStephen Warren			status = "disabled";
225*ce2f2d2aSStephen Warren		};
226*ce2f2d2aSStephen Warren	};
227*ce2f2d2aSStephen Warren
228*ce2f2d2aSStephen Warren	timer@50040600 {
229*ce2f2d2aSStephen Warren		compatible = "arm,cortex-a9-twd-timer";
230*ce2f2d2aSStephen Warren		reg = <0x50040600 0x20>;
231*ce2f2d2aSStephen Warren		interrupt-parent = <&intc>;
232*ce2f2d2aSStephen Warren		interrupts = <GIC_PPI 13
233*ce2f2d2aSStephen Warren			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
234*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_TWD>;
235*ce2f2d2aSStephen Warren	};
236*ce2f2d2aSStephen Warren
237*ce2f2d2aSStephen Warren	intc: interrupt-controller@50041000 {
238*ce2f2d2aSStephen Warren		compatible = "arm,cortex-a9-gic";
239*ce2f2d2aSStephen Warren		reg = <0x50041000 0x1000
240*ce2f2d2aSStephen Warren		       0x50040100 0x0100>;
241*ce2f2d2aSStephen Warren		interrupt-controller;
242*ce2f2d2aSStephen Warren		#interrupt-cells = <3>;
243*ce2f2d2aSStephen Warren		interrupt-parent = <&intc>;
244*ce2f2d2aSStephen Warren	};
245*ce2f2d2aSStephen Warren
246*ce2f2d2aSStephen Warren	cache-controller@50043000 {
247*ce2f2d2aSStephen Warren		compatible = "arm,pl310-cache";
248*ce2f2d2aSStephen Warren		reg = <0x50043000 0x1000>;
249*ce2f2d2aSStephen Warren		arm,data-latency = <6 6 2>;
250*ce2f2d2aSStephen Warren		arm,tag-latency = <5 5 2>;
251*ce2f2d2aSStephen Warren		cache-unified;
252*ce2f2d2aSStephen Warren		cache-level = <2>;
253*ce2f2d2aSStephen Warren	};
254*ce2f2d2aSStephen Warren
255*ce2f2d2aSStephen Warren	lic: interrupt-controller@60004000 {
256*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-ictlr";
257*ce2f2d2aSStephen Warren		reg = <0x60004000 0x100>,
258*ce2f2d2aSStephen Warren		      <0x60004100 0x50>,
259*ce2f2d2aSStephen Warren		      <0x60004200 0x50>,
260*ce2f2d2aSStephen Warren		      <0x60004300 0x50>,
261*ce2f2d2aSStephen Warren		      <0x60004400 0x50>;
262*ce2f2d2aSStephen Warren		interrupt-controller;
263*ce2f2d2aSStephen Warren		#interrupt-cells = <3>;
264*ce2f2d2aSStephen Warren		interrupt-parent = <&intc>;
265*ce2f2d2aSStephen Warren	};
266*ce2f2d2aSStephen Warren
267*ce2f2d2aSStephen Warren	timer@60005000 {
268*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer";
269*ce2f2d2aSStephen Warren		reg = <0x60005000 0x400>;
270*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
271*ce2f2d2aSStephen Warren			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
272*ce2f2d2aSStephen Warren			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
273*ce2f2d2aSStephen Warren			     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
274*ce2f2d2aSStephen Warren			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
275*ce2f2d2aSStephen Warren			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
276*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_TIMER>;
277*ce2f2d2aSStephen Warren	};
278*ce2f2d2aSStephen Warren
279*ce2f2d2aSStephen Warren	tegra_car: clock@60006000 {
280527519aeSTom Warren		compatible = "nvidia,tegra30-car";
281083bbbbeSTom Warren		reg = <0x60006000 0x1000>;
282083bbbbeSTom Warren		#clock-cells = <1>;
283*ce2f2d2aSStephen Warren		#reset-cells = <1>;
284083bbbbeSTom Warren	};
285083bbbbeSTom Warren
286*ce2f2d2aSStephen Warren	flow-controller@60007000 {
287*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-flowctrl";
288*ce2f2d2aSStephen Warren		reg = <0x60007000 0x1000>;
289*ce2f2d2aSStephen Warren	};
290*ce2f2d2aSStephen Warren
291*ce2f2d2aSStephen Warren	apbdma: dma@6000a000 {
29264e6ec1dSAllen Martin		compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
29364e6ec1dSAllen Martin		reg = <0x6000a000 0x1400>;
294*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
295*ce2f2d2aSStephen Warren			     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
296*ce2f2d2aSStephen Warren			     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
297*ce2f2d2aSStephen Warren			     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
298*ce2f2d2aSStephen Warren			     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
299*ce2f2d2aSStephen Warren			     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
300*ce2f2d2aSStephen Warren			     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
301*ce2f2d2aSStephen Warren			     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
302*ce2f2d2aSStephen Warren			     <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
303*ce2f2d2aSStephen Warren			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
304*ce2f2d2aSStephen Warren			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
305*ce2f2d2aSStephen Warren			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
306*ce2f2d2aSStephen Warren			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
307*ce2f2d2aSStephen Warren			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
308*ce2f2d2aSStephen Warren			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
309*ce2f2d2aSStephen Warren			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
310*ce2f2d2aSStephen Warren			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
311*ce2f2d2aSStephen Warren			     <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
312*ce2f2d2aSStephen Warren			     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
313*ce2f2d2aSStephen Warren			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
314*ce2f2d2aSStephen Warren			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
315*ce2f2d2aSStephen Warren			     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
316*ce2f2d2aSStephen Warren			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
317*ce2f2d2aSStephen Warren			     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
318*ce2f2d2aSStephen Warren			     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
319*ce2f2d2aSStephen Warren			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
320*ce2f2d2aSStephen Warren			     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
321*ce2f2d2aSStephen Warren			     <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
322*ce2f2d2aSStephen Warren			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
323*ce2f2d2aSStephen Warren			     <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
324*ce2f2d2aSStephen Warren			     <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
325*ce2f2d2aSStephen Warren			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
326*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_APBDMA>;
327*ce2f2d2aSStephen Warren		resets = <&tegra_car 34>;
328*ce2f2d2aSStephen Warren		reset-names = "dma";
329*ce2f2d2aSStephen Warren		#dma-cells = <1>;
330*ce2f2d2aSStephen Warren	};
331*ce2f2d2aSStephen Warren
332*ce2f2d2aSStephen Warren	ahb: ahb@6000c000 {
333*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-ahb";
334*ce2f2d2aSStephen Warren		reg = <0x6000c000 0x150>; /* AHB Arbitration + Gizmo Controller */
335527519aeSTom Warren	};
336527519aeSTom Warren
3378946034aSSimon Glass	gpio: gpio@6000d000 {
338527519aeSTom Warren		compatible = "nvidia,tegra30-gpio";
339527519aeSTom Warren		reg = <0x6000d000 0x1000>;
3408946034aSSimon Glass		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
3418946034aSSimon Glass			     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
3428946034aSSimon Glass			     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
3438946034aSSimon Glass			     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
3448946034aSSimon Glass			     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
3458946034aSSimon Glass			     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
3468946034aSSimon Glass			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
3478946034aSSimon Glass			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
348527519aeSTom Warren		#gpio-cells = <2>;
349527519aeSTom Warren		gpio-controller;
350527519aeSTom Warren		#interrupt-cells = <2>;
351527519aeSTom Warren		interrupt-controller;
352*ce2f2d2aSStephen Warren		/*
353*ce2f2d2aSStephen Warren		gpio-ranges = <&pinmux 0 0 248>;
354*ce2f2d2aSStephen Warren		*/
35564e6ec1dSAllen Martin	};
35664e6ec1dSAllen Martin
357*ce2f2d2aSStephen Warren	apbmisc@70000800 {
358*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-apbmisc", "nvidia,tegra20-apbmisc";
359*ce2f2d2aSStephen Warren		reg = <0x70000800 0x64   /* Chip revision */
360*ce2f2d2aSStephen Warren		       0x70000008 0x04>; /* Strapping options */
361083bbbbeSTom Warren	};
362083bbbbeSTom Warren
363*ce2f2d2aSStephen Warren	pinmux: pinmux@70000868 {
364*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-pinmux";
365*ce2f2d2aSStephen Warren		reg = <0x70000868 0xd4    /* Pad control registers */
366*ce2f2d2aSStephen Warren		       0x70003000 0x3e4>; /* Mux registers */
367083bbbbeSTom Warren	};
368083bbbbeSTom Warren
369*ce2f2d2aSStephen Warren	/*
370*ce2f2d2aSStephen Warren	 * There are two serial driver i.e. 8250 based simple serial
371*ce2f2d2aSStephen Warren	 * driver and APB DMA based serial driver for higher baudrate
372*ce2f2d2aSStephen Warren	 * and performace. To enable the 8250 based driver, the compatible
373*ce2f2d2aSStephen Warren	 * is "nvidia,tegra30-uart", "nvidia,tegra20-uart" and to enable
374*ce2f2d2aSStephen Warren	 * the APB DMA based serial driver, the compatible is
375*ce2f2d2aSStephen Warren	 * "nvidia,tegra30-hsuart", "nvidia,tegra20-hsuart".
376*ce2f2d2aSStephen Warren	 */
377c3691392SSimon Glass	uarta: serial@70006000 {
378c3691392SSimon Glass		compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
379c3691392SSimon Glass		reg = <0x70006000 0x40>;
380c3691392SSimon Glass		reg-shift = <2>;
381c3691392SSimon Glass		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
382c3691392SSimon Glass		clocks = <&tegra_car TEGRA30_CLK_UARTA>;
383c3691392SSimon Glass		resets = <&tegra_car 6>;
384c3691392SSimon Glass		reset-names = "serial";
385c3691392SSimon Glass		dmas = <&apbdma 8>, <&apbdma 8>;
386c3691392SSimon Glass		dma-names = "rx", "tx";
387c3691392SSimon Glass		status = "disabled";
388c3691392SSimon Glass	};
389c3691392SSimon Glass
390c3691392SSimon Glass	uartb: serial@70006040 {
391c3691392SSimon Glass		compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
392c3691392SSimon Glass		reg = <0x70006040 0x40>;
393c3691392SSimon Glass		reg-shift = <2>;
394c3691392SSimon Glass		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
395c3691392SSimon Glass		clocks = <&tegra_car TEGRA30_CLK_UARTB>;
396c3691392SSimon Glass		resets = <&tegra_car 7>;
397c3691392SSimon Glass		reset-names = "serial";
398c3691392SSimon Glass		dmas = <&apbdma 9>, <&apbdma 9>;
399c3691392SSimon Glass		dma-names = "rx", "tx";
400c3691392SSimon Glass		status = "disabled";
401c3691392SSimon Glass	};
402c3691392SSimon Glass
403c3691392SSimon Glass	uartc: serial@70006200 {
404c3691392SSimon Glass		compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
405c3691392SSimon Glass		reg = <0x70006200 0x100>;
406c3691392SSimon Glass		reg-shift = <2>;
407c3691392SSimon Glass		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
408c3691392SSimon Glass		clocks = <&tegra_car TEGRA30_CLK_UARTC>;
409c3691392SSimon Glass		resets = <&tegra_car 55>;
410c3691392SSimon Glass		reset-names = "serial";
411c3691392SSimon Glass		dmas = <&apbdma 10>, <&apbdma 10>;
412c3691392SSimon Glass		dma-names = "rx", "tx";
413c3691392SSimon Glass		status = "disabled";
414c3691392SSimon Glass	};
415c3691392SSimon Glass
416c3691392SSimon Glass	uartd: serial@70006300 {
417c3691392SSimon Glass		compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
418c3691392SSimon Glass		reg = <0x70006300 0x100>;
419c3691392SSimon Glass		reg-shift = <2>;
420c3691392SSimon Glass		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
421c3691392SSimon Glass		clocks = <&tegra_car TEGRA30_CLK_UARTD>;
422c3691392SSimon Glass		resets = <&tegra_car 65>;
423c3691392SSimon Glass		reset-names = "serial";
424c3691392SSimon Glass		dmas = <&apbdma 19>, <&apbdma 19>;
425c3691392SSimon Glass		dma-names = "rx", "tx";
426c3691392SSimon Glass		status = "disabled";
427c3691392SSimon Glass	};
428c3691392SSimon Glass
429c3691392SSimon Glass	uarte: serial@70006400 {
430c3691392SSimon Glass		compatible = "nvidia,tegra30-uart", "nvidia,tegra20-uart";
431c3691392SSimon Glass		reg = <0x70006400 0x100>;
432c3691392SSimon Glass		reg-shift = <2>;
433c3691392SSimon Glass		interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
434c3691392SSimon Glass		clocks = <&tegra_car TEGRA30_CLK_UARTE>;
435c3691392SSimon Glass		resets = <&tegra_car 66>;
436c3691392SSimon Glass		reset-names = "serial";
437c3691392SSimon Glass		dmas = <&apbdma 20>, <&apbdma 20>;
438c3691392SSimon Glass		dma-names = "rx", "tx";
439c3691392SSimon Glass		status = "disabled";
440c3691392SSimon Glass	};
441c3691392SSimon Glass
442*ce2f2d2aSStephen Warren	pwm: pwm@7000a000 {
443*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-pwm", "nvidia,tegra20-pwm";
444*ce2f2d2aSStephen Warren		reg = <0x7000a000 0x100>;
445*ce2f2d2aSStephen Warren		#pwm-cells = <2>;
446*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_PWM>;
447*ce2f2d2aSStephen Warren		resets = <&tegra_car 17>;
448*ce2f2d2aSStephen Warren		reset-names = "pwm";
449*ce2f2d2aSStephen Warren		status = "disabled";
450*ce2f2d2aSStephen Warren	};
451*ce2f2d2aSStephen Warren
452*ce2f2d2aSStephen Warren	rtc@7000e000 {
453*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-rtc", "nvidia,tegra20-rtc";
454*ce2f2d2aSStephen Warren		reg = <0x7000e000 0x100>;
455*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
456*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_RTC>;
457*ce2f2d2aSStephen Warren	};
458*ce2f2d2aSStephen Warren
459*ce2f2d2aSStephen Warren	i2c@7000c000 {
460*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
461*ce2f2d2aSStephen Warren		reg = <0x7000c000 0x100>;
462*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
463*ce2f2d2aSStephen Warren		#address-cells = <1>;
464*ce2f2d2aSStephen Warren		#size-cells = <0>;
465*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_I2C1>,
466*ce2f2d2aSStephen Warren			 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
467*ce2f2d2aSStephen Warren		clock-names = "div-clk", "fast-clk";
468*ce2f2d2aSStephen Warren		resets = <&tegra_car 12>;
469*ce2f2d2aSStephen Warren		reset-names = "i2c";
470*ce2f2d2aSStephen Warren		dmas = <&apbdma 21>, <&apbdma 21>;
471*ce2f2d2aSStephen Warren		dma-names = "rx", "tx";
472*ce2f2d2aSStephen Warren		status = "disabled";
473*ce2f2d2aSStephen Warren	};
474*ce2f2d2aSStephen Warren
475*ce2f2d2aSStephen Warren	i2c@7000c400 {
476*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
477*ce2f2d2aSStephen Warren		reg = <0x7000c400 0x100>;
478*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
479*ce2f2d2aSStephen Warren		#address-cells = <1>;
480*ce2f2d2aSStephen Warren		#size-cells = <0>;
481*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_I2C2>,
482*ce2f2d2aSStephen Warren			 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
483*ce2f2d2aSStephen Warren		clock-names = "div-clk", "fast-clk";
484*ce2f2d2aSStephen Warren		resets = <&tegra_car 54>;
485*ce2f2d2aSStephen Warren		reset-names = "i2c";
486*ce2f2d2aSStephen Warren		dmas = <&apbdma 22>, <&apbdma 22>;
487*ce2f2d2aSStephen Warren		dma-names = "rx", "tx";
488*ce2f2d2aSStephen Warren		status = "disabled";
489*ce2f2d2aSStephen Warren	};
490*ce2f2d2aSStephen Warren
491*ce2f2d2aSStephen Warren	i2c@7000c500 {
492*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
493*ce2f2d2aSStephen Warren		reg = <0x7000c500 0x100>;
494*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
495*ce2f2d2aSStephen Warren		#address-cells = <1>;
496*ce2f2d2aSStephen Warren		#size-cells = <0>;
497*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_I2C3>,
498*ce2f2d2aSStephen Warren			 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
499*ce2f2d2aSStephen Warren		clock-names = "div-clk", "fast-clk";
500*ce2f2d2aSStephen Warren		resets = <&tegra_car 67>;
501*ce2f2d2aSStephen Warren		reset-names = "i2c";
502*ce2f2d2aSStephen Warren		dmas = <&apbdma 23>, <&apbdma 23>;
503*ce2f2d2aSStephen Warren		dma-names = "rx", "tx";
504*ce2f2d2aSStephen Warren		status = "disabled";
505*ce2f2d2aSStephen Warren	};
506*ce2f2d2aSStephen Warren
507*ce2f2d2aSStephen Warren	i2c@7000c700 {
508*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
509*ce2f2d2aSStephen Warren		reg = <0x7000c700 0x100>;
510*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
511*ce2f2d2aSStephen Warren		#address-cells = <1>;
512*ce2f2d2aSStephen Warren		#size-cells = <0>;
513*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_I2C4>,
514*ce2f2d2aSStephen Warren			 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
515*ce2f2d2aSStephen Warren		resets = <&tegra_car 103>;
516*ce2f2d2aSStephen Warren		reset-names = "i2c";
517*ce2f2d2aSStephen Warren		clock-names = "div-clk", "fast-clk";
518*ce2f2d2aSStephen Warren		dmas = <&apbdma 26>, <&apbdma 26>;
519*ce2f2d2aSStephen Warren		dma-names = "rx", "tx";
520*ce2f2d2aSStephen Warren		status = "disabled";
521*ce2f2d2aSStephen Warren	};
522*ce2f2d2aSStephen Warren
523*ce2f2d2aSStephen Warren	i2c@7000d000 {
524*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
525*ce2f2d2aSStephen Warren		reg = <0x7000d000 0x100>;
526*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
527*ce2f2d2aSStephen Warren		#address-cells = <1>;
528*ce2f2d2aSStephen Warren		#size-cells = <0>;
529*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_I2C5>,
530*ce2f2d2aSStephen Warren			 <&tegra_car TEGRA30_CLK_PLL_P_OUT3>;
531*ce2f2d2aSStephen Warren		clock-names = "div-clk", "fast-clk";
532*ce2f2d2aSStephen Warren		resets = <&tegra_car 47>;
533*ce2f2d2aSStephen Warren		reset-names = "i2c";
534*ce2f2d2aSStephen Warren		dmas = <&apbdma 24>, <&apbdma 24>;
535*ce2f2d2aSStephen Warren		dma-names = "rx", "tx";
536*ce2f2d2aSStephen Warren		status = "disabled";
537*ce2f2d2aSStephen Warren	};
538*ce2f2d2aSStephen Warren
53923e3158fSAllen Martin	spi@7000d400 {
54023e3158fSAllen Martin		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
54123e3158fSAllen Martin		reg = <0x7000d400 0x200>;
542*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
54323e3158fSAllen Martin		#address-cells = <1>;
54423e3158fSAllen Martin		#size-cells = <0>;
545*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_SBC1>;
546*ce2f2d2aSStephen Warren		resets = <&tegra_car 41>;
547*ce2f2d2aSStephen Warren		reset-names = "spi";
548*ce2f2d2aSStephen Warren		dmas = <&apbdma 15>, <&apbdma 15>;
549*ce2f2d2aSStephen Warren		dma-names = "rx", "tx";
550527519aeSTom Warren		status = "disabled";
55123e3158fSAllen Martin	};
55223e3158fSAllen Martin
55323e3158fSAllen Martin	spi@7000d600 {
55423e3158fSAllen Martin		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
55523e3158fSAllen Martin		reg = <0x7000d600 0x200>;
556*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
55723e3158fSAllen Martin		#address-cells = <1>;
55823e3158fSAllen Martin		#size-cells = <0>;
559*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_SBC2>;
560*ce2f2d2aSStephen Warren		resets = <&tegra_car 44>;
561*ce2f2d2aSStephen Warren		reset-names = "spi";
562*ce2f2d2aSStephen Warren		dmas = <&apbdma 16>, <&apbdma 16>;
563*ce2f2d2aSStephen Warren		dma-names = "rx", "tx";
564527519aeSTom Warren		status = "disabled";
56523e3158fSAllen Martin	};
56623e3158fSAllen Martin
56723e3158fSAllen Martin	spi@7000d800 {
56823e3158fSAllen Martin		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
569*ce2f2d2aSStephen Warren		reg = <0x7000d800 0x200>;
570*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
57123e3158fSAllen Martin		#address-cells = <1>;
57223e3158fSAllen Martin		#size-cells = <0>;
573*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_SBC3>;
574*ce2f2d2aSStephen Warren		resets = <&tegra_car 46>;
575*ce2f2d2aSStephen Warren		reset-names = "spi";
576*ce2f2d2aSStephen Warren		dmas = <&apbdma 17>, <&apbdma 17>;
577*ce2f2d2aSStephen Warren		dma-names = "rx", "tx";
578527519aeSTom Warren		status = "disabled";
57923e3158fSAllen Martin	};
58023e3158fSAllen Martin
58123e3158fSAllen Martin	spi@7000da00 {
58223e3158fSAllen Martin		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
58323e3158fSAllen Martin		reg = <0x7000da00 0x200>;
584*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
58523e3158fSAllen Martin		#address-cells = <1>;
58623e3158fSAllen Martin		#size-cells = <0>;
587*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_SBC4>;
588*ce2f2d2aSStephen Warren		resets = <&tegra_car 68>;
589*ce2f2d2aSStephen Warren		reset-names = "spi";
590*ce2f2d2aSStephen Warren		dmas = <&apbdma 18>, <&apbdma 18>;
591*ce2f2d2aSStephen Warren		dma-names = "rx", "tx";
592527519aeSTom Warren		status = "disabled";
59323e3158fSAllen Martin	};
59423e3158fSAllen Martin
59523e3158fSAllen Martin	spi@7000dc00 {
59623e3158fSAllen Martin		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
59723e3158fSAllen Martin		reg = <0x7000dc00 0x200>;
598*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
59923e3158fSAllen Martin		#address-cells = <1>;
60023e3158fSAllen Martin		#size-cells = <0>;
601*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_SBC5>;
602*ce2f2d2aSStephen Warren		resets = <&tegra_car 104>;
603*ce2f2d2aSStephen Warren		reset-names = "spi";
604*ce2f2d2aSStephen Warren		dmas = <&apbdma 27>, <&apbdma 27>;
605*ce2f2d2aSStephen Warren		dma-names = "rx", "tx";
606527519aeSTom Warren		status = "disabled";
60723e3158fSAllen Martin	};
60823e3158fSAllen Martin
60923e3158fSAllen Martin	spi@7000de00 {
61023e3158fSAllen Martin		compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
61123e3158fSAllen Martin		reg = <0x7000de00 0x200>;
612*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
61323e3158fSAllen Martin		#address-cells = <1>;
61423e3158fSAllen Martin		#size-cells = <0>;
615*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_SBC6>;
616*ce2f2d2aSStephen Warren		resets = <&tegra_car 106>;
617*ce2f2d2aSStephen Warren		reset-names = "spi";
618*ce2f2d2aSStephen Warren		dmas = <&apbdma 28>, <&apbdma 28>;
619*ce2f2d2aSStephen Warren		dma-names = "rx", "tx";
620527519aeSTom Warren		status = "disabled";
62123e3158fSAllen Martin	};
6221baa4e72STom Warren
623*ce2f2d2aSStephen Warren	kbc@7000e200 {
624*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-kbc", "nvidia,tegra20-kbc";
625*ce2f2d2aSStephen Warren		reg = <0x7000e200 0x100>;
626*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
627*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_KBC>;
628*ce2f2d2aSStephen Warren		resets = <&tegra_car 36>;
629*ce2f2d2aSStephen Warren		reset-names = "kbc";
630*ce2f2d2aSStephen Warren		status = "disabled";
631*ce2f2d2aSStephen Warren	};
632*ce2f2d2aSStephen Warren
633*ce2f2d2aSStephen Warren	pmc@7000e400 {
634*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-pmc";
635*ce2f2d2aSStephen Warren		reg = <0x7000e400 0x400>;
636*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_PCLK>, <&clk32k_in>;
637*ce2f2d2aSStephen Warren		clock-names = "pclk", "clk32k_in";
638*ce2f2d2aSStephen Warren	};
639*ce2f2d2aSStephen Warren
640*ce2f2d2aSStephen Warren	mc: memory-controller@7000f000 {
641*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-mc";
642*ce2f2d2aSStephen Warren		reg = <0x7000f000 0x400>;
643*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_MC>;
644*ce2f2d2aSStephen Warren		clock-names = "mc";
645*ce2f2d2aSStephen Warren
646*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
647*ce2f2d2aSStephen Warren
648*ce2f2d2aSStephen Warren		#iommu-cells = <1>;
649*ce2f2d2aSStephen Warren	};
650*ce2f2d2aSStephen Warren
651*ce2f2d2aSStephen Warren	fuse@7000f800 {
652*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-efuse";
653*ce2f2d2aSStephen Warren		reg = <0x7000f800 0x400>;
654*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_FUSE>;
655*ce2f2d2aSStephen Warren		clock-names = "fuse";
656*ce2f2d2aSStephen Warren		resets = <&tegra_car 39>;
657*ce2f2d2aSStephen Warren		reset-names = "fuse";
658*ce2f2d2aSStephen Warren	};
659*ce2f2d2aSStephen Warren
660*ce2f2d2aSStephen Warren	hda@70030000 {
661*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-hda";
662*ce2f2d2aSStephen Warren		reg = <0x70030000 0x10000>;
663*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
664*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_HDA>,
665*ce2f2d2aSStephen Warren			 <&tegra_car TEGRA30_CLK_HDA2HDMI>,
666*ce2f2d2aSStephen Warren			 <&tegra_car TEGRA30_CLK_HDA2CODEC_2X>;
667*ce2f2d2aSStephen Warren		clock-names = "hda", "hda2hdmi", "hda2codec_2x";
668*ce2f2d2aSStephen Warren		resets = <&tegra_car 125>, /* hda */
669*ce2f2d2aSStephen Warren			 <&tegra_car 128>, /* hda2hdmi */
670*ce2f2d2aSStephen Warren			 <&tegra_car 111>; /* hda2codec_2x */
671*ce2f2d2aSStephen Warren		reset-names = "hda", "hda2hdmi", "hda2codec_2x";
672*ce2f2d2aSStephen Warren		status = "disabled";
673*ce2f2d2aSStephen Warren	};
674*ce2f2d2aSStephen Warren
675*ce2f2d2aSStephen Warren	ahub@70080000 {
676*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-ahub";
677*ce2f2d2aSStephen Warren		reg = <0x70080000 0x200
678*ce2f2d2aSStephen Warren		       0x70080200 0x100>;
679*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
680*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_D_AUDIO>,
681*ce2f2d2aSStephen Warren			 <&tegra_car TEGRA30_CLK_APBIF>;
682*ce2f2d2aSStephen Warren		clock-names = "d_audio", "apbif";
683*ce2f2d2aSStephen Warren		resets = <&tegra_car 106>, /* d_audio */
684*ce2f2d2aSStephen Warren			 <&tegra_car 107>, /* apbif */
685*ce2f2d2aSStephen Warren			 <&tegra_car 30>,  /* i2s0 */
686*ce2f2d2aSStephen Warren			 <&tegra_car 11>,  /* i2s1 */
687*ce2f2d2aSStephen Warren			 <&tegra_car 18>,  /* i2s2 */
688*ce2f2d2aSStephen Warren			 <&tegra_car 101>, /* i2s3 */
689*ce2f2d2aSStephen Warren			 <&tegra_car 102>, /* i2s4 */
690*ce2f2d2aSStephen Warren			 <&tegra_car 108>, /* dam0 */
691*ce2f2d2aSStephen Warren			 <&tegra_car 109>, /* dam1 */
692*ce2f2d2aSStephen Warren			 <&tegra_car 110>, /* dam2 */
693*ce2f2d2aSStephen Warren			 <&tegra_car 10>;  /* spdif */
694*ce2f2d2aSStephen Warren		reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
695*ce2f2d2aSStephen Warren			      "i2s3", "i2s4", "dam0", "dam1", "dam2",
696*ce2f2d2aSStephen Warren			      "spdif";
697*ce2f2d2aSStephen Warren		dmas = <&apbdma 1>, <&apbdma 1>,
698*ce2f2d2aSStephen Warren		       <&apbdma 2>, <&apbdma 2>,
699*ce2f2d2aSStephen Warren		       <&apbdma 3>, <&apbdma 3>,
700*ce2f2d2aSStephen Warren		       <&apbdma 4>, <&apbdma 4>;
701*ce2f2d2aSStephen Warren		dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
702*ce2f2d2aSStephen Warren			    "rx3", "tx3";
703*ce2f2d2aSStephen Warren		ranges;
704*ce2f2d2aSStephen Warren		#address-cells = <1>;
705*ce2f2d2aSStephen Warren		#size-cells = <1>;
706*ce2f2d2aSStephen Warren
707*ce2f2d2aSStephen Warren		tegra_i2s0: i2s@70080300 {
708*ce2f2d2aSStephen Warren			compatible = "nvidia,tegra30-i2s";
709*ce2f2d2aSStephen Warren			reg = <0x70080300 0x100>;
710*ce2f2d2aSStephen Warren			nvidia,ahub-cif-ids = <4 4>;
711*ce2f2d2aSStephen Warren			clocks = <&tegra_car TEGRA30_CLK_I2S0>;
712*ce2f2d2aSStephen Warren			resets = <&tegra_car 30>;
713*ce2f2d2aSStephen Warren			reset-names = "i2s";
714*ce2f2d2aSStephen Warren			status = "disabled";
715*ce2f2d2aSStephen Warren		};
716*ce2f2d2aSStephen Warren
717*ce2f2d2aSStephen Warren		tegra_i2s1: i2s@70080400 {
718*ce2f2d2aSStephen Warren			compatible = "nvidia,tegra30-i2s";
719*ce2f2d2aSStephen Warren			reg = <0x70080400 0x100>;
720*ce2f2d2aSStephen Warren			nvidia,ahub-cif-ids = <5 5>;
721*ce2f2d2aSStephen Warren			clocks = <&tegra_car TEGRA30_CLK_I2S1>;
722*ce2f2d2aSStephen Warren			resets = <&tegra_car 11>;
723*ce2f2d2aSStephen Warren			reset-names = "i2s";
724*ce2f2d2aSStephen Warren			status = "disabled";
725*ce2f2d2aSStephen Warren		};
726*ce2f2d2aSStephen Warren
727*ce2f2d2aSStephen Warren		tegra_i2s2: i2s@70080500 {
728*ce2f2d2aSStephen Warren			compatible = "nvidia,tegra30-i2s";
729*ce2f2d2aSStephen Warren			reg = <0x70080500 0x100>;
730*ce2f2d2aSStephen Warren			nvidia,ahub-cif-ids = <6 6>;
731*ce2f2d2aSStephen Warren			clocks = <&tegra_car TEGRA30_CLK_I2S2>;
732*ce2f2d2aSStephen Warren			resets = <&tegra_car 18>;
733*ce2f2d2aSStephen Warren			reset-names = "i2s";
734*ce2f2d2aSStephen Warren			status = "disabled";
735*ce2f2d2aSStephen Warren		};
736*ce2f2d2aSStephen Warren
737*ce2f2d2aSStephen Warren		tegra_i2s3: i2s@70080600 {
738*ce2f2d2aSStephen Warren			compatible = "nvidia,tegra30-i2s";
739*ce2f2d2aSStephen Warren			reg = <0x70080600 0x100>;
740*ce2f2d2aSStephen Warren			nvidia,ahub-cif-ids = <7 7>;
741*ce2f2d2aSStephen Warren			clocks = <&tegra_car TEGRA30_CLK_I2S3>;
742*ce2f2d2aSStephen Warren			resets = <&tegra_car 101>;
743*ce2f2d2aSStephen Warren			reset-names = "i2s";
744*ce2f2d2aSStephen Warren			status = "disabled";
745*ce2f2d2aSStephen Warren		};
746*ce2f2d2aSStephen Warren
747*ce2f2d2aSStephen Warren		tegra_i2s4: i2s@70080700 {
748*ce2f2d2aSStephen Warren			compatible = "nvidia,tegra30-i2s";
749*ce2f2d2aSStephen Warren			reg = <0x70080700 0x100>;
750*ce2f2d2aSStephen Warren			nvidia,ahub-cif-ids = <8 8>;
751*ce2f2d2aSStephen Warren			clocks = <&tegra_car TEGRA30_CLK_I2S4>;
752*ce2f2d2aSStephen Warren			resets = <&tegra_car 102>;
753*ce2f2d2aSStephen Warren			reset-names = "i2s";
754*ce2f2d2aSStephen Warren			status = "disabled";
755*ce2f2d2aSStephen Warren		};
756*ce2f2d2aSStephen Warren	};
757*ce2f2d2aSStephen Warren
7581baa4e72STom Warren	sdhci@78000000 {
759*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
7601baa4e72STom Warren		reg = <0x78000000 0x200>;
761*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
762*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_SDMMC1>;
763*ce2f2d2aSStephen Warren		resets = <&tegra_car 14>;
764*ce2f2d2aSStephen Warren		reset-names = "sdhci";
7651baa4e72STom Warren		status = "disabled";
7661baa4e72STom Warren	};
7671baa4e72STom Warren
7681baa4e72STom Warren	sdhci@78000200 {
769*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
7701baa4e72STom Warren		reg = <0x78000200 0x200>;
771*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
772*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_SDMMC2>;
773*ce2f2d2aSStephen Warren		resets = <&tegra_car 9>;
774*ce2f2d2aSStephen Warren		reset-names = "sdhci";
7751baa4e72STom Warren		status = "disabled";
7761baa4e72STom Warren	};
7771baa4e72STom Warren
7781baa4e72STom Warren	sdhci@78000400 {
779*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
7801baa4e72STom Warren		reg = <0x78000400 0x200>;
781*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
782*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_SDMMC3>;
783*ce2f2d2aSStephen Warren		resets = <&tegra_car 69>;
784*ce2f2d2aSStephen Warren		reset-names = "sdhci";
7851baa4e72STom Warren		status = "disabled";
7861baa4e72STom Warren	};
7871baa4e72STom Warren
7881baa4e72STom Warren	sdhci@78000600 {
789*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-sdhci", "nvidia,tegra20-sdhci";
7901baa4e72STom Warren		reg = <0x78000600 0x200>;
791*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
792*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_SDMMC4>;
793*ce2f2d2aSStephen Warren		resets = <&tegra_car 15>;
794*ce2f2d2aSStephen Warren		reset-names = "sdhci";
7951baa4e72STom Warren		status = "disabled";
7961baa4e72STom Warren	};
79756867d88SJim Lin
79856867d88SJim Lin	usb@7d000000 {
799*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-ehci", "usb-ehci";
80056867d88SJim Lin		reg = <0x7d000000 0x4000>;
801*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
80256867d88SJim Lin		phy_type = "utmi";
803*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_USBD>;
804*ce2f2d2aSStephen Warren		resets = <&tegra_car 22>;
805*ce2f2d2aSStephen Warren		reset-names = "usb";
806*ce2f2d2aSStephen Warren		nvidia,needs-double-reset;
807*ce2f2d2aSStephen Warren		nvidia,phy = <&phy1>;
808*ce2f2d2aSStephen Warren		status = "disabled";
809*ce2f2d2aSStephen Warren	};
810*ce2f2d2aSStephen Warren
811*ce2f2d2aSStephen Warren	phy1: usb-phy@7d000000 {
812*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-usb-phy";
813*ce2f2d2aSStephen Warren		reg = <0x7d000000 0x4000 0x7d000000 0x4000>;
814*ce2f2d2aSStephen Warren		phy_type = "utmi";
815*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_USBD>,
816*ce2f2d2aSStephen Warren			 <&tegra_car TEGRA30_CLK_PLL_U>,
817*ce2f2d2aSStephen Warren			 <&tegra_car TEGRA30_CLK_USBD>;
818*ce2f2d2aSStephen Warren		clock-names = "reg", "pll_u", "utmi-pads";
819*ce2f2d2aSStephen Warren		resets = <&tegra_car 22>, <&tegra_car 22>;
820*ce2f2d2aSStephen Warren		reset-names = "usb", "utmi-pads";
821*ce2f2d2aSStephen Warren		nvidia,hssync-start-delay = <9>;
822*ce2f2d2aSStephen Warren		nvidia,idle-wait-delay = <17>;
823*ce2f2d2aSStephen Warren		nvidia,elastic-limit = <16>;
824*ce2f2d2aSStephen Warren		nvidia,term-range-adj = <6>;
825*ce2f2d2aSStephen Warren		nvidia,xcvr-setup = <51>;
826*ce2f2d2aSStephen Warren		nvidia.xcvr-setup-use-fuses;
827*ce2f2d2aSStephen Warren		nvidia,xcvr-lsfslew = <1>;
828*ce2f2d2aSStephen Warren		nvidia,xcvr-lsrslew = <1>;
829*ce2f2d2aSStephen Warren		nvidia,xcvr-hsslew = <32>;
830*ce2f2d2aSStephen Warren		nvidia,hssquelch-level = <2>;
831*ce2f2d2aSStephen Warren		nvidia,hsdiscon-level = <5>;
832*ce2f2d2aSStephen Warren		nvidia,has-utmi-pad-registers;
83356867d88SJim Lin		status = "disabled";
83456867d88SJim Lin	};
83556867d88SJim Lin
83656867d88SJim Lin	usb@7d004000 {
837*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-ehci", "usb-ehci";
83856867d88SJim Lin		reg = <0x7d004000 0x4000>;
839*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
840*ce2f2d2aSStephen Warren		phy_type = "utmi";
841*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_USB2>;
842*ce2f2d2aSStephen Warren		resets = <&tegra_car 58>;
843*ce2f2d2aSStephen Warren		reset-names = "usb";
844*ce2f2d2aSStephen Warren		nvidia,phy = <&phy2>;
845*ce2f2d2aSStephen Warren		status = "disabled";
846*ce2f2d2aSStephen Warren	};
847*ce2f2d2aSStephen Warren
848*ce2f2d2aSStephen Warren	phy2: usb-phy@7d004000 {
849*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-usb-phy";
850*ce2f2d2aSStephen Warren		reg = <0x7d004000 0x4000 0x7d000000 0x4000>;
851*ce2f2d2aSStephen Warren		phy_type = "utmi";
852*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_USB2>,
853*ce2f2d2aSStephen Warren			 <&tegra_car TEGRA30_CLK_PLL_U>,
854*ce2f2d2aSStephen Warren			 <&tegra_car TEGRA30_CLK_USBD>;
855*ce2f2d2aSStephen Warren		clock-names = "reg", "pll_u", "utmi-pads";
856*ce2f2d2aSStephen Warren		resets = <&tegra_car 58>, <&tegra_car 22>;
857*ce2f2d2aSStephen Warren		reset-names = "usb", "utmi-pads";
858*ce2f2d2aSStephen Warren		nvidia,hssync-start-delay = <9>;
859*ce2f2d2aSStephen Warren		nvidia,idle-wait-delay = <17>;
860*ce2f2d2aSStephen Warren		nvidia,elastic-limit = <16>;
861*ce2f2d2aSStephen Warren		nvidia,term-range-adj = <6>;
862*ce2f2d2aSStephen Warren		nvidia,xcvr-setup = <51>;
863*ce2f2d2aSStephen Warren		nvidia.xcvr-setup-use-fuses;
864*ce2f2d2aSStephen Warren		nvidia,xcvr-lsfslew = <2>;
865*ce2f2d2aSStephen Warren		nvidia,xcvr-lsrslew = <2>;
866*ce2f2d2aSStephen Warren		nvidia,xcvr-hsslew = <32>;
867*ce2f2d2aSStephen Warren		nvidia,hssquelch-level = <2>;
868*ce2f2d2aSStephen Warren		nvidia,hsdiscon-level = <5>;
86956867d88SJim Lin		status = "disabled";
87056867d88SJim Lin	};
87156867d88SJim Lin
87256867d88SJim Lin	usb@7d008000 {
873*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-ehci", "usb-ehci";
87456867d88SJim Lin		reg = <0x7d008000 0x4000>;
875*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
87656867d88SJim Lin		phy_type = "utmi";
877*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_USB3>;
878*ce2f2d2aSStephen Warren		resets = <&tegra_car 59>;
879*ce2f2d2aSStephen Warren		reset-names = "usb";
880*ce2f2d2aSStephen Warren		nvidia,phy = <&phy3>;
88156867d88SJim Lin		status = "disabled";
88256867d88SJim Lin	};
883*ce2f2d2aSStephen Warren
884*ce2f2d2aSStephen Warren	phy3: usb-phy@7d008000 {
885*ce2f2d2aSStephen Warren		compatible = "nvidia,tegra30-usb-phy";
886*ce2f2d2aSStephen Warren		reg = <0x7d008000 0x4000 0x7d000000 0x4000>;
887*ce2f2d2aSStephen Warren		phy_type = "utmi";
888*ce2f2d2aSStephen Warren		clocks = <&tegra_car TEGRA30_CLK_USB3>,
889*ce2f2d2aSStephen Warren			 <&tegra_car TEGRA30_CLK_PLL_U>,
890*ce2f2d2aSStephen Warren			 <&tegra_car TEGRA30_CLK_USBD>;
891*ce2f2d2aSStephen Warren		clock-names = "reg", "pll_u", "utmi-pads";
892*ce2f2d2aSStephen Warren		resets = <&tegra_car 59>, <&tegra_car 22>;
893*ce2f2d2aSStephen Warren		reset-names = "usb", "utmi-pads";
894*ce2f2d2aSStephen Warren		nvidia,hssync-start-delay = <0>;
895*ce2f2d2aSStephen Warren		nvidia,idle-wait-delay = <17>;
896*ce2f2d2aSStephen Warren		nvidia,elastic-limit = <16>;
897*ce2f2d2aSStephen Warren		nvidia,term-range-adj = <6>;
898*ce2f2d2aSStephen Warren		nvidia,xcvr-setup = <51>;
899*ce2f2d2aSStephen Warren		nvidia.xcvr-setup-use-fuses;
900*ce2f2d2aSStephen Warren		nvidia,xcvr-lsfslew = <2>;
901*ce2f2d2aSStephen Warren		nvidia,xcvr-lsrslew = <2>;
902*ce2f2d2aSStephen Warren		nvidia,xcvr-hsslew = <32>;
903*ce2f2d2aSStephen Warren		nvidia,hssquelch-level = <2>;
904*ce2f2d2aSStephen Warren		nvidia,hsdiscon-level = <5>;
905*ce2f2d2aSStephen Warren		status = "disabled";
906*ce2f2d2aSStephen Warren	};
907*ce2f2d2aSStephen Warren
908*ce2f2d2aSStephen Warren	cpus {
909*ce2f2d2aSStephen Warren		#address-cells = <1>;
910*ce2f2d2aSStephen Warren		#size-cells = <0>;
911*ce2f2d2aSStephen Warren
912*ce2f2d2aSStephen Warren		cpu@0 {
913*ce2f2d2aSStephen Warren			device_type = "cpu";
914*ce2f2d2aSStephen Warren			compatible = "arm,cortex-a9";
915*ce2f2d2aSStephen Warren			reg = <0>;
916*ce2f2d2aSStephen Warren		};
917*ce2f2d2aSStephen Warren
918*ce2f2d2aSStephen Warren		cpu@1 {
919*ce2f2d2aSStephen Warren			device_type = "cpu";
920*ce2f2d2aSStephen Warren			compatible = "arm,cortex-a9";
921*ce2f2d2aSStephen Warren			reg = <1>;
922*ce2f2d2aSStephen Warren		};
923*ce2f2d2aSStephen Warren
924*ce2f2d2aSStephen Warren		cpu@2 {
925*ce2f2d2aSStephen Warren			device_type = "cpu";
926*ce2f2d2aSStephen Warren			compatible = "arm,cortex-a9";
927*ce2f2d2aSStephen Warren			reg = <2>;
928*ce2f2d2aSStephen Warren		};
929*ce2f2d2aSStephen Warren
930*ce2f2d2aSStephen Warren		cpu@3 {
931*ce2f2d2aSStephen Warren			device_type = "cpu";
932*ce2f2d2aSStephen Warren			compatible = "arm,cortex-a9";
933*ce2f2d2aSStephen Warren			reg = <3>;
934*ce2f2d2aSStephen Warren		};
935*ce2f2d2aSStephen Warren	};
936*ce2f2d2aSStephen Warren
937*ce2f2d2aSStephen Warren	pmu {
938*ce2f2d2aSStephen Warren		compatible = "arm,cortex-a9-pmu";
939*ce2f2d2aSStephen Warren		interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
940*ce2f2d2aSStephen Warren			     <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
941*ce2f2d2aSStephen Warren			     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
942*ce2f2d2aSStephen Warren			     <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
943*ce2f2d2aSStephen Warren	};
94479ce91baSTom Warren};
945