xref: /rk3399_rockchip-uboot/arch/arm/dts/stm32f769-disco.dts (revision 4eefb0070d73bdb72fcf4fa09534d91a7ebdb071)
1*97c20932SVikas Manocha/*
2*97c20932SVikas Manocha * Copyright 2016 - Vikas Manocha <vikas.manocha@st.com>
3*97c20932SVikas Manocha *
4*97c20932SVikas Manocha * This file is dual-licensed: you can use it either under the terms
5*97c20932SVikas Manocha * of the GPL or the X11 license, at your option. Note that this dual
6*97c20932SVikas Manocha * licensing only applies to this file, and not this project as a
7*97c20932SVikas Manocha * whole.
8*97c20932SVikas Manocha *
9*97c20932SVikas Manocha *  a) This file is free software; you can redistribute it and/or
10*97c20932SVikas Manocha *     modify it under the terms of the GNU General Public License as
11*97c20932SVikas Manocha *     published by the Free Software Foundation; either version 2 of the
12*97c20932SVikas Manocha *     License, or (at your option) any later version.
13*97c20932SVikas Manocha *
14*97c20932SVikas Manocha *     This file is distributed in the hope that it will be useful,
15*97c20932SVikas Manocha *     but WITHOUT ANY WARRANTY; without even the implied warranty of
16*97c20932SVikas Manocha *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17*97c20932SVikas Manocha *     GNU General Public License for more details.
18*97c20932SVikas Manocha *
19*97c20932SVikas Manocha * Or, alternatively,
20*97c20932SVikas Manocha *
21*97c20932SVikas Manocha *  b) Permission is hereby granted, free of charge, to any person
22*97c20932SVikas Manocha *     obtaining a copy of this software and associated documentation
23*97c20932SVikas Manocha *     files (the "Software"), to deal in the Software without
24*97c20932SVikas Manocha *     restriction, including without limitation the rights to use,
25*97c20932SVikas Manocha *     copy, modify, merge, publish, distribute, sublicense, and/or
26*97c20932SVikas Manocha *     sell copies of the Software, and to permit persons to whom the
27*97c20932SVikas Manocha *     Software is furnished to do so, subject to the following
28*97c20932SVikas Manocha *     conditions:
29*97c20932SVikas Manocha *
30*97c20932SVikas Manocha *     The above copyright notice and this permission notice shall be
31*97c20932SVikas Manocha *     included in all copies or substantial portions of the Software.
32*97c20932SVikas Manocha *
33*97c20932SVikas Manocha *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34*97c20932SVikas Manocha *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35*97c20932SVikas Manocha *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36*97c20932SVikas Manocha *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37*97c20932SVikas Manocha *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
38*97c20932SVikas Manocha *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39*97c20932SVikas Manocha *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40*97c20932SVikas Manocha *     OTHER DEALINGS IN THE SOFTWARE.
41*97c20932SVikas Manocha */
42*97c20932SVikas Manocha
43*97c20932SVikas Manocha/dts-v1/;
44*97c20932SVikas Manocha#include "stm32f746.dtsi"
45*97c20932SVikas Manocha#include <dt-bindings/memory/stm32-sdram.h>
46*97c20932SVikas Manocha
47*97c20932SVikas Manocha/ {
48*97c20932SVikas Manocha	model = "STMicroelectronics STM32F769-DISCO board";
49*97c20932SVikas Manocha	compatible = "st,stm32f769-disco", "st,stm32f7";
50*97c20932SVikas Manocha
51*97c20932SVikas Manocha	chosen {
52*97c20932SVikas Manocha		bootargs = "root=/dev/ram rdinit=/linuxrc";
53*97c20932SVikas Manocha		stdout-path = "serial0:115200n8";
54*97c20932SVikas Manocha	};
55*97c20932SVikas Manocha
56*97c20932SVikas Manocha	memory {
57*97c20932SVikas Manocha		reg = <0xC0000000 0x1000000>;
58*97c20932SVikas Manocha	};
59*97c20932SVikas Manocha
60*97c20932SVikas Manocha	aliases {
61*97c20932SVikas Manocha		serial0 = &usart1;
62*97c20932SVikas Manocha		spi0 = &qspi;
63*97c20932SVikas Manocha		/* Aliases for gpios so as to use sequence */
64*97c20932SVikas Manocha		gpio0 = &gpioa;
65*97c20932SVikas Manocha		gpio1 = &gpiob;
66*97c20932SVikas Manocha		gpio2 = &gpioc;
67*97c20932SVikas Manocha		gpio3 = &gpiod;
68*97c20932SVikas Manocha		gpio4 = &gpioe;
69*97c20932SVikas Manocha		gpio5 = &gpiof;
70*97c20932SVikas Manocha		gpio6 = &gpiog;
71*97c20932SVikas Manocha		gpio7 = &gpioh;
72*97c20932SVikas Manocha		gpio8 = &gpioi;
73*97c20932SVikas Manocha		gpio9 = &gpioj;
74*97c20932SVikas Manocha		gpio10 = &gpiok;
75*97c20932SVikas Manocha	};
76*97c20932SVikas Manocha
77*97c20932SVikas Manocha	led1 {
78*97c20932SVikas Manocha		compatible = "st,led1";
79*97c20932SVikas Manocha		led-gpio = <&gpioj 5 0>;
80*97c20932SVikas Manocha	};
81*97c20932SVikas Manocha
82*97c20932SVikas Manocha	button1 {
83*97c20932SVikas Manocha		compatible = "st,button1";
84*97c20932SVikas Manocha		button-gpio = <&gpioa 0 0>;
85*97c20932SVikas Manocha	};
86*97c20932SVikas Manocha};
87*97c20932SVikas Manocha
88*97c20932SVikas Manocha&clk_hse {
89*97c20932SVikas Manocha	clock-frequency = <25000000>;
90*97c20932SVikas Manocha};
91*97c20932SVikas Manocha
92*97c20932SVikas Manocha&pinctrl {
93*97c20932SVikas Manocha	usart1_pins_a: usart1@0	{
94*97c20932SVikas Manocha		pins1 {
95*97c20932SVikas Manocha		       pinmux = <STM32F746_PA9_FUNC_USART1_TX>;
96*97c20932SVikas Manocha				bias-disable;
97*97c20932SVikas Manocha				drive-push-pull;
98*97c20932SVikas Manocha				slew-rate = <2>;
99*97c20932SVikas Manocha		};
100*97c20932SVikas Manocha		pins2 {
101*97c20932SVikas Manocha			pinmux = <STM32F746_PA10_FUNC_USART1_RX>;
102*97c20932SVikas Manocha			bias-disable;
103*97c20932SVikas Manocha		};
104*97c20932SVikas Manocha	};
105*97c20932SVikas Manocha
106*97c20932SVikas Manocha	ethernet_mii: mii@0 {
107*97c20932SVikas Manocha	      pins {
108*97c20932SVikas Manocha		      pinmux = <STM32F746_PG13_FUNC_ETH_MII_TXD0_ETH_RMII_TXD0>,
109*97c20932SVikas Manocha			     <STM32F746_PG14_FUNC_ETH_MII_TXD1_ETH_RMII_TXD1>,
110*97c20932SVikas Manocha			     <STM32F746_PG11_FUNC_ETH_MII_TX_EN_ETH_RMII_TX_EN>,
111*97c20932SVikas Manocha			     <STM32F746_PA2_FUNC_ETH_MDIO>,
112*97c20932SVikas Manocha			     <STM32F746_PC1_FUNC_ETH_MDC>,
113*97c20932SVikas Manocha			     <STM32F746_PA1_FUNC_ETH_MII_RX_CLK_ETH_RMII_REF_CLK>,
114*97c20932SVikas Manocha			     <STM32F746_PA7_FUNC_ETH_MII_RX_DV_ETH_RMII_CRS_DV>,
115*97c20932SVikas Manocha			     <STM32F746_PC4_FUNC_ETH_MII_RXD0_ETH_RMII_RXD0>,
116*97c20932SVikas Manocha			     <STM32F746_PC5_FUNC_ETH_MII_RXD1_ETH_RMII_RXD1>;
117*97c20932SVikas Manocha		      slew-rate = <2>;
118*97c20932SVikas Manocha	      };
119*97c20932SVikas Manocha	};
120*97c20932SVikas Manocha
121*97c20932SVikas Manocha	qspi_pins: qspi@0 {
122*97c20932SVikas Manocha		pins {
123*97c20932SVikas Manocha			pinmux = <STM32F746_PB2_FUNC_QUADSPI_CLK>,
124*97c20932SVikas Manocha			       <STM32F746_PB6_FUNC_QUADSPI_BK1_NCS>,
125*97c20932SVikas Manocha			       <STM32F746_PC9_FUNC_QUADSPI_BK1_IO0>,
126*97c20932SVikas Manocha			       <STM32F746_PC10_FUNC_QUADSPI_BK1_IO1>,
127*97c20932SVikas Manocha			       <STM32F746_PD13_FUNC_QUADSPI_BK1_IO3>,
128*97c20932SVikas Manocha			       <STM32F746_PE2_FUNC_QUADSPI_BK1_IO2>;
129*97c20932SVikas Manocha			slew-rate = <2>;
130*97c20932SVikas Manocha		};
131*97c20932SVikas Manocha	};
132*97c20932SVikas Manocha
133*97c20932SVikas Manocha	fmc_pins: fmc@0 {
134*97c20932SVikas Manocha		  pins {
135*97c20932SVikas Manocha			  pinmux = <STM32F746_PI10_FUNC_FMC_D31>,
136*97c20932SVikas Manocha				 <STM32F746_PI9_FUNC_FMC_D30>,
137*97c20932SVikas Manocha				 <STM32F746_PI7_FUNC_FMC_D29>,
138*97c20932SVikas Manocha				 <STM32F746_PI6_FUNC_FMC_D28>,
139*97c20932SVikas Manocha				 <STM32F746_PI3_FUNC_FMC_D27>,
140*97c20932SVikas Manocha				 <STM32F746_PI2_FUNC_FMC_D26>,
141*97c20932SVikas Manocha				 <STM32F746_PI1_FUNC_FMC_D25>,
142*97c20932SVikas Manocha				 <STM32F746_PI0_FUNC_FMC_D24>,
143*97c20932SVikas Manocha				 <STM32F746_PH15_FUNC_FMC_D23>,
144*97c20932SVikas Manocha				 <STM32F746_PH14_FUNC_FMC_D22>,
145*97c20932SVikas Manocha				 <STM32F746_PH13_FUNC_FMC_D21>,
146*97c20932SVikas Manocha				 <STM32F746_PH12_FUNC_FMC_D20>,
147*97c20932SVikas Manocha				 <STM32F746_PH11_FUNC_FMC_D19>,
148*97c20932SVikas Manocha				 <STM32F746_PH10_FUNC_FMC_D18>,
149*97c20932SVikas Manocha				 <STM32F746_PH9_FUNC_FMC_D17>,
150*97c20932SVikas Manocha				 <STM32F746_PH8_FUNC_FMC_D16>,
151*97c20932SVikas Manocha
152*97c20932SVikas Manocha				 <STM32F746_PD10_FUNC_FMC_D15>,
153*97c20932SVikas Manocha				 <STM32F746_PD9_FUNC_FMC_D14>,
154*97c20932SVikas Manocha				 <STM32F746_PD8_FUNC_FMC_D13>,
155*97c20932SVikas Manocha				 <STM32F746_PE15_FUNC_FMC_D12>,
156*97c20932SVikas Manocha				 <STM32F746_PE14_FUNC_FMC_D11>,
157*97c20932SVikas Manocha				 <STM32F746_PE13_FUNC_FMC_D10>,
158*97c20932SVikas Manocha				 <STM32F746_PE12_FUNC_FMC_D9>,
159*97c20932SVikas Manocha				 <STM32F746_PE11_FUNC_FMC_D8>,
160*97c20932SVikas Manocha				 <STM32F746_PE10_FUNC_FMC_D7>,
161*97c20932SVikas Manocha				 <STM32F746_PE9_FUNC_FMC_D6>,
162*97c20932SVikas Manocha				 <STM32F746_PE8_FUNC_FMC_D5>,
163*97c20932SVikas Manocha				 <STM32F746_PE7_FUNC_FMC_D4>,
164*97c20932SVikas Manocha				 <STM32F746_PD1_FUNC_FMC_D3>,
165*97c20932SVikas Manocha				 <STM32F746_PD0_FUNC_FMC_D2>,
166*97c20932SVikas Manocha				 <STM32F746_PD15_FUNC_FMC_D1>,
167*97c20932SVikas Manocha				 <STM32F746_PD14_FUNC_FMC_D0>,
168*97c20932SVikas Manocha
169*97c20932SVikas Manocha				 <STM32F746_PI5_FUNC_FMC_NBL3>,
170*97c20932SVikas Manocha				 <STM32F746_PI4_FUNC_FMC_NBL2>,
171*97c20932SVikas Manocha				 <STM32F746_PE1_FUNC_FMC_NBL1>,
172*97c20932SVikas Manocha				 <STM32F746_PE0_FUNC_FMC_NBL0>,
173*97c20932SVikas Manocha
174*97c20932SVikas Manocha				 <STM32F746_PG5_FUNC_FMC_A15_FMC_BA1>,
175*97c20932SVikas Manocha				 <STM32F746_PG4_FUNC_FMC_A14_FMC_BA0>,
176*97c20932SVikas Manocha
177*97c20932SVikas Manocha				 <STM32F746_PG1_FUNC_FMC_A11>,
178*97c20932SVikas Manocha				 <STM32F746_PG0_FUNC_FMC_A10>,
179*97c20932SVikas Manocha				 <STM32F746_PF15_FUNC_FMC_A9>,
180*97c20932SVikas Manocha				 <STM32F746_PF14_FUNC_FMC_A8>,
181*97c20932SVikas Manocha				 <STM32F746_PF13_FUNC_FMC_A7>,
182*97c20932SVikas Manocha				 <STM32F746_PF12_FUNC_FMC_A6>,
183*97c20932SVikas Manocha				 <STM32F746_PF5_FUNC_FMC_A5>,
184*97c20932SVikas Manocha				 <STM32F746_PF4_FUNC_FMC_A4>,
185*97c20932SVikas Manocha				 <STM32F746_PF3_FUNC_FMC_A3>,
186*97c20932SVikas Manocha				 <STM32F746_PF2_FUNC_FMC_A2>,
187*97c20932SVikas Manocha				 <STM32F746_PF1_FUNC_FMC_A1>,
188*97c20932SVikas Manocha				 <STM32F746_PF0_FUNC_FMC_A0>,
189*97c20932SVikas Manocha
190*97c20932SVikas Manocha				 <STM32F746_PH3_FUNC_FMC_SDNE0>,
191*97c20932SVikas Manocha				 <STM32F746_PH5_FUNC_FMC_SDNWE>,
192*97c20932SVikas Manocha				 <STM32F746_PF11_FUNC_FMC_SDNRAS>,
193*97c20932SVikas Manocha				 <STM32F746_PG15_FUNC_FMC_SDNCAS>,
194*97c20932SVikas Manocha				 <STM32F746_PH2_FUNC_FMC_SDCKE0>,
195*97c20932SVikas Manocha				 <STM32F746_PG8_FUNC_FMC_SDCLK>;
196*97c20932SVikas Manocha			  slew-rate = <2>;
197*97c20932SVikas Manocha		  };
198*97c20932SVikas Manocha	  };
199*97c20932SVikas Manocha};
200*97c20932SVikas Manocha
201*97c20932SVikas Manocha&usart1 {
202*97c20932SVikas Manocha	pinctrl-0 = <&usart1_pins_a>;
203*97c20932SVikas Manocha	pinctrl-names = "default";
204*97c20932SVikas Manocha	status = "okay";
205*97c20932SVikas Manocha};
206*97c20932SVikas Manocha
207*97c20932SVikas Manocha&fmc {
208*97c20932SVikas Manocha	pinctrl-0 = <&fmc_pins>;
209*97c20932SVikas Manocha	pinctrl-names = "default";
210*97c20932SVikas Manocha	status = "okay";
211*97c20932SVikas Manocha
212*97c20932SVikas Manocha	/* Memory configuration from sdram datasheet MT48LC_4M32_B2B5-6A */
213*97c20932SVikas Manocha	bank1: bank@0 {
214*97c20932SVikas Manocha	       st,sdram-control = /bits/ 8 <NO_COL_8 NO_ROW_12 MWIDTH_32 BANKS_4
215*97c20932SVikas Manocha	       				    CAS_3 SDCLK_2 RD_BURST_EN
216*97c20932SVikas Manocha					    RD_PIPE_DL_0>;
217*97c20932SVikas Manocha	       st,sdram-timing = /bits/ 8 <TMRD_2 TXSR_6 TRAS_4 TRC_6 TWR_2
218*97c20932SVikas Manocha	       				   TRP_2 TRCD_2>;
219*97c20932SVikas Manocha		/* refcount = (64msec/total_row_sdram)*freq - 20 */
220*97c20932SVikas Manocha	       st,sdram-refcount = < 1542 >;
221*97c20932SVikas Manocha       };
222*97c20932SVikas Manocha};
223*97c20932SVikas Manocha
224*97c20932SVikas Manocha&mac {
225*97c20932SVikas Manocha	status = "okay";
226*97c20932SVikas Manocha	pinctrl-0 = <&ethernet_mii>;
227*97c20932SVikas Manocha	phy-mode = "rmii";
228*97c20932SVikas Manocha	phy-handle = <&phy0>;
229*97c20932SVikas Manocha
230*97c20932SVikas Manocha	mdio0 {
231*97c20932SVikas Manocha		#address-cells = <1>;
232*97c20932SVikas Manocha		#size-cells = <0>;
233*97c20932SVikas Manocha		compatible = "snps,dwmac-mdio";
234*97c20932SVikas Manocha		phy0: ethernet-phy@0 {
235*97c20932SVikas Manocha			reg = <0>;
236*97c20932SVikas Manocha		};
237*97c20932SVikas Manocha	};
238*97c20932SVikas Manocha};
239*97c20932SVikas Manocha
240*97c20932SVikas Manocha&qspi {
241*97c20932SVikas Manocha	pinctrl-0 = <&qspi_pins>;
242*97c20932SVikas Manocha	status = "okay";
243*97c20932SVikas Manocha
244*97c20932SVikas Manocha	qflash0: n25q128a {
245*97c20932SVikas Manocha			#address-cells = <1>;
246*97c20932SVikas Manocha			#size-cells = <1>;
247*97c20932SVikas Manocha			compatible = "micron,n25q128a13", "spi-flash";
248*97c20932SVikas Manocha			spi-max-frequency = <108000000>;
249*97c20932SVikas Manocha			spi-tx-bus-width = <1>;
250*97c20932SVikas Manocha			spi-rx-bus-width = <1>;
251*97c20932SVikas Manocha			memory-map = <0x90000000 0x1000000>;
252*97c20932SVikas Manocha			reg = <0>;
253*97c20932SVikas Manocha	};
254*97c20932SVikas Manocha};
255