xref: /rk3399_rockchip-uboot/arch/arm/dts/rv1126.dtsi (revision 063ed99d1c9c69e4d1643bb46d6eff64662659b3)
11633e8d2SJoseph Chen// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
21633e8d2SJoseph Chen/*
31633e8d2SJoseph Chen * Copyright (c) 2019 Fuzhou Rockchip Electronics Co., Ltd.
41633e8d2SJoseph Chen */
51633e8d2SJoseph Chen
61633e8d2SJoseph Chen#include <dt-bindings/clock/rv1126-cru.h>
7593e1e6dSJoseph Chen#include <dt-bindings/power/rv1126-power.h>
81633e8d2SJoseph Chen#include <dt-bindings/gpio/gpio.h>
91633e8d2SJoseph Chen#include <dt-bindings/interrupt-controller/irq.h>
101633e8d2SJoseph Chen#include <dt-bindings/interrupt-controller/arm-gic.h>
11593e1e6dSJoseph Chen#include <dt-bindings/pinctrl/rockchip.h>
12d1ffb5ddSJoseph Chen#include <dt-bindings/soc/rockchip,boot-mode.h>
13593e1e6dSJoseph Chen#include <dt-bindings/soc/rockchip-system-status.h>
14d1ffb5ddSJoseph Chen#include <dt-bindings/suspend/rockchip-rv1126.h>
15593e1e6dSJoseph Chen#include "rv1126-dram-default-timing.dtsi"
161633e8d2SJoseph Chen
171633e8d2SJoseph Chen/ {
181633e8d2SJoseph Chen	#address-cells = <1>;
191633e8d2SJoseph Chen	#size-cells = <1>;
201633e8d2SJoseph Chen
211633e8d2SJoseph Chen	compatible = "rockchip,rv1126";
221633e8d2SJoseph Chen
231633e8d2SJoseph Chen	interrupt-parent = <&gic>;
241633e8d2SJoseph Chen
251633e8d2SJoseph Chen	aliases {
26593e1e6dSJoseph Chen		i2c0 = &i2c0;
27593e1e6dSJoseph Chen		i2c1 = &i2c1;
28593e1e6dSJoseph Chen		i2c2 = &i2c2;
29593e1e6dSJoseph Chen		i2c3 = &i2c3;
30593e1e6dSJoseph Chen		i2c4 = &i2c4;
31593e1e6dSJoseph Chen		i2c5 = &i2c5;
321633e8d2SJoseph Chen		serial0 = &uart0;
331633e8d2SJoseph Chen		serial1 = &uart1;
341633e8d2SJoseph Chen		serial2 = &uart2;
351633e8d2SJoseph Chen		serial3 = &uart3;
361633e8d2SJoseph Chen		serial4 = &uart4;
371633e8d2SJoseph Chen		serial5 = &uart5;
38b497c4c1SJoseph Chen		spi0 = &spi0;
39b497c4c1SJoseph Chen		spi1 = &spi1;
40b497c4c1SJoseph Chen		dphy0 = &csi_dphy0;
41b497c4c1SJoseph Chen		dphy1 = &csi_dphy1;
421633e8d2SJoseph Chen	};
431633e8d2SJoseph Chen
441633e8d2SJoseph Chen	cpus {
451633e8d2SJoseph Chen		#address-cells = <1>;
461633e8d2SJoseph Chen		#size-cells = <0>;
471633e8d2SJoseph Chen
481633e8d2SJoseph Chen		cpu0: cpu@f00 {
491633e8d2SJoseph Chen			device_type = "cpu";
501633e8d2SJoseph Chen			compatible = "arm,cortex-a7";
511633e8d2SJoseph Chen			reg = <0xf00>;
52b497c4c1SJoseph Chen			enable-method = "psci";
531633e8d2SJoseph Chen			clocks = <&cru ARMCLK>;
54593e1e6dSJoseph Chen			operating-points-v2 = <&cpu0_opp_table>;
55d1ffb5ddSJoseph Chen			cpu-idle-states = <&CPU_SLEEP>;
561633e8d2SJoseph Chen		};
571633e8d2SJoseph Chen
581633e8d2SJoseph Chen		cpu1: cpu@f01 {
591633e8d2SJoseph Chen			device_type = "cpu";
601633e8d2SJoseph Chen			compatible = "arm,cortex-a7";
611633e8d2SJoseph Chen			reg = <0xf01>;
62b497c4c1SJoseph Chen			enable-method = "psci";
63593e1e6dSJoseph Chen			clocks = <&cru ARMCLK>;
64593e1e6dSJoseph Chen			operating-points-v2 = <&cpu0_opp_table>;
65d1ffb5ddSJoseph Chen			cpu-idle-states = <&CPU_SLEEP>;
661633e8d2SJoseph Chen		};
671633e8d2SJoseph Chen
681633e8d2SJoseph Chen		cpu2: cpu@f02 {
691633e8d2SJoseph Chen			device_type = "cpu";
701633e8d2SJoseph Chen			compatible = "arm,cortex-a7";
711633e8d2SJoseph Chen			reg = <0xf02>;
72b497c4c1SJoseph Chen			enable-method = "psci";
73593e1e6dSJoseph Chen			clocks = <&cru ARMCLK>;
74593e1e6dSJoseph Chen			operating-points-v2 = <&cpu0_opp_table>;
75d1ffb5ddSJoseph Chen			cpu-idle-states = <&CPU_SLEEP>;
761633e8d2SJoseph Chen		};
771633e8d2SJoseph Chen
781633e8d2SJoseph Chen		cpu3: cpu@f03 {
791633e8d2SJoseph Chen			device_type = "cpu";
801633e8d2SJoseph Chen			compatible = "arm,cortex-a7";
811633e8d2SJoseph Chen			reg = <0xf03>;
82b497c4c1SJoseph Chen			enable-method = "psci";
83593e1e6dSJoseph Chen			clocks = <&cru ARMCLK>;
84593e1e6dSJoseph Chen			operating-points-v2 = <&cpu0_opp_table>;
85d1ffb5ddSJoseph Chen			cpu-idle-states = <&CPU_SLEEP>;
86593e1e6dSJoseph Chen		};
87d1ffb5ddSJoseph Chen
88d1ffb5ddSJoseph Chen		idle-states {
89d1ffb5ddSJoseph Chen			entry-method = "psci";
90d1ffb5ddSJoseph Chen
91d1ffb5ddSJoseph Chen			CPU_SLEEP: cpu-sleep {
92d1ffb5ddSJoseph Chen				compatible = "arm,idle-state";
93d1ffb5ddSJoseph Chen				local-timer-stop;
94d1ffb5ddSJoseph Chen				arm,psci-suspend-param = <0x0010000>;
95d1ffb5ddSJoseph Chen				entry-latency-us = <120>;
96d1ffb5ddSJoseph Chen				exit-latency-us = <250>;
97d1ffb5ddSJoseph Chen				min-residency-us = <900>;
98d1ffb5ddSJoseph Chen			};
99d1ffb5ddSJoseph Chen		};
100d1ffb5ddSJoseph Chen
101593e1e6dSJoseph Chen	};
102593e1e6dSJoseph Chen
103593e1e6dSJoseph Chen	cpu0_opp_table: cpu0-opp-table {
104593e1e6dSJoseph Chen		compatible = "operating-points-v2";
105593e1e6dSJoseph Chen		opp-shared;
106d1ffb5ddSJoseph Chen		rockchip,reboot-freq = <816000>;
107593e1e6dSJoseph Chen
108593e1e6dSJoseph Chen		opp-408000000 {
109593e1e6dSJoseph Chen			opp-hz = /bits/ 64 <408000000>;
110d1ffb5ddSJoseph Chen			opp-microvolt = <725000 725000 1100000>;
111593e1e6dSJoseph Chen			clock-latency-ns = <40000>;
112593e1e6dSJoseph Chen		};
113593e1e6dSJoseph Chen		opp-600000000 {
114593e1e6dSJoseph Chen			opp-hz = /bits/ 64 <600000000>;
115d1ffb5ddSJoseph Chen			opp-microvolt = <725000 725000 1000000>;
116593e1e6dSJoseph Chen			clock-latency-ns = <40000>;
117593e1e6dSJoseph Chen		};
118593e1e6dSJoseph Chen		opp-816000000 {
119593e1e6dSJoseph Chen			opp-hz = /bits/ 64 <816000000>;
120d1ffb5ddSJoseph Chen			opp-microvolt = <725000 725000 1000000>;
121593e1e6dSJoseph Chen			clock-latency-ns = <40000>;
122d1ffb5ddSJoseph Chen			opp-suspend;
123593e1e6dSJoseph Chen		};
124593e1e6dSJoseph Chen		opp-1008000000 {
125593e1e6dSJoseph Chen			opp-hz = /bits/ 64 <1008000000>;
126d1ffb5ddSJoseph Chen			opp-microvolt = <775000 775000 1000000>;
127d1ffb5ddSJoseph Chen			clock-latency-ns = <40000>;
128d1ffb5ddSJoseph Chen		};
129d1ffb5ddSJoseph Chen		opp-1200000000 {
130d1ffb5ddSJoseph Chen			opp-hz = /bits/ 64 <1200000000>;
131d1ffb5ddSJoseph Chen			opp-microvolt = <825000 825000 1000000>;
132d1ffb5ddSJoseph Chen			clock-latency-ns = <40000>;
133d1ffb5ddSJoseph Chen		};
134d1ffb5ddSJoseph Chen		opp-1296000000 {
135d1ffb5ddSJoseph Chen			opp-hz = /bits/ 64 <1296000000>;
136d1ffb5ddSJoseph Chen			opp-microvolt = <875000 875000 1000000>;
137d1ffb5ddSJoseph Chen			clock-latency-ns = <40000>;
138d1ffb5ddSJoseph Chen		};
139d1ffb5ddSJoseph Chen		opp-1416000000 {
140d1ffb5ddSJoseph Chen			opp-hz = /bits/ 64 <1416000000>;
141d1ffb5ddSJoseph Chen			opp-microvolt = <925000 925000 1000000>;
142d1ffb5ddSJoseph Chen			clock-latency-ns = <40000>;
143d1ffb5ddSJoseph Chen		};
144d1ffb5ddSJoseph Chen		opp-1512000000 {
145d1ffb5ddSJoseph Chen			opp-hz = /bits/ 64 <1512000000>;
146d1ffb5ddSJoseph Chen			opp-microvolt = <975000 975000 1000000>;
147593e1e6dSJoseph Chen			clock-latency-ns = <40000>;
1481633e8d2SJoseph Chen		};
1491633e8d2SJoseph Chen	};
1501633e8d2SJoseph Chen
1511633e8d2SJoseph Chen	arm-pmu {
1521633e8d2SJoseph Chen		compatible = "arm,cortex-a7-pmu";
1531633e8d2SJoseph Chen		interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
1541633e8d2SJoseph Chen			     <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
1551633e8d2SJoseph Chen			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
1561633e8d2SJoseph Chen			     <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
1571633e8d2SJoseph Chen		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
1581633e8d2SJoseph Chen	};
1591633e8d2SJoseph Chen
160d1ffb5ddSJoseph Chen	bus_soc: bus-soc {
161d1ffb5ddSJoseph Chen		compatible = "rockchip,rv1126-bus";
162d1ffb5ddSJoseph Chen		rockchip,busfreq-policy = "smc";
163d1ffb5ddSJoseph Chen		soc-bus0 {
164d1ffb5ddSJoseph Chen			bus-id = <0>;
165d1ffb5ddSJoseph Chen			cfg-val = <0x00300020>;
166d1ffb5ddSJoseph Chen			enable-msk = <0x7144>;
167d1ffb5ddSJoseph Chen			status = "okay";
168d1ffb5ddSJoseph Chen		};
169d1ffb5ddSJoseph Chen		soc-bus1 {
170d1ffb5ddSJoseph Chen			bus-id = <1>;
171d1ffb5ddSJoseph Chen			cfg-val = <0x00300020>;
172d1ffb5ddSJoseph Chen			enable-msk = <0x70ff>;
173d1ffb5ddSJoseph Chen			status = "disabled";
174d1ffb5ddSJoseph Chen		};
175d1ffb5ddSJoseph Chen		soc-bus2 {
176d1ffb5ddSJoseph Chen			bus-id = <2>;
177d1ffb5ddSJoseph Chen			cfg-val = <0x00300020>;
178d1ffb5ddSJoseph Chen			enable-msk = <0x70ff>;
179d1ffb5ddSJoseph Chen			status = "disabled";
180d1ffb5ddSJoseph Chen		};
181d1ffb5ddSJoseph Chen		soc-bus3 {
182d1ffb5ddSJoseph Chen			bus-id = <3>;
183d1ffb5ddSJoseph Chen			cfg-val = <0x00300020>;
184d1ffb5ddSJoseph Chen			enable-msk = <0x70ff>;
185d1ffb5ddSJoseph Chen			status = "disabled";
186d1ffb5ddSJoseph Chen		};
187d1ffb5ddSJoseph Chen		soc-bus4 {
188d1ffb5ddSJoseph Chen			bus-id = <4>;
189d1ffb5ddSJoseph Chen			cfg-val = <0x00300020>;
190d1ffb5ddSJoseph Chen			enable-msk = <0x7011>;
191d1ffb5ddSJoseph Chen			status = "disabled";
192d1ffb5ddSJoseph Chen		};
193d1ffb5ddSJoseph Chen		soc-bus5 {
194d1ffb5ddSJoseph Chen			bus-id = <5>;
195d1ffb5ddSJoseph Chen			cfg-val = <0x00300020>;
196d1ffb5ddSJoseph Chen			enable-msk = <0x7011>;
197d1ffb5ddSJoseph Chen			status = "disabled";
198d1ffb5ddSJoseph Chen		};
199d1ffb5ddSJoseph Chen		soc-bus6 {
200d1ffb5ddSJoseph Chen			bus-id = <6>;
201d1ffb5ddSJoseph Chen			cfg-val = <0x00300020>;
202d1ffb5ddSJoseph Chen			enable-msk = <0x7011>;
203d1ffb5ddSJoseph Chen			status = "disabled";
204d1ffb5ddSJoseph Chen		};
205d1ffb5ddSJoseph Chen		soc-bus7 {
206d1ffb5ddSJoseph Chen			bus-id = <7>;
207d1ffb5ddSJoseph Chen			cfg-val = <0x00300020>;
208d1ffb5ddSJoseph Chen			enable-msk = <0x0>;
209d1ffb5ddSJoseph Chen			status = "disabled";
210d1ffb5ddSJoseph Chen		};
211d1ffb5ddSJoseph Chen		soc-bus8 {
212d1ffb5ddSJoseph Chen			bus-id = <8>;
213d1ffb5ddSJoseph Chen			cfg-val = <0x00300020>;
214d1ffb5ddSJoseph Chen			enable-msk = <0x0>;
215d1ffb5ddSJoseph Chen			status = "disabled";
216d1ffb5ddSJoseph Chen		};
217d1ffb5ddSJoseph Chen		soc-bus9 {
218d1ffb5ddSJoseph Chen			bus-id = <9>;
219d1ffb5ddSJoseph Chen			cfg-val = <0x00300020>;
220d1ffb5ddSJoseph Chen			enable-msk = <0x0>;
221d1ffb5ddSJoseph Chen			status = "disabled";
222d1ffb5ddSJoseph Chen		};
223d1ffb5ddSJoseph Chen		soc-bus10 {
224d1ffb5ddSJoseph Chen			bus-id = <10>;
225d1ffb5ddSJoseph Chen			cfg-val = <0x00300020>;
226d1ffb5ddSJoseph Chen			enable-msk = <0x0>;
227d1ffb5ddSJoseph Chen			status = "disabled";
228d1ffb5ddSJoseph Chen		};
229d1ffb5ddSJoseph Chen		soc-bus11 {
230d1ffb5ddSJoseph Chen			bus-id = <11>;
231d1ffb5ddSJoseph Chen			cfg-val = <0x00300020>;
232d1ffb5ddSJoseph Chen			enable-msk = <0x7000>;
233d1ffb5ddSJoseph Chen			status = "okey";
234d1ffb5ddSJoseph Chen		};
235d1ffb5ddSJoseph Chen	};
236d1ffb5ddSJoseph Chen
237593e1e6dSJoseph Chen	display_subsystem: display-subsystem {
238593e1e6dSJoseph Chen		compatible = "rockchip,display-subsystem";
239593e1e6dSJoseph Chen		ports = <&vop_out>;
240593e1e6dSJoseph Chen		status = "disabled";
241b497c4c1SJoseph Chen
242b497c4c1SJoseph Chen		route {
243b497c4c1SJoseph Chen			route_dsi: route-dsi {
244b497c4c1SJoseph Chen				status = "disabled";
245b497c4c1SJoseph Chen				logo,uboot = "logo.bmp";
246b497c4c1SJoseph Chen				logo,kernel = "logo_kernel.bmp";
247b497c4c1SJoseph Chen				logo,mode = "center";
248b497c4c1SJoseph Chen				charge_logo,mode = "center";
249b497c4c1SJoseph Chen				connect = <&vop_out_dsi>;
250b497c4c1SJoseph Chen			};
251b497c4c1SJoseph Chen
252b497c4c1SJoseph Chen			route_rgb: route-rgb {
253b497c4c1SJoseph Chen				status = "disabled";
254b497c4c1SJoseph Chen				logo,uboot = "logo.bmp";
255b497c4c1SJoseph Chen				logo,kernel = "logo_kernel.bmp";
256b497c4c1SJoseph Chen				logo,mode = "center";
257b497c4c1SJoseph Chen				charge_logo,mode = "center";
258b497c4c1SJoseph Chen				connect = <&vop_out_rgb>;
259b497c4c1SJoseph Chen			};
260b497c4c1SJoseph Chen		};
261593e1e6dSJoseph Chen	};
262593e1e6dSJoseph Chen
263593e1e6dSJoseph Chen	fiq_debugger: fiq-debugger {
264593e1e6dSJoseph Chen		compatible = "rockchip,fiq-debugger";
265593e1e6dSJoseph Chen		rockchip,serial-id = <2>;
266593e1e6dSJoseph Chen		rockchip,wake-irq = <0>;
267593e1e6dSJoseph Chen		rockchip,irq-mode-enable = <0>;
268b497c4c1SJoseph Chen		rockchip,baudrate = <1500000>;  /* Only 115200 and 1500000 */
269593e1e6dSJoseph Chen		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
270593e1e6dSJoseph Chen		status = "disabled";
271593e1e6dSJoseph Chen	};
272593e1e6dSJoseph Chen
273d1ffb5ddSJoseph Chen	firmware {
274d1ffb5ddSJoseph Chen		optee: optee {
275d1ffb5ddSJoseph Chen			compatible = "linaro,optee-tz";
276d1ffb5ddSJoseph Chen			method = "smc";
277d1ffb5ddSJoseph Chen			status = "disabled";
278d1ffb5ddSJoseph Chen		};
279d1ffb5ddSJoseph Chen	};
280d1ffb5ddSJoseph Chen
281b497c4c1SJoseph Chen	mpp_srv: mpp-srv {
282b497c4c1SJoseph Chen		compatible = "rockchip,mpp-service";
283b497c4c1SJoseph Chen		rockchip,taskqueue-count = <3>;
284b497c4c1SJoseph Chen		rockchip,resetgroup-count = <3>;
285b497c4c1SJoseph Chen		status = "disabled";
286b497c4c1SJoseph Chen	};
287b497c4c1SJoseph Chen
288fbf3603bSJoseph Chen	psci: psci {
289b497c4c1SJoseph Chen		compatible = "arm,psci-1.0";
290b497c4c1SJoseph Chen		method = "smc";
291b497c4c1SJoseph Chen	};
292b497c4c1SJoseph Chen
293d1ffb5ddSJoseph Chen	reserved-memory {
294d1ffb5ddSJoseph Chen		#address-cells = <1>;
295d1ffb5ddSJoseph Chen		#size-cells = <1>;
296d1ffb5ddSJoseph Chen		ranges;
297d1ffb5ddSJoseph Chen
298d1ffb5ddSJoseph Chen		isp_reserved: isp {
299d1ffb5ddSJoseph Chen			compatible = "shared-dma-pool";
300d1ffb5ddSJoseph Chen			reusable;
301d1ffb5ddSJoseph Chen			size = <0x6800000>;
302d1ffb5ddSJoseph Chen		};
303d1ffb5ddSJoseph Chen
304d1ffb5ddSJoseph Chen		ramoops: ramoops@8000000 {
305d1ffb5ddSJoseph Chen			compatible = "ramoops";
306d1ffb5ddSJoseph Chen			reg = <0x8000000 0x100000>;
307d1ffb5ddSJoseph Chen			record-size = <0x20000>;
308d1ffb5ddSJoseph Chen			console-size = <0x40000>;
309d1ffb5ddSJoseph Chen			ftrace-size = <0x00000>;
310d1ffb5ddSJoseph Chen			pmsg-size = <0x40000>;
311d1ffb5ddSJoseph Chen			status = "disabled";
312d1ffb5ddSJoseph Chen		};
313d1ffb5ddSJoseph Chen	};
314d1ffb5ddSJoseph Chen
315d1ffb5ddSJoseph Chen	rockchip_suspend: rockchip-suspend {
316d1ffb5ddSJoseph Chen		compatible = "rockchip,pm-rv1126";
317d1ffb5ddSJoseph Chen		status = "disabled";
318d1ffb5ddSJoseph Chen		rockchip,sleep-debug-en = <0>;
319d1ffb5ddSJoseph Chen		rockchip,sleep-mode-config = <
320d1ffb5ddSJoseph Chen			(0
321d1ffb5ddSJoseph Chen			| RKPM_SLP_ARMOFF
322d1ffb5ddSJoseph Chen			| RKPM_SLP_PMU_PMUALIVE_32K
323d1ffb5ddSJoseph Chen			| RKPM_SLP_PMU_DIS_OSC
324d1ffb5ddSJoseph Chen			| RKPM_SLP_PMIC_LP
325d1ffb5ddSJoseph Chen			)
326d1ffb5ddSJoseph Chen		>;
327d1ffb5ddSJoseph Chen		rockchip,wakeup-config = <
328d1ffb5ddSJoseph Chen			(0
329d1ffb5ddSJoseph Chen			| RKPM_GPIO_WKUP_EN
330d1ffb5ddSJoseph Chen			)
331d1ffb5ddSJoseph Chen		>;
332d1ffb5ddSJoseph Chen	};
333d1ffb5ddSJoseph Chen
334d1ffb5ddSJoseph Chen	rockchip_system_monitor: rockchip-system-monitor {
335d1ffb5ddSJoseph Chen		compatible = "rockchip,system-monitor";
336d1ffb5ddSJoseph Chen	};
337d1ffb5ddSJoseph Chen
338d1ffb5ddSJoseph Chen	thermal_zones: thermal-zones {
339d1ffb5ddSJoseph Chen		cpu_thermal: cpu-thermal {
340d1ffb5ddSJoseph Chen			polling-delay-passive = <20>; /* milliseconds */
341d1ffb5ddSJoseph Chen			polling-delay = <1000>; /* milliseconds */
342d1ffb5ddSJoseph Chen			sustainable-power = <977>; /* milliwatts */
343d1ffb5ddSJoseph Chen
344d1ffb5ddSJoseph Chen			thermal-sensors = <&cpu_tsadc 0>;
345d1ffb5ddSJoseph Chen		};
346d1ffb5ddSJoseph Chen
347d1ffb5ddSJoseph Chen		npu_thermal: npu-thermal {
348d1ffb5ddSJoseph Chen			polling-delay-passive = <20>; /* milliseconds */
349d1ffb5ddSJoseph Chen			polling-delay = <1000>; /* milliseconds */
350d1ffb5ddSJoseph Chen			sustainable-power = <977>; /* milliwatts */
351d1ffb5ddSJoseph Chen
352d1ffb5ddSJoseph Chen			thermal-sensors = <&npu_tsadc 0>;
353d1ffb5ddSJoseph Chen		};
354d1ffb5ddSJoseph Chen	};
355d1ffb5ddSJoseph Chen
356d1ffb5ddSJoseph Chen	timer {
357d1ffb5ddSJoseph Chen		compatible = "arm,armv7-timer";
358d1ffb5ddSJoseph Chen		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
359d1ffb5ddSJoseph Chen			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
360d1ffb5ddSJoseph Chen			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
361d1ffb5ddSJoseph Chen			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
362d1ffb5ddSJoseph Chen		clock-frequency = <24000000>;
363d1ffb5ddSJoseph Chen	};
364d1ffb5ddSJoseph Chen
365d1ffb5ddSJoseph Chen	xin24m: oscillator {
366d1ffb5ddSJoseph Chen		compatible = "fixed-clock";
367d1ffb5ddSJoseph Chen		clock-frequency = <24000000>;
368d1ffb5ddSJoseph Chen		clock-output-names = "xin24m";
369d1ffb5ddSJoseph Chen		#clock-cells = <0>;
370d1ffb5ddSJoseph Chen	};
371d1ffb5ddSJoseph Chen
372d1ffb5ddSJoseph Chen	gmac_clkin_m0: external-gmac-clockm0 {
373d1ffb5ddSJoseph Chen		compatible = "fixed-clock";
374d1ffb5ddSJoseph Chen		clock-frequency = <125000000>;
375d1ffb5ddSJoseph Chen		clock-output-names = "clk_gmac_rgmii_clkin_m0";
376d1ffb5ddSJoseph Chen		#clock-cells = <0>;
377d1ffb5ddSJoseph Chen	};
378d1ffb5ddSJoseph Chen
379d1ffb5ddSJoseph Chen	gmac_clkini_m1: external-gmac-clockm1 {
380d1ffb5ddSJoseph Chen		compatible = "fixed-clock";
381d1ffb5ddSJoseph Chen		clock-frequency = <125000000>;
382d1ffb5ddSJoseph Chen		clock-output-names = "clk_gmac_rgmii_clkin_m1";
383d1ffb5ddSJoseph Chen		#clock-cells = <0>;
384d1ffb5ddSJoseph Chen	};
385d1ffb5ddSJoseph Chen
386d1ffb5ddSJoseph Chen	grf: syscon@fe000000 {
387d1ffb5ddSJoseph Chen		compatible = "rockchip,rv1126-grf", "syscon", "simple-mfd";
388d1ffb5ddSJoseph Chen		reg = <0xfe000000 0x20000>;
389d1ffb5ddSJoseph Chen
390593e1e6dSJoseph Chen		rgb: rgb {
391593e1e6dSJoseph Chen			compatible = "rockchip,rv1126-rgb";
392593e1e6dSJoseph Chen			status = "disabled";
393593e1e6dSJoseph Chen
394593e1e6dSJoseph Chen			ports {
395593e1e6dSJoseph Chen				#address-cells = <1>;
396593e1e6dSJoseph Chen				#size-cells = <0>;
397593e1e6dSJoseph Chen
398593e1e6dSJoseph Chen				port@0 {
399593e1e6dSJoseph Chen					reg = <0>;
400593e1e6dSJoseph Chen					#address-cells = <1>;
401593e1e6dSJoseph Chen					#size-cells = <0>;
402593e1e6dSJoseph Chen
403593e1e6dSJoseph Chen					rgb_in_vop: endpoint@0 {
404593e1e6dSJoseph Chen						reg = <0>;
405593e1e6dSJoseph Chen						remote-endpoint = <&vop_out_rgb>;
406593e1e6dSJoseph Chen					};
407593e1e6dSJoseph Chen				};
408593e1e6dSJoseph Chen
409593e1e6dSJoseph Chen			};
410593e1e6dSJoseph Chen		};
4111633e8d2SJoseph Chen	};
4121633e8d2SJoseph Chen
413593e1e6dSJoseph Chen	pmugrf: syscon@fe020000 {
414d1ffb5ddSJoseph Chen		compatible = "rockchip,rv1126-pmugrf", "syscon", "simple-mfd";
415593e1e6dSJoseph Chen		reg = <0xfe020000 0x1000>;
41651626bc2SJoseph Chen
41751626bc2SJoseph Chen		pmu_io_domains: io-domains {
41851626bc2SJoseph Chen			compatible = "rockchip,rv1126-pmu-io-voltage-domain";
41951626bc2SJoseph Chen		};
420d1ffb5ddSJoseph Chen
421d1ffb5ddSJoseph Chen		reboot-mode {
422d1ffb5ddSJoseph Chen			compatible = "syscon-reboot-mode";
423d1ffb5ddSJoseph Chen			offset = <0x200>;
424d1ffb5ddSJoseph Chen			mode-bootloader = <BOOT_BL_DOWNLOAD>;
425d1ffb5ddSJoseph Chen			mode-charge = <BOOT_CHARGING>;
426d1ffb5ddSJoseph Chen			mode-fastboot = <BOOT_FASTBOOT>;
427d1ffb5ddSJoseph Chen			mode-loader = <BOOT_BL_DOWNLOAD>;
428d1ffb5ddSJoseph Chen			mode-normal = <BOOT_NORMAL>;
429d1ffb5ddSJoseph Chen			mode-recovery = <BOOT_RECOVERY>;
430d1ffb5ddSJoseph Chen			mode-ums = <BOOT_UMS>;
431d1ffb5ddSJoseph Chen		};
432593e1e6dSJoseph Chen	};
433593e1e6dSJoseph Chen
434d1ffb5ddSJoseph Chen	qos_usb_host: qos@fe810000 {
435593e1e6dSJoseph Chen		compatible = "syscon";
436d1ffb5ddSJoseph Chen		reg = <0xfe810000 0x20>;
437593e1e6dSJoseph Chen	};
438593e1e6dSJoseph Chen
439d1ffb5ddSJoseph Chen	qos_usb_otg: qos@fe810080 {
440593e1e6dSJoseph Chen		compatible = "syscon";
441d1ffb5ddSJoseph Chen		reg = <0xfe810080 0x20>;
442593e1e6dSJoseph Chen	};
443593e1e6dSJoseph Chen
444d1ffb5ddSJoseph Chen	qos_npu: qos@fe850000 {
445593e1e6dSJoseph Chen		compatible = "syscon";
446d1ffb5ddSJoseph Chen		reg = <0xfe850000 0x20>;
447593e1e6dSJoseph Chen	};
448593e1e6dSJoseph Chen
449d1ffb5ddSJoseph Chen	qos_emmc: qos@fe860000 {
450593e1e6dSJoseph Chen		compatible = "syscon";
451d1ffb5ddSJoseph Chen		reg = <0xfe860000 0x20>;
452593e1e6dSJoseph Chen	};
453593e1e6dSJoseph Chen
454d1ffb5ddSJoseph Chen	qos_nandc: qos@fe860080 {
455593e1e6dSJoseph Chen		compatible = "syscon";
456d1ffb5ddSJoseph Chen		reg = <0xfe860080 0x20>;
457593e1e6dSJoseph Chen	};
458593e1e6dSJoseph Chen
459d1ffb5ddSJoseph Chen	qos_sfc: qos@fe860200 {
460593e1e6dSJoseph Chen		compatible = "syscon";
461d1ffb5ddSJoseph Chen		reg = <0xfe860200 0x20>;
462593e1e6dSJoseph Chen	};
463593e1e6dSJoseph Chen
464d1ffb5ddSJoseph Chen	qos_sdio: qos@fe86c000 {
465593e1e6dSJoseph Chen		compatible = "syscon";
466d1ffb5ddSJoseph Chen		reg = <0xfe86c000 0x20>;
467593e1e6dSJoseph Chen	};
468593e1e6dSJoseph Chen
469d1ffb5ddSJoseph Chen	qos_vepu_rd0: qos@fe870000 {
470593e1e6dSJoseph Chen		compatible = "syscon";
471d1ffb5ddSJoseph Chen		reg = <0xfe870000 0x20>;
472593e1e6dSJoseph Chen	};
473593e1e6dSJoseph Chen
474d1ffb5ddSJoseph Chen	qos_vepu_rd1: qos@fe870080 {
475593e1e6dSJoseph Chen		compatible = "syscon";
476d1ffb5ddSJoseph Chen		reg = <0xfe870080 0x20>;
477593e1e6dSJoseph Chen	};
478593e1e6dSJoseph Chen
479d1ffb5ddSJoseph Chen	qos_vepu_wr: qos@fe870100 {
480593e1e6dSJoseph Chen		compatible = "syscon";
481d1ffb5ddSJoseph Chen		reg = <0xfe870100 0x20>;
482593e1e6dSJoseph Chen	};
483593e1e6dSJoseph Chen
484d1ffb5ddSJoseph Chen	qos_ispp_m0: qos@fe880000 {
485593e1e6dSJoseph Chen		compatible = "syscon";
486d1ffb5ddSJoseph Chen		reg = <0xfe880000 0x20>;
487593e1e6dSJoseph Chen	};
488593e1e6dSJoseph Chen
489d1ffb5ddSJoseph Chen	qos_ispp_m1: qos@fe880080 {
490593e1e6dSJoseph Chen		compatible = "syscon";
491d1ffb5ddSJoseph Chen		reg = <0xfe880080 0x20>;
492593e1e6dSJoseph Chen	};
493593e1e6dSJoseph Chen
494d1ffb5ddSJoseph Chen	qos_isp: qos@fe890000 {
495593e1e6dSJoseph Chen		compatible = "syscon";
496d1ffb5ddSJoseph Chen		reg = <0xfe890000 0x20>;
497593e1e6dSJoseph Chen	};
498593e1e6dSJoseph Chen
499d1ffb5ddSJoseph Chen	qos_cif_lite: qos@fe890080 {
500593e1e6dSJoseph Chen		compatible = "syscon";
501d1ffb5ddSJoseph Chen		reg = <0xfe890080 0x20>;
502593e1e6dSJoseph Chen	};
503593e1e6dSJoseph Chen
504d1ffb5ddSJoseph Chen	qos_cif: qos@fe890100 {
505593e1e6dSJoseph Chen		compatible = "syscon";
506d1ffb5ddSJoseph Chen		reg = <0xfe890100 0x20>;
507593e1e6dSJoseph Chen	};
508593e1e6dSJoseph Chen
509d1ffb5ddSJoseph Chen	qos_iep: qos@fe8a0000 {
510593e1e6dSJoseph Chen		compatible = "syscon";
511d1ffb5ddSJoseph Chen		reg = <0xfe8a0000 0x20>;
512593e1e6dSJoseph Chen	};
513593e1e6dSJoseph Chen
514d1ffb5ddSJoseph Chen	qos_rga_rd: qos@fe8a0080 {
515593e1e6dSJoseph Chen		compatible = "syscon";
516d1ffb5ddSJoseph Chen		reg = <0xfe8a0080 0x20>;
517593e1e6dSJoseph Chen	};
518593e1e6dSJoseph Chen
519d1ffb5ddSJoseph Chen	qos_rga_wr: qos@fe8a0100 {
520593e1e6dSJoseph Chen		compatible = "syscon";
521d1ffb5ddSJoseph Chen		reg = <0xfe8a0100 0x20>;
522593e1e6dSJoseph Chen	};
523593e1e6dSJoseph Chen
524d1ffb5ddSJoseph Chen	qos_vop: qos@fe8a0180 {
525593e1e6dSJoseph Chen		compatible = "syscon";
526d1ffb5ddSJoseph Chen		reg = <0xfe8a0180 0x20>;
527593e1e6dSJoseph Chen	};
528593e1e6dSJoseph Chen
529d1ffb5ddSJoseph Chen	qos_vdpu: qos@fe8b0000 {
530593e1e6dSJoseph Chen		compatible = "syscon";
531d1ffb5ddSJoseph Chen		reg = <0xfe8b0000 0x20>;
532593e1e6dSJoseph Chen	};
533593e1e6dSJoseph Chen
534d1ffb5ddSJoseph Chen	qos_jpeg: qos@fe8c0000 {
535593e1e6dSJoseph Chen		compatible = "syscon";
536d1ffb5ddSJoseph Chen		reg = <0xfe8c0000 0x20>;
537d1ffb5ddSJoseph Chen	};
538d1ffb5ddSJoseph Chen
539d1ffb5ddSJoseph Chen	qos_crypto: qos@fe8d0000 {
540d1ffb5ddSJoseph Chen		compatible = "syscon";
541d1ffb5ddSJoseph Chen		reg = <0xfe8d0000 0x20>;
542593e1e6dSJoseph Chen	};
543593e1e6dSJoseph Chen
5441633e8d2SJoseph Chen	gic: interrupt-controller@feff0000 {
5451633e8d2SJoseph Chen		compatible = "arm,gic-400";
5461633e8d2SJoseph Chen		interrupt-controller;
5471633e8d2SJoseph Chen		#interrupt-cells = <3>;
5481633e8d2SJoseph Chen		#address-cells = <0>;
5491633e8d2SJoseph Chen
5501633e8d2SJoseph Chen		reg = <0xfeff1000 0x1000>,
5511633e8d2SJoseph Chen		      <0xfeff2000 0x2000>,
5521633e8d2SJoseph Chen		      <0xfeff4000 0x2000>,
5531633e8d2SJoseph Chen		      <0xfeff6000 0x2000>;
5541633e8d2SJoseph Chen		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
5551633e8d2SJoseph Chen	};
5561633e8d2SJoseph Chen
557d1ffb5ddSJoseph Chen	arm-debug@ff010000 {
558d1ffb5ddSJoseph Chen		compatible = "rockchip,debug";
559d1ffb5ddSJoseph Chen		reg = <0xff010000 0x1000>,
560d1ffb5ddSJoseph Chen		      <0xff012000 0x1000>,
561d1ffb5ddSJoseph Chen		      <0xff014000 0x1000>,
562d1ffb5ddSJoseph Chen		      <0xff016000 0x1000>;
563d1ffb5ddSJoseph Chen	};
564d1ffb5ddSJoseph Chen
565593e1e6dSJoseph Chen	pvtm@ff040000 {
566593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-cpu-pvtm";
567593e1e6dSJoseph Chen		reg = <0xff040000 0x100>;
568d1ffb5ddSJoseph Chen		#address-cells = <1>;
569d1ffb5ddSJoseph Chen		#size-cells = <0>;
570d1ffb5ddSJoseph Chen
571d1ffb5ddSJoseph Chen		pvtm@0 {
572d1ffb5ddSJoseph Chen			reg = <0>;
573593e1e6dSJoseph Chen			clocks = <&cru CLK_CPUPVTM>, <&cru PCLK_CPUPVTM>;
574593e1e6dSJoseph Chen			clock-names = "clk", "pclk";
575593e1e6dSJoseph Chen			resets = <&cru SRST_CPUPVTM>, <&cru SRST_CPUPVTM_P>;
576d1ffb5ddSJoseph Chen			reset-names = "rst", "rst-p";
577d1ffb5ddSJoseph Chen		};
578593e1e6dSJoseph Chen	};
579593e1e6dSJoseph Chen
580593e1e6dSJoseph Chen	pmu: power-management@ff3e0000 {
581d1ffb5ddSJoseph Chen		compatible = "rockchip,rv1126-pmu", "syscon", "simple-mfd";
582593e1e6dSJoseph Chen		reg = <0xff3e0000 0x1000>;
583593e1e6dSJoseph Chen
584593e1e6dSJoseph Chen		power: power-controller {
585593e1e6dSJoseph Chen			compatible = "rockchip,rv1126-power-controller";
586593e1e6dSJoseph Chen			#power-domain-cells = <1>;
587593e1e6dSJoseph Chen			#address-cells = <1>;
588593e1e6dSJoseph Chen			#size-cells = <0>;
589d1ffb5ddSJoseph Chen			status = "okay";
590593e1e6dSJoseph Chen
591593e1e6dSJoseph Chen			/* These power domains are grouped by VD_NPU */
592593e1e6dSJoseph Chen			pd_npu@RV1126_PD_NPU {
593593e1e6dSJoseph Chen				reg = <RV1126_PD_NPU>;
594593e1e6dSJoseph Chen				clocks = <&cru ACLK_NPU>,
595593e1e6dSJoseph Chen					 <&cru HCLK_NPU>,
596593e1e6dSJoseph Chen					 <&cru PCLK_PDNPU>,
597593e1e6dSJoseph Chen					 <&cru CLK_CORE_NPU>;
598593e1e6dSJoseph Chen				pm_qos = <&qos_npu>;
599593e1e6dSJoseph Chen			};
600593e1e6dSJoseph Chen			/* These power domains are grouped by VD_VEPU */
601593e1e6dSJoseph Chen			pd_vepu@RV1126_PD_VEPU {
602593e1e6dSJoseph Chen				reg = <RV1126_PD_VEPU>;
603593e1e6dSJoseph Chen				clocks = <&cru ACLK_VENC>,
604593e1e6dSJoseph Chen					 <&cru HCLK_VENC>,
605593e1e6dSJoseph Chen					 <&cru CLK_VENC_CORE>;
606593e1e6dSJoseph Chen				pm_qos = <&qos_vepu_rd0>,
607593e1e6dSJoseph Chen					 <&qos_vepu_rd1>,
608593e1e6dSJoseph Chen					 <&qos_vepu_wr>;
609593e1e6dSJoseph Chen			};
610593e1e6dSJoseph Chen			/* These power domains are grouped by VD_LOGIC */
611d1ffb5ddSJoseph Chen			pd_crypto@RV1126_PD_CRYPTO {
612d1ffb5ddSJoseph Chen				reg = <RV1126_PD_CRYPTO>;
613d1ffb5ddSJoseph Chen				clocks = <&cru ACLK_CRYPTO>,
614d1ffb5ddSJoseph Chen					 <&cru HCLK_CRYPTO>,
615d1ffb5ddSJoseph Chen					 <&cru CLK_CRYPTO_CORE>,
616d1ffb5ddSJoseph Chen					 <&cru CLK_CRYPTO_PKA>;
617d1ffb5ddSJoseph Chen				pm_qos = <&qos_crypto>;
618d1ffb5ddSJoseph Chen			};
619593e1e6dSJoseph Chen			pd_vi@RV1126_PD_VI {
620593e1e6dSJoseph Chen				reg = <RV1126_PD_VI>;
621593e1e6dSJoseph Chen				clocks = <&cru ACLK_ISP>,
622593e1e6dSJoseph Chen					 <&cru HCLK_ISP>,
623593e1e6dSJoseph Chen					 <&cru CLK_ISP>,
624593e1e6dSJoseph Chen					 <&cru ACLK_CIF>,
625593e1e6dSJoseph Chen					 <&cru HCLK_CIF>,
626593e1e6dSJoseph Chen					 <&cru DCLK_CIF>,
627593e1e6dSJoseph Chen					 <&cru CLK_CIF_OUT>,
628593e1e6dSJoseph Chen					 <&cru CLK_MIPICSI_OUT>,
629593e1e6dSJoseph Chen					 <&cru PCLK_CSIHOST>,
630593e1e6dSJoseph Chen					 <&cru ACLK_CIFLITE>,
631593e1e6dSJoseph Chen					 <&cru HCLK_CIFLITE>,
632593e1e6dSJoseph Chen					 <&cru DCLK_CIFLITE>;
633593e1e6dSJoseph Chen				pm_qos = <&qos_isp>,
634593e1e6dSJoseph Chen					 <&qos_cif_lite>,
635593e1e6dSJoseph Chen					 <&qos_cif>;
636593e1e6dSJoseph Chen			};
637593e1e6dSJoseph Chen			pd_vo@RV1126_PD_VO {
638593e1e6dSJoseph Chen				reg = <RV1126_PD_VO>;
639593e1e6dSJoseph Chen				clocks = <&cru ACLK_RGA>,
640593e1e6dSJoseph Chen					 <&cru HCLK_RGA>,
641593e1e6dSJoseph Chen					 <&cru CLK_RGA_CORE>,
642593e1e6dSJoseph Chen					 <&cru ACLK_VOP>,
643593e1e6dSJoseph Chen					 <&cru HCLK_VOP>,
644593e1e6dSJoseph Chen					 <&cru DCLK_VOP>,
645593e1e6dSJoseph Chen					 <&cru PCLK_DSIHOST>,
646593e1e6dSJoseph Chen					 <&cru ACLK_IEP>,
647593e1e6dSJoseph Chen					 <&cru HCLK_IEP>,
648593e1e6dSJoseph Chen					 <&cru CLK_IEP_CORE>;
649593e1e6dSJoseph Chen				pm_qos = <&qos_rga_rd>, <&qos_rga_wr>,
650593e1e6dSJoseph Chen					 <&qos_vop>, <&qos_iep>;
651593e1e6dSJoseph Chen			};
652593e1e6dSJoseph Chen			pd_ispp@RV1126_PD_ISPP {
653593e1e6dSJoseph Chen				reg = <RV1126_PD_ISPP>;
654593e1e6dSJoseph Chen				clocks = <&cru ACLK_ISPP>,
655593e1e6dSJoseph Chen					 <&cru HCLK_ISPP>,
656593e1e6dSJoseph Chen					 <&cru CLK_ISPP>;
657593e1e6dSJoseph Chen				pm_qos = <&qos_ispp_m0>,
658593e1e6dSJoseph Chen					 <&qos_ispp_m1>;
659593e1e6dSJoseph Chen			};
660593e1e6dSJoseph Chen			pd_vdpu@RV1126_PD_VDPU {
661593e1e6dSJoseph Chen				reg = <RV1126_PD_VDPU>;
662593e1e6dSJoseph Chen				clocks = <&cru ACLK_VDEC>,
663593e1e6dSJoseph Chen					 <&cru HCLK_VDEC>,
664593e1e6dSJoseph Chen					 <&cru CLK_VDEC_CORE>,
665593e1e6dSJoseph Chen					 <&cru CLK_VDEC_CA>,
666593e1e6dSJoseph Chen					 <&cru CLK_VDEC_HEVC_CA>,
667593e1e6dSJoseph Chen					 <&cru ACLK_JPEG>,
668593e1e6dSJoseph Chen					 <&cru HCLK_JPEG>;
669d1ffb5ddSJoseph Chen				pm_qos = <&qos_vdpu>,
670d1ffb5ddSJoseph Chen					 <&qos_jpeg>;
671593e1e6dSJoseph Chen			};
672593e1e6dSJoseph Chen			pd_nvm@RV1126_PD_NVM {
673593e1e6dSJoseph Chen				reg = <RV1126_PD_NVM>;
674593e1e6dSJoseph Chen				clocks = <&cru HCLK_EMMC>,
675593e1e6dSJoseph Chen					 <&cru CLK_EMMC>,
676593e1e6dSJoseph Chen					 <&cru HCLK_NANDC>,
677593e1e6dSJoseph Chen					 <&cru CLK_NANDC>,
678593e1e6dSJoseph Chen					 <&cru HCLK_SFC>,
679593e1e6dSJoseph Chen					 <&cru HCLK_SFCXIP>,
680593e1e6dSJoseph Chen					 <&cru SCLK_SFC>;
681593e1e6dSJoseph Chen				pm_qos = <&qos_emmc>,
682593e1e6dSJoseph Chen					 <&qos_nandc>,
683d1ffb5ddSJoseph Chen					 <&qos_sfc>;
684593e1e6dSJoseph Chen			};
685593e1e6dSJoseph Chen			pd_sdio@RV1126_PD_SDIO {
686593e1e6dSJoseph Chen				reg = <RV1126_PD_SDIO>;
687593e1e6dSJoseph Chen				clocks = <&cru HCLK_SDIO>,
688593e1e6dSJoseph Chen					 <&cru CLK_SDIO>;
689593e1e6dSJoseph Chen				pm_qos = <&qos_sdio>;
690593e1e6dSJoseph Chen			};
691593e1e6dSJoseph Chen			pd_usb@RV1126_PD_USB {
692593e1e6dSJoseph Chen				reg = <RV1126_PD_USB>;
693593e1e6dSJoseph Chen				clocks = <&cru HCLK_USBHOST>,
694593e1e6dSJoseph Chen					 <&cru HCLK_USBHOST_ARB>,
695593e1e6dSJoseph Chen					 <&cru CLK_USBHOST_UTMI_OHCI>,
696593e1e6dSJoseph Chen					 <&cru ACLK_USBOTG>,
697593e1e6dSJoseph Chen					 <&cru CLK_USBOTG_REF>;
698593e1e6dSJoseph Chen				pm_qos = <&qos_usb_host>,
699593e1e6dSJoseph Chen					 <&qos_usb_otg>;
700593e1e6dSJoseph Chen			};
701593e1e6dSJoseph Chen		};
702593e1e6dSJoseph Chen	};
703593e1e6dSJoseph Chen
704593e1e6dSJoseph Chen	i2c0: i2c@ff3f0000 {
705593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c";
706593e1e6dSJoseph Chen		reg = <0xff3f0000 0x1000>;
707593e1e6dSJoseph Chen		interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
708593e1e6dSJoseph Chen		#address-cells = <1>;
709593e1e6dSJoseph Chen		#size-cells = <0>;
71066a980aeSFinley Xiao		clocks = <&pmucru CLK_I2C0>, <&pmucru PCLK_I2C0>;
711593e1e6dSJoseph Chen		clock-names = "i2c", "pclk";
712593e1e6dSJoseph Chen		pinctrl-names = "default";
713593e1e6dSJoseph Chen		pinctrl-0 = <&i2c0_xfer>;
714593e1e6dSJoseph Chen		status = "disabled";
715593e1e6dSJoseph Chen	};
716593e1e6dSJoseph Chen
717593e1e6dSJoseph Chen	i2c2: i2c@ff400000 {
718593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c";
719593e1e6dSJoseph Chen		reg = <0xff400000 0x1000>;
720593e1e6dSJoseph Chen		interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
721593e1e6dSJoseph Chen		#address-cells = <1>;
722593e1e6dSJoseph Chen		#size-cells = <0>;
723d1ffb5ddSJoseph Chen		rockchip,grf = <&pmugrf>;
72466a980aeSFinley Xiao		clocks = <&pmucru CLK_I2C2>, <&pmucru PCLK_I2C2>;
725593e1e6dSJoseph Chen		clock-names = "i2c", "pclk";
726593e1e6dSJoseph Chen		pinctrl-names = "default";
727593e1e6dSJoseph Chen		pinctrl-0 = <&i2c2_xfer>;
728593e1e6dSJoseph Chen		status = "disabled";
729593e1e6dSJoseph Chen	};
730593e1e6dSJoseph Chen
7311633e8d2SJoseph Chen	amba {
7321633e8d2SJoseph Chen		compatible = "simple-bus";
7331633e8d2SJoseph Chen		#address-cells = <1>;
7341633e8d2SJoseph Chen		#size-cells = <1>;
7351633e8d2SJoseph Chen		ranges;
7361633e8d2SJoseph Chen
7371633e8d2SJoseph Chen		dmac: dma-controller@ff4e0000 {
7381633e8d2SJoseph Chen			compatible = "arm,pl330", "arm,primecell";
7391633e8d2SJoseph Chen			reg = <0xff4e0000 0x4000>;
7401633e8d2SJoseph Chen			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
7411633e8d2SJoseph Chen				     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
7421633e8d2SJoseph Chen			#dma-cells = <1>;
7431633e8d2SJoseph Chen			clocks = <&cru ACLK_DMAC>;
7441633e8d2SJoseph Chen			clock-names = "apb_pclk";
7451633e8d2SJoseph Chen		};
7461633e8d2SJoseph Chen	};
7471633e8d2SJoseph Chen
7481633e8d2SJoseph Chen	uart1: serial@ff410000 {
7491633e8d2SJoseph Chen		compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart";
7501633e8d2SJoseph Chen		reg = <0xff410000 0x100>;
7511633e8d2SJoseph Chen		interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
7521633e8d2SJoseph Chen		reg-shift = <2>;
7531633e8d2SJoseph Chen		reg-io-width = <4>;
754593e1e6dSJoseph Chen		dmas = <&dmac 7>, <&dmac 6>;
7551633e8d2SJoseph Chen		clock-frequency = <24000000>;
75666a980aeSFinley Xiao		clocks = <&pmucru SCLK_UART1>, <&pmucru PCLK_UART1>;
7571633e8d2SJoseph Chen		clock-names = "baudclk", "apb_pclk";
758593e1e6dSJoseph Chen		pinctrl-names = "default";
759593e1e6dSJoseph Chen		pinctrl-0 = <&uart1m0_xfer &uart1m0_ctsn &uart1m0_rtsn>;
7601633e8d2SJoseph Chen		status = "disabled";
7611633e8d2SJoseph Chen	};
7621633e8d2SJoseph Chen
763593e1e6dSJoseph Chen	pwm0: pwm@ff430000 {
764593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm";
765593e1e6dSJoseph Chen		reg = <0xff430000 0x10>;
766593e1e6dSJoseph Chen		#pwm-cells = <3>;
767593e1e6dSJoseph Chen		pinctrl-names = "active";
768593e1e6dSJoseph Chen		pinctrl-0 = <&pwm0m0_pins>;
76966a980aeSFinley Xiao		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
770593e1e6dSJoseph Chen		clock-names = "pwm", "pclk";
771593e1e6dSJoseph Chen		status = "disabled";
772593e1e6dSJoseph Chen	};
773593e1e6dSJoseph Chen
774593e1e6dSJoseph Chen	pwm1: pwm@ff430010 {
775593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm";
776593e1e6dSJoseph Chen		reg = <0xff430010 0x10>;
777593e1e6dSJoseph Chen		#pwm-cells = <3>;
778593e1e6dSJoseph Chen		pinctrl-names = "active";
779593e1e6dSJoseph Chen		pinctrl-0 = <&pwm1m0_pins>;
78066a980aeSFinley Xiao		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
781593e1e6dSJoseph Chen		clock-names = "pwm", "pclk";
782593e1e6dSJoseph Chen		status = "disabled";
783593e1e6dSJoseph Chen	};
784593e1e6dSJoseph Chen
785593e1e6dSJoseph Chen	pwm2: pwm@ff430020 {
786593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm";
787593e1e6dSJoseph Chen		reg = <0xff430020 0x10>;
788593e1e6dSJoseph Chen		#pwm-cells = <3>;
789593e1e6dSJoseph Chen		pinctrl-names = "active";
790593e1e6dSJoseph Chen		pinctrl-0 = <&pwm2m0_pins>;
79166a980aeSFinley Xiao		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
792593e1e6dSJoseph Chen		clock-names = "pwm", "pclk";
793593e1e6dSJoseph Chen		status = "disabled";
794593e1e6dSJoseph Chen	};
795593e1e6dSJoseph Chen
796593e1e6dSJoseph Chen	pwm3: pwm@ff430030 {
797593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm";
798593e1e6dSJoseph Chen		reg = <0xff430030 0x10>;
799593e1e6dSJoseph Chen		#pwm-cells = <3>;
800593e1e6dSJoseph Chen		pinctrl-names = "active";
801593e1e6dSJoseph Chen		pinctrl-0 = <&pwm3m0_pins>;
80266a980aeSFinley Xiao		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
803593e1e6dSJoseph Chen		clock-names = "pwm", "pclk";
804593e1e6dSJoseph Chen		status = "disabled";
805593e1e6dSJoseph Chen	};
806593e1e6dSJoseph Chen
807593e1e6dSJoseph Chen	pwm4: pwm@ff440000 {
808593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm";
809593e1e6dSJoseph Chen		reg = <0xff440000 0x10>;
810593e1e6dSJoseph Chen		#pwm-cells = <3>;
811593e1e6dSJoseph Chen		pinctrl-names = "active";
812593e1e6dSJoseph Chen		pinctrl-0 = <&pwm4m0_pins>;
81366a980aeSFinley Xiao		clocks = <&pmucru CLK_PWM1>, <&pmucru PCLK_PWM1>;
814593e1e6dSJoseph Chen		clock-names = "pwm", "pclk";
815593e1e6dSJoseph Chen		status = "disabled";
816593e1e6dSJoseph Chen	};
817593e1e6dSJoseph Chen
818593e1e6dSJoseph Chen	pwm5: pwm@ff440010 {
819593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm";
820593e1e6dSJoseph Chen		reg = <0xff440010 0x10>;
821593e1e6dSJoseph Chen		#pwm-cells = <3>;
822593e1e6dSJoseph Chen		pinctrl-names = "active";
823593e1e6dSJoseph Chen		pinctrl-0 = <&pwm5m0_pins>;
82466a980aeSFinley Xiao		clocks = <&pmucru CLK_PWM1>, <&pmucru PCLK_PWM1>;
825593e1e6dSJoseph Chen		clock-names = "pwm", "pclk";
826593e1e6dSJoseph Chen		status = "disabled";
827593e1e6dSJoseph Chen	};
828593e1e6dSJoseph Chen
829593e1e6dSJoseph Chen	pwm6: pwm@ff440020 {
830593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm";
831593e1e6dSJoseph Chen		reg = <0xff440020 0x10>;
832593e1e6dSJoseph Chen		#pwm-cells = <3>;
833593e1e6dSJoseph Chen		pinctrl-names = "active";
834593e1e6dSJoseph Chen		pinctrl-0 = <&pwm6m0_pins>;
83566a980aeSFinley Xiao		clocks = <&pmucru CLK_PWM1>, <&pmucru PCLK_PWM1>;
836593e1e6dSJoseph Chen		clock-names = "pwm", "pclk";
837593e1e6dSJoseph Chen		status = "disabled";
838593e1e6dSJoseph Chen	};
839593e1e6dSJoseph Chen
840593e1e6dSJoseph Chen	pwm7: pwm@ff440030 {
841593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm";
842593e1e6dSJoseph Chen		reg = <0xff440030 0x10>;
843593e1e6dSJoseph Chen		#pwm-cells = <3>;
844593e1e6dSJoseph Chen		pinctrl-names = "active";
845593e1e6dSJoseph Chen		pinctrl-0 = <&pwm7m0_pins>;
84666a980aeSFinley Xiao		clocks = <&pmucru CLK_PWM1>, <&pmucru PCLK_PWM1>;
847593e1e6dSJoseph Chen		clock-names = "pwm", "pclk";
848593e1e6dSJoseph Chen		status = "disabled";
849593e1e6dSJoseph Chen	};
850593e1e6dSJoseph Chen
851b497c4c1SJoseph Chen	spi0: spi@ff450000 {
852b497c4c1SJoseph Chen		compatible = "rockchip,rv1126-spi", "rockchip,rk3066-spi";
853b497c4c1SJoseph Chen		reg = <0xff450000 0x1000>;
854b497c4c1SJoseph Chen		interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
855b497c4c1SJoseph Chen		#address-cells = <1>;
856d1ffb5ddSJoseph Chen		#size-cells = <0>;
85766a980aeSFinley Xiao		clocks = <&pmucru CLK_SPI0>, <&pmucru PCLK_SPI0>;
858b497c4c1SJoseph Chen		clock-names = "spiclk", "apb_pclk";
859b497c4c1SJoseph Chen		dmas = <&dmac 1>, <&dmac 0>;
860b497c4c1SJoseph Chen		dma-names = "tx", "rx";
861b497c4c1SJoseph Chen		pinctrl-names = "default", "high_speed";
862b497c4c1SJoseph Chen		pinctrl-0 = <&spi0m0_clk &spi0m0_cs0n &spi0m0_cs1n &spi0m0_miso &spi0m0_mosi>;
863b497c4c1SJoseph Chen		pinctrl-1 = <&spi0m0_clk_hs &spi0m0_cs0n &spi0m0_cs1n &spi0m0_miso_hs &spi0m0_mosi_hs>;
864b497c4c1SJoseph Chen		status = "disabled";
865b497c4c1SJoseph Chen	};
866b497c4c1SJoseph Chen
867593e1e6dSJoseph Chen	pvtm@ff470000 {
868593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-pmu-pvtm";
869593e1e6dSJoseph Chen		reg = <0xff470000 0x100>;
870d1ffb5ddSJoseph Chen		#address-cells = <1>;
871d1ffb5ddSJoseph Chen		#size-cells = <0>;
872d1ffb5ddSJoseph Chen
873d1ffb5ddSJoseph Chen		pvtm@2 {
874d1ffb5ddSJoseph Chen			reg = <2>;
875593e1e6dSJoseph Chen			clocks = <&pmucru CLK_PMUPVTM>, <&pmucru PCLK_PMUPVTM>;
876593e1e6dSJoseph Chen			clock-names = "clk", "pclk";
877d1ffb5ddSJoseph Chen			resets = <&pmucru SRST_PMUPVTM>,
878d1ffb5ddSJoseph Chen				 <&pmucru SRST_PMUPVTM_P>;
879d1ffb5ddSJoseph Chen			reset-names = "rst", "rst-p";
880d1ffb5ddSJoseph Chen		};
881593e1e6dSJoseph Chen	};
882593e1e6dSJoseph Chen
8831633e8d2SJoseph Chen	pmucru: clock-controller@ff480000 {
8841633e8d2SJoseph Chen		compatible = "rockchip,rv1126-pmucru";
8851633e8d2SJoseph Chen		reg = <0xff480000 0x1000>;
8861633e8d2SJoseph Chen		rockchip,grf = <&grf>;
8871633e8d2SJoseph Chen		#clock-cells = <1>;
8881633e8d2SJoseph Chen		#reset-cells = <1>;
8891633e8d2SJoseph Chen	};
8901633e8d2SJoseph Chen
8911633e8d2SJoseph Chen	cru: clock-controller@ff490000 {
8921633e8d2SJoseph Chen		compatible = "rockchip,rv1126-cru";
8931633e8d2SJoseph Chen		reg = <0xff490000 0x1000>;
8941633e8d2SJoseph Chen		rockchip,grf = <&grf>;
8951633e8d2SJoseph Chen		#clock-cells = <1>;
8961633e8d2SJoseph Chen		#reset-cells = <1>;
897593e1e6dSJoseph Chen
898593e1e6dSJoseph Chen		assigned-clocks =
899593e1e6dSJoseph Chen			<&pmucru CLK_RTC32K>, <&pmucru PLL_GPLL>,
900593e1e6dSJoseph Chen			<&pmucru PCLK_PDPMU>, <&cru PLL_CPLL>,
901593e1e6dSJoseph Chen			<&cru PLL_HPLL>, <&cru ARMCLK>,
902593e1e6dSJoseph Chen			<&cru ACLK_PDBUS>, <&cru HCLK_PDBUS>,
903593e1e6dSJoseph Chen			<&cru PCLK_PDBUS>, <&cru ACLK_PDPHP>,
904593e1e6dSJoseph Chen			<&cru HCLK_PDPHP>, <&cru HCLK_PDAUDIO>,
905593e1e6dSJoseph Chen			<&cru HCLK_PDCORE_NIU>;
906593e1e6dSJoseph Chen		assigned-clock-rates =
907593e1e6dSJoseph Chen			<32768>, <1188000000>,
908d1ffb5ddSJoseph Chen			<100000000>, <500000000>,
909d1ffb5ddSJoseph Chen			<1400000000>, <600000000>,
910593e1e6dSJoseph Chen			<500000000>, <200000000>,
911593e1e6dSJoseph Chen			<100000000>, <300000000>,
912593e1e6dSJoseph Chen			<200000000>, <150000000>,
913593e1e6dSJoseph Chen			<200000000>;
914593e1e6dSJoseph Chen		assigned-clock-parents =
915593e1e6dSJoseph Chen			<&pmucru CLK_OSC0_DIV32K>;
9161633e8d2SJoseph Chen	};
9171633e8d2SJoseph Chen
918b497c4c1SJoseph Chen	csi_dphy0: csi-dphy@ff4b0000 {
919b497c4c1SJoseph Chen		compatible = "rockchip,rv1126-csi-dphy";
920b497c4c1SJoseph Chen		reg = <0xff4b0000 0x8000>;
921b497c4c1SJoseph Chen		clocks = <&cru PCLK_CSIPHY0>;
922b497c4c1SJoseph Chen		clock-names = "pclk";
923b497c4c1SJoseph Chen		rockchip,grf = <&grf>;
924b497c4c1SJoseph Chen		status = "disabled";
925b497c4c1SJoseph Chen	};
926b497c4c1SJoseph Chen
927b497c4c1SJoseph Chen	csi_dphy1: csi-dphy@ff4b8000 {
928b497c4c1SJoseph Chen		compatible = "rockchip,rv1126-csi-dphy";
929b497c4c1SJoseph Chen		reg = <0xff4b8000 0x8000>;
930b497c4c1SJoseph Chen		clocks = <&cru PCLK_CSIPHY1>;
931b497c4c1SJoseph Chen		clock-names = "pclk";
932b497c4c1SJoseph Chen		rockchip,grf = <&grf>;
933b497c4c1SJoseph Chen		status = "disabled";
934b497c4c1SJoseph Chen	};
935b497c4c1SJoseph Chen
936b497c4c1SJoseph Chen	u2phy0: usb2-phy@ff4c0000 {
937b497c4c1SJoseph Chen		compatible = "rockchip,rv1126-usb2phy";
938b497c4c1SJoseph Chen		reg = <0xff4c0000 0x8000>;
939d1ffb5ddSJoseph Chen		rockchip,grf = <&grf>;
94066a980aeSFinley Xiao		clocks = <&pmucru CLK_USBPHY_OTG_REF>, <&cru PCLK_USBPHY_OTG>;
941b497c4c1SJoseph Chen		clock-names = "phyclk", "pclk";
942b497c4c1SJoseph Chen		resets = <&cru SRST_USBPHYPOR_OTG>, <&cru SRST_USBPHY_OTG_P>;
943b497c4c1SJoseph Chen		reset-names = "u2phy", "u2phy-apb";
944b497c4c1SJoseph Chen		#clock-cells = <0>;
945b497c4c1SJoseph Chen		status = "disabled";
946b497c4c1SJoseph Chen
947b497c4c1SJoseph Chen		u2phy_otg: otg-port {
948b497c4c1SJoseph Chen			#phy-cells = <0>;
949b497c4c1SJoseph Chen			interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
950b497c4c1SJoseph Chen				     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
951b497c4c1SJoseph Chen				     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
952b497c4c1SJoseph Chen				     <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
953b497c4c1SJoseph Chen			interrupt-names = "otg-bvalid", "otg-id",
954b497c4c1SJoseph Chen					  "linestate", "disconnect";
955b497c4c1SJoseph Chen			status = "disabled";
956b497c4c1SJoseph Chen		};
957b497c4c1SJoseph Chen	};
958b497c4c1SJoseph Chen
959b497c4c1SJoseph Chen	u2phy1: usb2-phy@ff4c8000 {
960b497c4c1SJoseph Chen		compatible = "rockchip,rv1126-usb2phy";
961b497c4c1SJoseph Chen		reg = <0xff4c8000 0x8000>;
962d1ffb5ddSJoseph Chen		rockchip,grf = <&grf>;
96366a980aeSFinley Xiao		clocks = <&pmucru CLK_USBPHY_HOST_REF>, <&cru PCLK_USBPHY_HOST>;
964b497c4c1SJoseph Chen		clock-names = "phyclk", "pclk";
965d1ffb5ddSJoseph Chen		assigned-clocks = <&cru USB480M>;
966d1ffb5ddSJoseph Chen		assigned-clock-parents = <&u2phy1>;
967b497c4c1SJoseph Chen		resets = <&cru SRST_USBPHYPOR_HOST>, <&cru SRST_USBPHY_HOST_P>;
968b497c4c1SJoseph Chen		reset-names = "u2phy", "u2phy-apb";
969b497c4c1SJoseph Chen		#clock-cells = <0>;
970d1ffb5ddSJoseph Chen		clock-output-names = "usb480m_phy";
971b497c4c1SJoseph Chen		status = "disabled";
972b497c4c1SJoseph Chen
973b497c4c1SJoseph Chen		u2phy_host: host-port {
974b497c4c1SJoseph Chen			#phy-cells = <0>;
975b497c4c1SJoseph Chen			interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
976b497c4c1SJoseph Chen				     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
977b497c4c1SJoseph Chen			interrupt-names = "linestate", "disconnect";
978b497c4c1SJoseph Chen			status = "disabled";
979b497c4c1SJoseph Chen		};
980b497c4c1SJoseph Chen	};
981b497c4c1SJoseph Chen
982b497c4c1SJoseph Chen	mipi_dphy: mipi-dphy@ff4d0000 {
983b497c4c1SJoseph Chen		compatible = "rockchip,rv1126-mipi-dphy", "rockchip,rk1808-mipi-dphy";
984b497c4c1SJoseph Chen		reg = <0xff4d0000 0x500>;
985d1ffb5ddSJoseph Chen		assigned-clocks = <&pmucru CLK_MIPIDSIPHY_REF>;
986d1ffb5ddSJoseph Chen		assigned-clock-rates = <24000000>;
98766a980aeSFinley Xiao		clocks = <&pmucru CLK_MIPIDSIPHY_REF>, <&cru PCLK_DSIPHY>;
988b497c4c1SJoseph Chen		clock-names = "ref", "pclk";
989b497c4c1SJoseph Chen		clock-output-names = "mipi_dphy_pll";
990b497c4c1SJoseph Chen		#clock-cells = <0>;
991b497c4c1SJoseph Chen		resets = <&cru SRST_DSIPHY_P>;
992b497c4c1SJoseph Chen		reset-names = "apb";
993b497c4c1SJoseph Chen		#phy-cells = <0>;
994b497c4c1SJoseph Chen		rockchip,grf = <&grf>;
995b497c4c1SJoseph Chen		status = "disabled";
996b497c4c1SJoseph Chen	};
997b497c4c1SJoseph Chen
998f54f4b43SLin Jinhan	crypto: crypto@ff500000 {
999f54f4b43SLin Jinhan		compatible = "rockchip,rv1126-crypto";
1000f54f4b43SLin Jinhan		reg = <0xff500000 0x10000>;
1001f54f4b43SLin Jinhan		clock-names = "sclk_crypto", "sclk_crypto_apk";
1002f54f4b43SLin Jinhan		clocks = <&cru CLK_CRYPTO_CORE>, <&cru CLK_CRYPTO_PKA>;
1003f54f4b43SLin Jinhan		clock-frequency = <200000000>, <300000000>;
1004f54f4b43SLin Jinhan	};
1005f54f4b43SLin Jinhan
1006d1ffb5ddSJoseph Chen	rng: rng@ff500000 {
1007d1ffb5ddSJoseph Chen		compatible = "rockchip,cryptov2-rng";
1008f54f4b43SLin Jinhan		reg = <0xff500000 0x2000>;
100949c0da79SLin Jinhan		status = "disabled";
101049c0da79SLin Jinhan	};
101149c0da79SLin Jinhan
1012593e1e6dSJoseph Chen	i2c1: i2c@ff510000 {
1013593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c";
1014593e1e6dSJoseph Chen		reg = <0xff510000 0x1000>;
1015593e1e6dSJoseph Chen		interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
1016593e1e6dSJoseph Chen		#address-cells = <1>;
1017593e1e6dSJoseph Chen		#size-cells = <0>;
1018593e1e6dSJoseph Chen		clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>;
1019593e1e6dSJoseph Chen		clock-names = "i2c", "pclk";
1020593e1e6dSJoseph Chen		pinctrl-names = "default";
1021593e1e6dSJoseph Chen		pinctrl-0 = <&i2c1_xfer>;
1022593e1e6dSJoseph Chen		status = "disabled";
1023593e1e6dSJoseph Chen	};
1024593e1e6dSJoseph Chen
1025593e1e6dSJoseph Chen	i2c3: i2c@ff520000 {
1026593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c";
1027593e1e6dSJoseph Chen		reg = <0xff520000 0x1000>;
1028593e1e6dSJoseph Chen		interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
1029593e1e6dSJoseph Chen		#address-cells = <1>;
1030593e1e6dSJoseph Chen		#size-cells = <0>;
1031593e1e6dSJoseph Chen		clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>;
1032593e1e6dSJoseph Chen		clock-names = "i2c", "pclk";
1033593e1e6dSJoseph Chen		pinctrl-names = "default";
1034593e1e6dSJoseph Chen		pinctrl-0 = <&i2c3m0_xfer>;
1035593e1e6dSJoseph Chen		status = "disabled";
1036593e1e6dSJoseph Chen	};
1037593e1e6dSJoseph Chen
1038593e1e6dSJoseph Chen	i2c4: i2c@ff530000 {
1039593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c";
1040593e1e6dSJoseph Chen		reg = <0xff530000 0x1000>;
1041593e1e6dSJoseph Chen		interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
1042593e1e6dSJoseph Chen		#address-cells = <1>;
1043593e1e6dSJoseph Chen		#size-cells = <0>;
1044593e1e6dSJoseph Chen		clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>;
1045593e1e6dSJoseph Chen		clock-names = "i2c", "pclk";
1046593e1e6dSJoseph Chen		pinctrl-names = "default";
1047593e1e6dSJoseph Chen		pinctrl-0 = <&i2c4m0_xfer>;
1048593e1e6dSJoseph Chen		status = "disabled";
1049593e1e6dSJoseph Chen	};
1050593e1e6dSJoseph Chen
1051593e1e6dSJoseph Chen	i2c5: i2c@ff540000 {
1052593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-i2c", "rockchip,rk3399-i2c";
1053593e1e6dSJoseph Chen		reg = <0xff540000 0x1000>;
1054593e1e6dSJoseph Chen		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
1055593e1e6dSJoseph Chen		#address-cells = <1>;
1056593e1e6dSJoseph Chen		#size-cells = <0>;
1057593e1e6dSJoseph Chen		clocks = <&cru CLK_I2C5>, <&cru PCLK_I2C5>;
1058593e1e6dSJoseph Chen		clock-names = "i2c", "pclk";
1059593e1e6dSJoseph Chen		pinctrl-names = "default";
1060593e1e6dSJoseph Chen		pinctrl-0 = <&i2c5m0_xfer>;
1061593e1e6dSJoseph Chen		status = "disabled";
1062593e1e6dSJoseph Chen	};
1063593e1e6dSJoseph Chen
1064593e1e6dSJoseph Chen	pwm8: pwm@ff550000 {
1065593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm";
1066593e1e6dSJoseph Chen		reg = <0xff550000 0x10>;
1067593e1e6dSJoseph Chen		#pwm-cells = <3>;
1068593e1e6dSJoseph Chen		pinctrl-names = "active";
1069593e1e6dSJoseph Chen		pinctrl-0 = <&pwm8m0_pins>;
1070593e1e6dSJoseph Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
1071593e1e6dSJoseph Chen		clock-names = "pwm", "pclk";
1072593e1e6dSJoseph Chen		status = "disabled";
1073593e1e6dSJoseph Chen	};
1074593e1e6dSJoseph Chen
1075593e1e6dSJoseph Chen	pwm9: pwm@ff550010 {
1076593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm";
1077593e1e6dSJoseph Chen		reg = <0xff550010 0x10>;
1078593e1e6dSJoseph Chen		#pwm-cells = <3>;
1079593e1e6dSJoseph Chen		pinctrl-names = "active";
1080593e1e6dSJoseph Chen		pinctrl-0 = <&pwm9m0_pins>;
1081593e1e6dSJoseph Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
1082593e1e6dSJoseph Chen		clock-names = "pwm", "pclk";
1083593e1e6dSJoseph Chen		status = "disabled";
1084593e1e6dSJoseph Chen	};
1085593e1e6dSJoseph Chen
1086593e1e6dSJoseph Chen	pwm10: pwm@ff550020 {
1087593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm";
1088593e1e6dSJoseph Chen		reg = <0xff550020 0x10>;
1089593e1e6dSJoseph Chen		#pwm-cells = <3>;
1090593e1e6dSJoseph Chen		pinctrl-names = "active";
1091593e1e6dSJoseph Chen		pinctrl-0 = <&pwm10m0_pins>;
1092593e1e6dSJoseph Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
1093593e1e6dSJoseph Chen		clock-names = "pwm", "pclk";
1094593e1e6dSJoseph Chen		status = "disabled";
1095593e1e6dSJoseph Chen	};
1096593e1e6dSJoseph Chen
1097593e1e6dSJoseph Chen	pwm11: pwm@ff550030 {
1098593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-pwm", "rockchip,rk3328-pwm";
1099593e1e6dSJoseph Chen		reg = <0xff550030 0x10>;
1100593e1e6dSJoseph Chen		#pwm-cells = <3>;
1101593e1e6dSJoseph Chen		pinctrl-names = "active";
1102593e1e6dSJoseph Chen		pinctrl-0 = <&pwm11m0_pins>;
1103593e1e6dSJoseph Chen		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
1104593e1e6dSJoseph Chen		clock-names = "pwm", "pclk";
11051633e8d2SJoseph Chen		status = "disabled";
11061633e8d2SJoseph Chen	};
11071633e8d2SJoseph Chen
11081633e8d2SJoseph Chen	uart0: serial@ff560000 {
11091633e8d2SJoseph Chen		compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart";
11101633e8d2SJoseph Chen		reg = <0xff560000 0x100>;
11111633e8d2SJoseph Chen		interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
11121633e8d2SJoseph Chen		reg-shift = <2>;
11131633e8d2SJoseph Chen		reg-io-width = <4>;
1114593e1e6dSJoseph Chen		dmas = <&dmac 5>, <&dmac 4>;
11151633e8d2SJoseph Chen		clock-frequency = <24000000>;
11161633e8d2SJoseph Chen		clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
11171633e8d2SJoseph Chen		clock-names = "baudclk", "apb_pclk";
1118593e1e6dSJoseph Chen		pinctrl-names = "default";
1119593e1e6dSJoseph Chen		pinctrl-0 = <&uart0_xfer &uart0_ctsn &uart0_rtsn>;
11201633e8d2SJoseph Chen		status = "disabled";
11211633e8d2SJoseph Chen	};
11221633e8d2SJoseph Chen
11231633e8d2SJoseph Chen	uart2: serial@ff570000 {
11241633e8d2SJoseph Chen		compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart";
11251633e8d2SJoseph Chen		reg = <0xff570000 0x100>;
11261633e8d2SJoseph Chen		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
11271633e8d2SJoseph Chen		reg-shift = <2>;
11281633e8d2SJoseph Chen		reg-io-width = <4>;
1129593e1e6dSJoseph Chen		dmas = <&dmac 9>, <&dmac 8>;
11301633e8d2SJoseph Chen		clock-frequency = <24000000>;
11311633e8d2SJoseph Chen		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
11321633e8d2SJoseph Chen		clock-names = "baudclk", "apb_pclk";
1133593e1e6dSJoseph Chen		pinctrl-names = "default";
1134593e1e6dSJoseph Chen		pinctrl-0 = <&uart2m1_xfer>;
11351633e8d2SJoseph Chen		status = "disabled";
11361633e8d2SJoseph Chen	};
11371633e8d2SJoseph Chen
11381633e8d2SJoseph Chen	uart3: serial@ff580000 {
11391633e8d2SJoseph Chen		compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart";
11401633e8d2SJoseph Chen		reg = <0xff580000 0x100>;
11411633e8d2SJoseph Chen		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
11421633e8d2SJoseph Chen		reg-shift = <2>;
11431633e8d2SJoseph Chen		reg-io-width = <4>;
1144593e1e6dSJoseph Chen		dmas = <&dmac 11>, <&dmac 10>;
11451633e8d2SJoseph Chen		clock-frequency = <24000000>;
11461633e8d2SJoseph Chen		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
11471633e8d2SJoseph Chen		clock-names = "baudclk", "apb_pclk";
1148593e1e6dSJoseph Chen		pinctrl-names = "default";
1149593e1e6dSJoseph Chen		pinctrl-0 = <&uart3m0_xfer &uart3m0_ctsn &uart3m0_rtsn>;
11501633e8d2SJoseph Chen		status = "disabled";
11511633e8d2SJoseph Chen	};
11521633e8d2SJoseph Chen
11531633e8d2SJoseph Chen	uart4: serial@ff590000 {
11541633e8d2SJoseph Chen		compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart";
11551633e8d2SJoseph Chen		reg = <0xff590000 0x100>;
11561633e8d2SJoseph Chen		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
11571633e8d2SJoseph Chen		reg-shift = <2>;
11581633e8d2SJoseph Chen		reg-io-width = <4>;
1159593e1e6dSJoseph Chen		dmas = <&dmac 13>, <&dmac 12>;
11601633e8d2SJoseph Chen		clock-frequency = <24000000>;
11611633e8d2SJoseph Chen		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
11621633e8d2SJoseph Chen		clock-names = "baudclk", "apb_pclk";
1163593e1e6dSJoseph Chen		pinctrl-names = "default";
1164593e1e6dSJoseph Chen		pinctrl-0 = <&uart4m0_xfer &uart4m0_ctsn &uart4m0_rtsn>;
11651633e8d2SJoseph Chen		status = "disabled";
11661633e8d2SJoseph Chen	};
11671633e8d2SJoseph Chen
11681633e8d2SJoseph Chen	uart5: serial@ff5a0000 {
11691633e8d2SJoseph Chen		compatible = "rockchip,rv1126-uart", "snps,dw-apb-uart";
11701633e8d2SJoseph Chen		reg = <0xff5a0000 0x100>;
11711633e8d2SJoseph Chen		interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
11721633e8d2SJoseph Chen		reg-shift = <2>;
11731633e8d2SJoseph Chen		reg-io-width = <4>;
1174593e1e6dSJoseph Chen		dmas = <&dmac 15>, <&dmac 14>;
11751633e8d2SJoseph Chen		clock-frequency = <24000000>;
11761633e8d2SJoseph Chen		clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>;
11771633e8d2SJoseph Chen		clock-names = "baudclk", "apb_pclk";
1178593e1e6dSJoseph Chen		pinctrl-names = "default";
1179593e1e6dSJoseph Chen		pinctrl-0 = <&uart5m0_xfer &uart5m0_ctsn &uart5m0_rtsn>;
1180593e1e6dSJoseph Chen		status = "disabled";
1181593e1e6dSJoseph Chen	};
1182593e1e6dSJoseph Chen
1183b497c4c1SJoseph Chen	spi1: spi@ff5b0000 {
1184b497c4c1SJoseph Chen		compatible = "rockchip,rv1126-spi", "rockchip,rk3066-spi";
1185b497c4c1SJoseph Chen		reg = <0xff5b0000 0x1000>;
1186b497c4c1SJoseph Chen		interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
1187b497c4c1SJoseph Chen		#address-cells = <1>;
1188d1ffb5ddSJoseph Chen		#size-cells = <0>;
1189b497c4c1SJoseph Chen		clocks = <&cru CLK_SPI1>, <&cru PCLK_SPI1>;
1190b497c4c1SJoseph Chen		clock-names = "spiclk", "apb_pclk";
1191b497c4c1SJoseph Chen		dmas = <&dmac 3>, <&dmac 2>;
1192b497c4c1SJoseph Chen		dma-names = "tx", "rx";
1193b497c4c1SJoseph Chen		pinctrl-names = "default", "high_speed";
1194b497c4c1SJoseph Chen		pinctrl-0 = <&spi1m0_clk &spi1m0_cs0n &spi1m0_cs1n &spi1m0_miso &spi1m0_mosi>;
1195b497c4c1SJoseph Chen		pinctrl-1 = <&spi1m0_clk_hs &spi1m0_cs0n &spi1m0_cs1n &spi1m0_miso_hs &spi1m0_mosi_hs>;
1196b497c4c1SJoseph Chen		status = "disabled";
1197b497c4c1SJoseph Chen	};
1198b497c4c1SJoseph Chen
1199b497c4c1SJoseph Chen	otp: otp@ff5c0000 {
1200b497c4c1SJoseph Chen		compatible = "rockchip,rv1126-otp";
1201b497c4c1SJoseph Chen		reg = <0xff5c0000 0x1000>;
1202b497c4c1SJoseph Chen		#address-cells = <1>;
1203b497c4c1SJoseph Chen		#size-cells = <1>;
1204b497c4c1SJoseph Chen		clocks = <&cru CLK_OTP>, <&cru PCLK_OTP>;
1205b497c4c1SJoseph Chen		clock-names = "otp", "apb_pclk";
1206b497c4c1SJoseph Chen		status = "disabled";
1207b497c4c1SJoseph Chen
1208b497c4c1SJoseph Chen		/* Data cells */
1209b497c4c1SJoseph Chen		otp_id: id@7 {
1210b497c4c1SJoseph Chen			reg = <0x07 0x10>;
1211b497c4c1SJoseph Chen		};
1212b497c4c1SJoseph Chen		cpu_leakage: cpu-leakage@17 {
1213b497c4c1SJoseph Chen			reg = <0x17 0x1>;
1214b497c4c1SJoseph Chen		};
1215b497c4c1SJoseph Chen		logic_leakage: logic-leakage@18 {
1216b497c4c1SJoseph Chen			reg = <0x18 0x1>;
1217b497c4c1SJoseph Chen		};
1218b497c4c1SJoseph Chen		npu_leakage: npu-leakage@19 {
1219b497c4c1SJoseph Chen			reg = <0x19 0x1>;
1220b497c4c1SJoseph Chen		};
1221b497c4c1SJoseph Chen	};
1222b497c4c1SJoseph Chen
1223b497c4c1SJoseph Chen	saradc: saradc@ff5e0000 {
122469c44458SNickey Yang		compatible = "rockchip,rk3399-saradc";
1225b497c4c1SJoseph Chen		reg = <0xff5e0000 0x100>;
1226b497c4c1SJoseph Chen		interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
1227b497c4c1SJoseph Chen		#io-channel-cells = <1>;
1228b497c4c1SJoseph Chen		clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>;
1229b497c4c1SJoseph Chen		clock-names = "saradc", "apb_pclk";
1230b497c4c1SJoseph Chen		resets = <&cru SRST_SARADC_P>;
1231b497c4c1SJoseph Chen		reset-names = "saradc-apb";
1232b497c4c1SJoseph Chen		status = "disabled";
1233b497c4c1SJoseph Chen	};
1234b497c4c1SJoseph Chen
1235593e1e6dSJoseph Chen	cpu_tsadc: tsadc@ff5f0000 {
1236593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-tsadc";
1237593e1e6dSJoseph Chen		reg = <0xff5f0000 0x100>;
1238d1ffb5ddSJoseph Chen		rockchip,grf = <&grf>;
1239593e1e6dSJoseph Chen		interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
1240593e1e6dSJoseph Chen		assigned-clocks = <&cru CLK_CPU_TSADC>;
1241d1ffb5ddSJoseph Chen		assigned-clock-rates = <4000000>;
1242593e1e6dSJoseph Chen		clocks = <&cru CLK_CPU_TSADC>, <&cru PCLK_CPU_TSADC>,
1243593e1e6dSJoseph Chen			 <&cru CLK_CPU_TSADCPHY>;
1244593e1e6dSJoseph Chen		clock-names = "tsadc", "apb_pclk", "phy_clk";
1245593e1e6dSJoseph Chen		resets = <&cru SRST_CPU_TSADC_P>, <&cru SRST_CPU_TSADC>,
1246593e1e6dSJoseph Chen			 <&cru SRST_CPU_TSADCPHY>;
1247593e1e6dSJoseph Chen		reset-names = "tsadc-apb", "tsadc", "tsadc-phy";
1248593e1e6dSJoseph Chen		rockchip,hw-tshut-temp = <120000>;
1249593e1e6dSJoseph Chen		#thermal-sensor-cells = <1>;
1250593e1e6dSJoseph Chen		status = "disabled";
1251593e1e6dSJoseph Chen	};
1252593e1e6dSJoseph Chen
1253593e1e6dSJoseph Chen	npu_tsadc: tsadc@ff5f8000 {
1254593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-tsadc";
1255593e1e6dSJoseph Chen		reg = <0xff5f8000 0x100>;
1256d1ffb5ddSJoseph Chen		rockchip,grf = <&grf>;
1257593e1e6dSJoseph Chen		interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
1258593e1e6dSJoseph Chen		assigned-clocks = <&cru CLK_NPU_TSADC>;
1259d1ffb5ddSJoseph Chen		assigned-clock-rates = <4000000>;
1260593e1e6dSJoseph Chen		clocks = <&cru CLK_NPU_TSADC>, <&cru PCLK_NPU_TSADC>,
1261593e1e6dSJoseph Chen			 <&cru CLK_NPU_TSADCPHY>;
1262593e1e6dSJoseph Chen		clock-names = "tsadc", "apb_pclk", "phy_clk";
1263593e1e6dSJoseph Chen		resets = <&cru SRST_NPU_TSADC_P>, <&cru SRST_NPU_TSADC>,
1264593e1e6dSJoseph Chen			 <&cru SRST_NPU_TSADCPHY>;
1265593e1e6dSJoseph Chen		reset-names = "tsadc-apb", "tsadc", "tsadc-phy";
1266593e1e6dSJoseph Chen		rockchip,hw-tshut-temp = <120000>;
1267593e1e6dSJoseph Chen		#thermal-sensor-cells = <1>;
1268593e1e6dSJoseph Chen		status = "disabled";
1269593e1e6dSJoseph Chen	};
1270593e1e6dSJoseph Chen
1271593e1e6dSJoseph Chen	can: can@ff610000 {
1272593e1e6dSJoseph Chen		compatible = "rockchip,can-1.0";
1273593e1e6dSJoseph Chen		reg = <0xff610000 0x100>;
1274593e1e6dSJoseph Chen		interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
1275593e1e6dSJoseph Chen		assigned-clocks = <&cru CLK_CAN>;
1276d1ffb5ddSJoseph Chen		assigned-clock-rates = <200000000>;
1277593e1e6dSJoseph Chen		clocks = <&cru CLK_CAN>, <&cru PCLK_CAN>;
1278593e1e6dSJoseph Chen		clock-names = "baudclk", "apb_pclk";
1279593e1e6dSJoseph Chen		resets = <&cru SRST_CAN>, <&cru SRST_CAN_P>;
1280593e1e6dSJoseph Chen		reset-names = "can", "can-apb";
1281593e1e6dSJoseph Chen		status = "disabled";
1282593e1e6dSJoseph Chen	};
1283593e1e6dSJoseph Chen
1284d1ffb5ddSJoseph Chen	rktimer: rktimer@ff660000 {
1285d1ffb5ddSJoseph Chen		compatible = "rockchip,rk3288-timer";
1286d1ffb5ddSJoseph Chen		reg = <0xff660000 0x20>;
1287d1ffb5ddSJoseph Chen		interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
1288d1ffb5ddSJoseph Chen		clocks = <&cru PCLK_TIMER>, <&cru CLK_TIMER0>;
1289d1ffb5ddSJoseph Chen		clock-names = "pclk", "timer";
1290d1ffb5ddSJoseph Chen	};
1291d1ffb5ddSJoseph Chen
1292b497c4c1SJoseph Chen	wdt: watchdog@ff680000 {
1293b497c4c1SJoseph Chen		compatible = "rockchip,rv1126-wdt", "snps,dw-wdt";
1294b497c4c1SJoseph Chen		reg = <0xff680000 0x100>;
1295b497c4c1SJoseph Chen		clocks = <&cru PCLK_WDT>;
1296b497c4c1SJoseph Chen		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
12976d2b3a9aSSimon Xue		resets = <&cru SRST_WDT_P>;
12986d2b3a9aSSimon Xue		reset-names = "reset";
1299b497c4c1SJoseph Chen		status = "disabled";
1300b497c4c1SJoseph Chen	};
1301b497c4c1SJoseph Chen
1302593e1e6dSJoseph Chen	mailbox: mailbox@ff6a0000 {
1303593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-mailbox",
1304593e1e6dSJoseph Chen			     "rockchip,rk3368-mailbox";
1305593e1e6dSJoseph Chen		reg = <0xff6a0000 0x1000>;
1306593e1e6dSJoseph Chen		interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
1307593e1e6dSJoseph Chen		clocks = <&cru PCLK_MAILBOX>;
1308593e1e6dSJoseph Chen		clock-names = "pclk_mailbox";
1309593e1e6dSJoseph Chen		#mbox-cells = <1>;
1310593e1e6dSJoseph Chen		status = "disabled";
1311593e1e6dSJoseph Chen	};
1312593e1e6dSJoseph Chen
1313b71e4ab2SSimon Xue	hw_decompress: decompress@ff6c0000 {
1314b71e4ab2SSimon Xue		compatible = "rockchip,hw-decompress";
1315d1ffb5ddSJoseph Chen		reg = <0xff6c0000 0x1000>;
1316b71e4ab2SSimon Xue		interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
1317b71e4ab2SSimon Xue		clocks = <&cru ACLK_DECOM>, <&cru DCLK_DECOM>, <&cru PCLK_DECOM>;
1318b71e4ab2SSimon Xue		clock-names = "aclk", "dclk", "pclk";
1319ed670690SJoseph Chen		resets = <&cru SRST_DECOM_D>;
1320ed670690SJoseph Chen		reset-names = "dresetn";
13211aaaf7acSJoseph Chen		data-cached = <0>;
1322b71e4ab2SSimon Xue		status = "disabled";
1323b71e4ab2SSimon Xue	};
1324b71e4ab2SSimon Xue
1325b497c4c1SJoseph Chen	i2s0_8ch: i2s@ff800000 {
1326b497c4c1SJoseph Chen		compatible = "rockchip,rv1126-i2s-tdm";
1327b497c4c1SJoseph Chen		reg = <0xff800000 0x1000>;
1328b497c4c1SJoseph Chen		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
13296ea30212SFinley Xiao		clocks = <&cru MCLK_I2S0_TX>, <&cru MCLK_I2S0_RX>, <&cru HCLK_I2S0>;
1330b497c4c1SJoseph Chen		clock-names = "mclk_tx", "mclk_rx", "hclk";
1331b497c4c1SJoseph Chen		dmas = <&dmac 20>, <&dmac 19>;
1332b497c4c1SJoseph Chen		dma-names = "tx", "rx";
13336ea30212SFinley Xiao		resets = <&cru SRST_I2S0_TX_M>, <&cru SRST_I2S0_RX_M>;
1334b497c4c1SJoseph Chen		reset-names = "tx-m", "rx-m";
1335b497c4c1SJoseph Chen		rockchip,cru = <&cru>;
1336b497c4c1SJoseph Chen		rockchip,grf = <&grf>;
1337b497c4c1SJoseph Chen		pinctrl-names = "default";
1338b497c4c1SJoseph Chen		pinctrl-0 = <&i2s0m0_sclk_tx
1339b497c4c1SJoseph Chen			     &i2s0m0_sclk_rx
1340b497c4c1SJoseph Chen			     &i2s0m0_lrck_tx
1341b497c4c1SJoseph Chen			     &i2s0m0_lrck_rx
1342b497c4c1SJoseph Chen			     &i2s0m0_sdi0
1343b497c4c1SJoseph Chen			     &i2s0m0_sdo0
1344b497c4c1SJoseph Chen			     &i2s0m0_sdo1_sdi3
1345b497c4c1SJoseph Chen			     &i2s0m0_sdo2_sdi2
1346b497c4c1SJoseph Chen			     &i2s0m0_sdo3_sdi1>;
1347b497c4c1SJoseph Chen		status = "disabled";
1348b497c4c1SJoseph Chen	};
1349b497c4c1SJoseph Chen
1350b497c4c1SJoseph Chen	i2s1_2ch: i2s@ff810000 {
1351b497c4c1SJoseph Chen		compatible = "rockchip,rv1126-i2s", "rockchip,rk3066-i2s";
1352b497c4c1SJoseph Chen		reg = <0xff810000 0x1000>;
1353b497c4c1SJoseph Chen		interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
13546ea30212SFinley Xiao		clocks = <&cru MCLK_I2S1>, <&cru HCLK_I2S1>;
1355b497c4c1SJoseph Chen		clock-names = "i2s_clk", "i2s_hclk";
1356b497c4c1SJoseph Chen		dmas = <&dmac 22>, <&dmac 21>;
1357b497c4c1SJoseph Chen		dma-names = "tx", "rx";
1358b497c4c1SJoseph Chen		pinctrl-names = "default";
1359b497c4c1SJoseph Chen		pinctrl-0 = <&i2s1m0_sclk
1360b497c4c1SJoseph Chen			     &i2s1m0_lrck
1361b497c4c1SJoseph Chen			     &i2s1m0_sdi
1362b497c4c1SJoseph Chen			     &i2s1m0_sdo>;
1363b497c4c1SJoseph Chen		status = "disabled";
1364b497c4c1SJoseph Chen	};
1365b497c4c1SJoseph Chen
1366b497c4c1SJoseph Chen	i2s2_2ch: i2s@ff820000 {
1367b497c4c1SJoseph Chen		compatible = "rockchip,rv1126-i2s", "rockchip,rk3066-i2s";
1368b497c4c1SJoseph Chen		reg = <0xff820000 0x1000>;
1369b497c4c1SJoseph Chen		interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
13706ea30212SFinley Xiao		clocks = <&cru MCLK_I2S2>, <&cru HCLK_I2S2>;
1371b497c4c1SJoseph Chen		clock-names = "i2s_clk", "i2s_hclk";
1372b497c4c1SJoseph Chen		dmas = <&dmac 24>, <&dmac 23>;
1373b497c4c1SJoseph Chen		dma-names = "tx", "rx";
1374b497c4c1SJoseph Chen		pinctrl-names = "default";
1375b497c4c1SJoseph Chen		pinctrl-0 = <&i2s2m0_sclk
1376b497c4c1SJoseph Chen			     &i2s2m0_lrck
1377b497c4c1SJoseph Chen			     &i2s2m0_sdi
1378b497c4c1SJoseph Chen			     &i2s2m0_sdo>;
1379b497c4c1SJoseph Chen		status = "disabled";
1380b497c4c1SJoseph Chen	};
1381b497c4c1SJoseph Chen
1382b497c4c1SJoseph Chen	pdm: pdm@ff830000 {
1383b497c4c1SJoseph Chen		compatible = "rockchip,rv1126-pdm", "rockchip,pdm";
1384b497c4c1SJoseph Chen		reg = <0xff830000 0x1000>;
1385b497c4c1SJoseph Chen		clocks = <&cru MCLK_PDM>, <&cru HCLK_PDM>;
1386b497c4c1SJoseph Chen		clock-names = "pdm_clk", "pdm_hclk";
1387b497c4c1SJoseph Chen		dmas = <&dmac 25>;
1388b497c4c1SJoseph Chen		dma-names = "rx";
1389b497c4c1SJoseph Chen		pinctrl-names = "default";
1390b497c4c1SJoseph Chen		pinctrl-0 = <&pdmm0_clk
1391b497c4c1SJoseph Chen			     &pdmm0_clk1
1392b497c4c1SJoseph Chen			     &pdmm0_sdi0
1393b497c4c1SJoseph Chen			     &pdmm0_sdi1
1394b497c4c1SJoseph Chen			     &pdmm0_sdi2
1395b497c4c1SJoseph Chen			     &pdmm0_sdi3>;
1396b497c4c1SJoseph Chen		status = "disabled";
1397b497c4c1SJoseph Chen	};
1398b497c4c1SJoseph Chen
1399b497c4c1SJoseph Chen	audpwm: audpwm@ff840000 {
1400b497c4c1SJoseph Chen		compatible = "rockchip,rv1126-audio-pwm", "rockchip,audio-pwm-v1";
1401b497c4c1SJoseph Chen		reg = <0xff840000 0x1000>;
1402b497c4c1SJoseph Chen		clocks = <&cru SCLK_AUDPWM>, <&cru HCLK_AUDPWM>;
1403b497c4c1SJoseph Chen		clock-names = "clk", "hclk";
1404b497c4c1SJoseph Chen		dmas = <&dmac 26>;
1405b497c4c1SJoseph Chen		dma-names = "tx";
1406b497c4c1SJoseph Chen		pinctrl-names = "default";
1407b497c4c1SJoseph Chen		pinctrl-0 = <&audpwmm0_pins>;
1408b497c4c1SJoseph Chen		rockchip,sample-width-bits = <11>;
1409b497c4c1SJoseph Chen		rockchip,interpolat-points = <1>;
1410b497c4c1SJoseph Chen		status = "disabled";
1411b497c4c1SJoseph Chen	};
1412b497c4c1SJoseph Chen
1413593e1e6dSJoseph Chen	dfi: dfi@ff9c0000 {
1414593e1e6dSJoseph Chen		reg = <0xff9c0000 0x400>;
1415593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-dfi";
1416593e1e6dSJoseph Chen		rockchip,pmugrf = <&pmugrf>;
1417593e1e6dSJoseph Chen		status = "disabled";
1418593e1e6dSJoseph Chen	};
1419593e1e6dSJoseph Chen
1420593e1e6dSJoseph Chen	dmc: dmc {
1421593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-dmc";
1422593e1e6dSJoseph Chen		devfreq-events = <&dfi>;
1423593e1e6dSJoseph Chen		clocks = <&cru SCLK_DDRCLK>;
1424593e1e6dSJoseph Chen		clock-names = "dmc_clk";
1425593e1e6dSJoseph Chen		operating-points-v2 = <&dmc_opp_table>;
1426593e1e6dSJoseph Chen		ddr_timing = <&ddr_timing>;
1427593e1e6dSJoseph Chen		upthreshold = <40>;
1428593e1e6dSJoseph Chen		downdifferential = <20>;
1429593e1e6dSJoseph Chen		system-status-freq = <
1430593e1e6dSJoseph Chen			/*system status         freq(KHz)*/
1431593e1e6dSJoseph Chen			SYS_STATUS_NORMAL       924000
1432593e1e6dSJoseph Chen			SYS_STATUS_REBOOT       450000
1433593e1e6dSJoseph Chen			SYS_STATUS_SUSPEND      328000
1434593e1e6dSJoseph Chen			SYS_STATUS_VIDEO_1080P  924000
1435593e1e6dSJoseph Chen			SYS_STATUS_BOOST        924000
1436593e1e6dSJoseph Chen			SYS_STATUS_ISP          924000
1437593e1e6dSJoseph Chen			SYS_STATUS_PERFORMANCE  924000
1438593e1e6dSJoseph Chen		>;
1439593e1e6dSJoseph Chen		auto-min-freq = <328000>;
1440593e1e6dSJoseph Chen		auto-freq-en = <0>;
1441593e1e6dSJoseph Chen		#cooling-cells = <2>;
1442593e1e6dSJoseph Chen		status = "disabled";
1443593e1e6dSJoseph Chen	};
1444593e1e6dSJoseph Chen
1445593e1e6dSJoseph Chen	dmc_opp_table: dmc-opp-table {
1446593e1e6dSJoseph Chen		compatible = "operating-points-v2";
1447593e1e6dSJoseph Chen
1448593e1e6dSJoseph Chen		opp-328000000 {
1449593e1e6dSJoseph Chen			opp-hz = /bits/ 64 <328000000>;
1450593e1e6dSJoseph Chen			opp-microvolt = <800000>;
1451593e1e6dSJoseph Chen		};
1452593e1e6dSJoseph Chen		opp-450000000 {
1453593e1e6dSJoseph Chen			opp-hz = /bits/ 64 <450000000>;
1454593e1e6dSJoseph Chen			opp-microvolt = <800000>;
1455593e1e6dSJoseph Chen		};
1456593e1e6dSJoseph Chen		opp-664000000 {
1457593e1e6dSJoseph Chen			opp-hz = /bits/ 64 <664000000>;
1458593e1e6dSJoseph Chen			opp-microvolt = <800000>;
1459593e1e6dSJoseph Chen		};
1460593e1e6dSJoseph Chen		opp-924000000 {
1461593e1e6dSJoseph Chen			opp-hz = /bits/ 64 <924000000>;
1462593e1e6dSJoseph Chen			opp-microvolt = <800000>;
1463593e1e6dSJoseph Chen		};
1464593e1e6dSJoseph Chen		opp-1056000000 {
1465593e1e6dSJoseph Chen			opp-hz = /bits/ 64 <1056000000>;
1466593e1e6dSJoseph Chen			opp-microvolt = <800000>;
14671633e8d2SJoseph Chen			status = "disabled";
14681633e8d2SJoseph Chen		};
14691633e8d2SJoseph Chen	};
1470593e1e6dSJoseph Chen
1471d1ffb5ddSJoseph Chen	rkcif: rkcif@ffae0000 {
1472d1ffb5ddSJoseph Chen		compatible = "rockchip,rv1126-cif";
1473d1ffb5ddSJoseph Chen		reg = <0xffae0000 0x10000>;
1474d1ffb5ddSJoseph Chen		reg-names = "cif_regs";
1475d1ffb5ddSJoseph Chen		interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
1476d1ffb5ddSJoseph Chen		interrupt-names = "cif-intr";
1477d1ffb5ddSJoseph Chen		clocks = <&cru ACLK_CIF>, <&cru ACLK_CIFLITE>,
1478d1ffb5ddSJoseph Chen			 <&cru HCLK_CIF>, <&cru HCLK_CIFLITE>,
1479d1ffb5ddSJoseph Chen			 <&cru DCLK_CIF>, <&cru DCLK_CIFLITE>;
1480d1ffb5ddSJoseph Chen		clock-names = "aclk_cif", "aclk_cif_lite",
1481d1ffb5ddSJoseph Chen			      "hclk_cif", "hclk_cif_lite",
1482d1ffb5ddSJoseph Chen			      "dclk_cif", "dclk_cif_lite";
1483d1ffb5ddSJoseph Chen		resets = <&cru SRST_CIF_A>, <&cru SRST_CIF_H>,
1484d1ffb5ddSJoseph Chen			 <&cru SRST_CIF_D>, <&cru SRST_CIF_P>,
1485d1ffb5ddSJoseph Chen			 <&cru SRST_CIF_I>, <&cru SRST_CIF_RX_P>,
1486d1ffb5ddSJoseph Chen			 <&cru SRST_CIFLITE_A>, <&cru SRST_CIFLITE_H>,
1487d1ffb5ddSJoseph Chen			 <&cru SRST_CIFLITE_D>, <&cru SRST_CIFLITE_RX_P>;
1488d1ffb5ddSJoseph Chen		reset-names = "rst_cif_a", "rst_cif_h",
1489d1ffb5ddSJoseph Chen			      "rst_cif_d", "rst_cif_p",
1490d1ffb5ddSJoseph Chen			      "rst_cif_i", "rst_cif_rx_p",
1491d1ffb5ddSJoseph Chen			      "rst_cif_lite_a", "rst_cif_lite_h",
1492d1ffb5ddSJoseph Chen			      "rst_cif_lite_d", "rst_cif_lite_rx_p";
1493d1ffb5ddSJoseph Chen		assigned-clocks = <&cru DCLK_CIF>, <&cru DCLK_CIFLITE>;
1494d1ffb5ddSJoseph Chen		assigned-clock-rates = <300000000>, <300000000>;
1495d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_VI>;
1496d1ffb5ddSJoseph Chen		iommus = <&rkcif_mmu>;
1497d1ffb5ddSJoseph Chen		status = "disabled";
1498d1ffb5ddSJoseph Chen	};
1499d1ffb5ddSJoseph Chen
1500d1ffb5ddSJoseph Chen	rkcif_mmu: iommu@ffae0800 {
1501d1ffb5ddSJoseph Chen		compatible = "rockchip,iommu";
1502d1ffb5ddSJoseph Chen		reg = <0xffae0800 0x100>;
1503d1ffb5ddSJoseph Chen		interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
1504d1ffb5ddSJoseph Chen		interrupt-names = "cif_mmu";
1505d1ffb5ddSJoseph Chen		clocks = <&cru ACLK_CIF>, <&cru HCLK_CIF>;
1506d1ffb5ddSJoseph Chen		clock-names = "aclk", "hclk";
1507d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_VI>;
1508d1ffb5ddSJoseph Chen		#iommu-cells = <0>;
1509d1ffb5ddSJoseph Chen		status = "disabled";
1510d1ffb5ddSJoseph Chen	};
1511d1ffb5ddSJoseph Chen
1512d1ffb5ddSJoseph Chen	rk_rga: rk_rga@ffaf0000 {
1513d1ffb5ddSJoseph Chen		compatible = "rockchip,rga2";
1514d1ffb5ddSJoseph Chen		reg = <0xffaf0000 0x1000>;
1515d1ffb5ddSJoseph Chen		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
1516d1ffb5ddSJoseph Chen		clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>, <&cru CLK_RGA_CORE>;
1517d1ffb5ddSJoseph Chen		clock-names = "aclk_rga", "hclk_rga", "clk_rga";
1518d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_VO>;
1519d1ffb5ddSJoseph Chen		dma-coherent;
1520d1ffb5ddSJoseph Chen		status = "disable";
1521d1ffb5ddSJoseph Chen	};
1522d1ffb5ddSJoseph Chen
1523593e1e6dSJoseph Chen	vop: vop@ffb00000 {
1524593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-vop";
1525593e1e6dSJoseph Chen		reg = <0xffb00000 0x200>, <0xffb00a00 0x400>;
1526593e1e6dSJoseph Chen		reg-names = "regs", "gamma_lut";
1527d1ffb5ddSJoseph Chen		rockchip,grf = <&grf>;
1528593e1e6dSJoseph Chen		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
1529593e1e6dSJoseph Chen		clocks = <&cru ACLK_VOP>, <&cru DCLK_VOP>, <&cru HCLK_VOP>;
1530593e1e6dSJoseph Chen		clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1531593e1e6dSJoseph Chen		iommus = <&vop_mmu>;
1532d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_VO>;
1533593e1e6dSJoseph Chen		status = "disabled";
1534593e1e6dSJoseph Chen
1535593e1e6dSJoseph Chen		vop_out: port {
1536593e1e6dSJoseph Chen			#address-cells = <1>;
1537593e1e6dSJoseph Chen			#size-cells = <0>;
1538593e1e6dSJoseph Chen
1539593e1e6dSJoseph Chen			vop_out_rgb: endpoint@0 {
1540593e1e6dSJoseph Chen				reg = <0>;
1541593e1e6dSJoseph Chen				remote-endpoint = <&rgb_in_vop>;
1542593e1e6dSJoseph Chen			};
1543b497c4c1SJoseph Chen
1544b497c4c1SJoseph Chen			vop_out_dsi: endpoint@1 {
1545b497c4c1SJoseph Chen				reg = <1>;
1546b497c4c1SJoseph Chen				remote-endpoint = <&dsi_in_vop>;
1547b497c4c1SJoseph Chen			};
1548593e1e6dSJoseph Chen		};
1549593e1e6dSJoseph Chen	};
1550593e1e6dSJoseph Chen
1551593e1e6dSJoseph Chen	vop_mmu: iommu@ffb00f00 {
1552593e1e6dSJoseph Chen		compatible = "rockchip,iommu";
1553593e1e6dSJoseph Chen		reg = <0xffb00f00 0x100>;
1554593e1e6dSJoseph Chen		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
1555593e1e6dSJoseph Chen		interrupt-names = "vop_mmu";
1556593e1e6dSJoseph Chen		clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>;
1557593e1e6dSJoseph Chen		clock-names = "aclk", "iface";
1558593e1e6dSJoseph Chen		#iommu-cells = <0>;
1559593e1e6dSJoseph Chen		rockchip,disable-device-link-resume;
1560d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_VO>;
1561d1ffb5ddSJoseph Chen		status = "disabled";
1562d1ffb5ddSJoseph Chen	};
1563d1ffb5ddSJoseph Chen
1564d1ffb5ddSJoseph Chen	mipi_csi2: mipi-csi2@ffb10000 {
1565d1ffb5ddSJoseph Chen		compatible = "rockchip,rv1126-mipi-csi2";
1566d1ffb5ddSJoseph Chen		reg = <0xffb10000 0x10000>;
1567d1ffb5ddSJoseph Chen		reg-names = "csihost_regs";
1568d1ffb5ddSJoseph Chen		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
1569d1ffb5ddSJoseph Chen			     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
1570d1ffb5ddSJoseph Chen		interrupt-names = "csi-intr1", "csi-intr2";
1571d1ffb5ddSJoseph Chen		clocks = <&cru PCLK_CSIHOST>, <&cru SRST_CSIHOST_P>;
1572d1ffb5ddSJoseph Chen		clock-names = "pclk_csi2host", "srst_csihost_p";
1573d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_VI>;
1574593e1e6dSJoseph Chen		status = "disabled";
1575593e1e6dSJoseph Chen	};
1576593e1e6dSJoseph Chen
1577b497c4c1SJoseph Chen	dsi: dsi@ffb30000 {
1578b497c4c1SJoseph Chen		compatible = "rockchip,rv1126-mipi-dsi";
1579b497c4c1SJoseph Chen		reg = <0xffb30000 0x500>;
1580b497c4c1SJoseph Chen		interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
1581b497c4c1SJoseph Chen		clocks = <&cru PCLK_DSIHOST>, <&mipi_dphy>;
1582b497c4c1SJoseph Chen		clock-names = "pclk", "hs_clk";
1583b497c4c1SJoseph Chen		resets = <&cru SRST_DSIHOST_P>;
1584b497c4c1SJoseph Chen		reset-names = "apb";
1585b497c4c1SJoseph Chen		phys = <&mipi_dphy>;
1586b497c4c1SJoseph Chen		phy-names = "mipi_dphy";
1587b497c4c1SJoseph Chen		rockchip,grf = <&grf>;
1588b497c4c1SJoseph Chen		#address-cells = <1>;
1589b497c4c1SJoseph Chen		#size-cells = <0>;
1590d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_VO>;
1591b497c4c1SJoseph Chen		status = "disabled";
1592b497c4c1SJoseph Chen
1593b497c4c1SJoseph Chen		ports {
1594b497c4c1SJoseph Chen			port {
1595b497c4c1SJoseph Chen				dsi_in_vop: endpoint {
1596b497c4c1SJoseph Chen					remote-endpoint = <&vop_out_dsi>;
1597b497c4c1SJoseph Chen				};
1598b497c4c1SJoseph Chen			};
1599b497c4c1SJoseph Chen		};
1600b497c4c1SJoseph Chen	};
1601b497c4c1SJoseph Chen
1602593e1e6dSJoseph Chen	rkisp: rkisp@ffb50000 {
1603593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-rkisp";
1604593e1e6dSJoseph Chen		reg = <0xffb50000 0x10000>;
1605593e1e6dSJoseph Chen		interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
1606593e1e6dSJoseph Chen			     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
1607593e1e6dSJoseph Chen			     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
1608593e1e6dSJoseph Chen		interrupt-names = "isp_irq", "mi_irq", "mipi_irq";
1609593e1e6dSJoseph Chen		clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>,
1610593e1e6dSJoseph Chen			 <&cru CLK_ISP>;
1611593e1e6dSJoseph Chen		clock-names = "aclk_isp", "hclk_isp", "clk_isp";
1612d1ffb5ddSJoseph Chen		assigned-clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>;
1613d1ffb5ddSJoseph Chen		assigned-clock-rates = <500000000>, <250000000>;
1614b497c4c1SJoseph Chen		power-domains = <&power RV1126_PD_VI>;
1615d1ffb5ddSJoseph Chen		/* iommus = <&rkisp_mmu>; */
1616d1ffb5ddSJoseph Chen		memory-region = <&isp_reserved>;
1617b497c4c1SJoseph Chen		status = "disabled";
1618b497c4c1SJoseph Chen	};
1619b497c4c1SJoseph Chen
1620b497c4c1SJoseph Chen	rkisp_mmu: iommu@ffb51a00 {
1621b497c4c1SJoseph Chen		compatible = "rockchip,iommu";
1622b497c4c1SJoseph Chen		reg = <0xffb51a00 0x100>;
1623b497c4c1SJoseph Chen		interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
1624b497c4c1SJoseph Chen		interrupt-names = "isp_mmu";
1625b497c4c1SJoseph Chen		clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>;
1626b497c4c1SJoseph Chen		clock-names = "aclk", "iface";
1627b497c4c1SJoseph Chen		power-domains = <&power RV1126_PD_VI>;
1628b497c4c1SJoseph Chen		#iommu-cells = <0>;
1629b497c4c1SJoseph Chen		rockchip,disable-mmu-reset;
1630593e1e6dSJoseph Chen		status = "disabled";
1631593e1e6dSJoseph Chen	};
1632593e1e6dSJoseph Chen
1633593e1e6dSJoseph Chen	rkispp: rkispp@ffb60000 {
1634593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-rkispp";
1635593e1e6dSJoseph Chen		reg = <0xffb60000 0x20000>;
1636593e1e6dSJoseph Chen		interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>,
1637593e1e6dSJoseph Chen			     <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
1638593e1e6dSJoseph Chen		interrupt-names = "ispp_irq", "fec_irq";
1639593e1e6dSJoseph Chen		clocks = <&cru ACLK_ISPP>, <&cru HCLK_ISPP>,
1640593e1e6dSJoseph Chen			 <&cru CLK_ISPP>;
1641593e1e6dSJoseph Chen		clock-names = "aclk_ispp", "hclk_ispp", "clk_ispp";
1642d1ffb5ddSJoseph Chen		assigned-clocks = <&cru ACLK_ISPP>, <&cru HCLK_ISPP>,
1643d1ffb5ddSJoseph Chen				  <&cru CLK_ISPP>;
1644d1ffb5ddSJoseph Chen		assigned-clock-rates = <500000000>, <250000000>,
1645d1ffb5ddSJoseph Chen				       <400000000>;
1646b497c4c1SJoseph Chen		power-domains = <&power RV1126_PD_ISPP>;
1647b497c4c1SJoseph Chen		iommus = <&rkispp_mmu>;
1648b497c4c1SJoseph Chen		status = "disabled";
1649b497c4c1SJoseph Chen	};
1650b497c4c1SJoseph Chen
1651b497c4c1SJoseph Chen	rkispp_mmu: iommu@ffb60e00 {
1652b497c4c1SJoseph Chen		compatible = "rockchip,iommu";
1653b497c4c1SJoseph Chen		reg = <0xffb60e00 0x40>, <0xffb60e40 0x40>, <0xffb60f00 0x40>;
1654b497c4c1SJoseph Chen		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
1655b497c4c1SJoseph Chen			     <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
1656b497c4c1SJoseph Chen			     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
1657b497c4c1SJoseph Chen		interrupt-names = "ispp_mmu0_r", "ispp_mmu0_w", "ispp_mmu1";
1658b497c4c1SJoseph Chen		clocks = <&cru ACLK_ISPP>, <&cru HCLK_ISPP>;
1659b497c4c1SJoseph Chen		clock-names = "aclk", "iface";
1660b497c4c1SJoseph Chen		power-domains = <&power RV1126_PD_ISPP>;
1661b497c4c1SJoseph Chen		#iommu-cells = <0>;
1662b497c4c1SJoseph Chen		rockchip,disable-mmu-reset;
1663b497c4c1SJoseph Chen		status = "disabled";
1664b497c4c1SJoseph Chen	};
1665b497c4c1SJoseph Chen
1666d1ffb5ddSJoseph Chen	rkvdec: rkvdec@ffb80000 {
1667d1ffb5ddSJoseph Chen		compatible = "rockchip,rkv-decoder-v1";
1668d1ffb5ddSJoseph Chen		reg = <0xffb80000 0x400>;
1669d1ffb5ddSJoseph Chen		interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
1670d1ffb5ddSJoseph Chen		interrupt-names = "irq_dec";
1671d1ffb5ddSJoseph Chen		clocks = <&cru ACLK_VDEC>, <&cru HCLK_VDEC>,
1672d1ffb5ddSJoseph Chen			 <&cru CLK_VDEC_CA>, <&cru CLK_VDEC_CORE>,
1673d1ffb5ddSJoseph Chen			 <&cru CLK_VDEC_HEVC_CA>;
1674d1ffb5ddSJoseph Chen		clock-names = "aclk_vcodec", "hclk_vcodec","clk_cabac",
1675d1ffb5ddSJoseph Chen			      "clk_core", "clk_hevc_cabac";
1676d1ffb5ddSJoseph Chen		resets = <&cru SRST_VDEC_A>, <&cru SRST_VDEC_H>,
1677d1ffb5ddSJoseph Chen			 <&cru SRST_VDEC_CA>, <&cru SRST_VDEC_CORE>,
1678d1ffb5ddSJoseph Chen			 <&cru SRST_VDEC_HEVC_CA>;
1679d1ffb5ddSJoseph Chen		reset-names = "video_a", "video_h", "video_cabac",
1680d1ffb5ddSJoseph Chen			      "video_core", "video_hevc_cabac";
1681d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_VDPU>;
1682d1ffb5ddSJoseph Chen		iommus = <&rkvdec_mmu>;
1683d1ffb5ddSJoseph Chen		rockchip,srv = <&mpp_srv>;
1684d1ffb5ddSJoseph Chen		rockchip,taskqueue-node = <0>;
1685d1ffb5ddSJoseph Chen		rockchip,resetgroup-node = <0>;
1686d1ffb5ddSJoseph Chen		status = "disabled";
1687d1ffb5ddSJoseph Chen	};
1688d1ffb5ddSJoseph Chen
1689d1ffb5ddSJoseph Chen	rkvdec_mmu: iommu@ffb80480 {
1690d1ffb5ddSJoseph Chen		compatible = "rockchip,iommu";
1691d1ffb5ddSJoseph Chen		reg = <0xffb80480 0x40>, <0xffb804c0 0x40>;
1692d1ffb5ddSJoseph Chen		interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
1693d1ffb5ddSJoseph Chen		interrupt-names = "rkvdec_mmu";
1694d1ffb5ddSJoseph Chen		clocks = <&cru ACLK_VDEC>, <&cru HCLK_VDEC>;
1695d1ffb5ddSJoseph Chen		clock-names = "aclk", "iface";
1696d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_VDPU>;
1697d1ffb5ddSJoseph Chen		#iommu-cells = <0>;
1698d1ffb5ddSJoseph Chen		status = "disabled";
1699d1ffb5ddSJoseph Chen	};
1700d1ffb5ddSJoseph Chen
1701d1ffb5ddSJoseph Chen	vepu: vepu@ffb90000 {
1702d1ffb5ddSJoseph Chen		compatible = "rockchip,vpu-encoder-v2";
1703d1ffb5ddSJoseph Chen		reg = <0xffb90000 0x400>;
1704d1ffb5ddSJoseph Chen		interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
1705d1ffb5ddSJoseph Chen		clocks = <&cru ACLK_JPEG>, <&cru HCLK_JPEG>;
1706d1ffb5ddSJoseph Chen		clock-names = "aclk_vcodec", "hclk_vcodec";
1707d1ffb5ddSJoseph Chen		resets = <&cru SRST_JPEG_A>, <&cru SRST_JPEG_H>;
1708d1ffb5ddSJoseph Chen		reset-names = "shared_video_a", "shared_video_h";
1709d1ffb5ddSJoseph Chen		iommus = <&vpu_mmu>;
1710d1ffb5ddSJoseph Chen		rockchip,srv = <&mpp_srv>;
1711d1ffb5ddSJoseph Chen		rockchip,taskqueue-node = <1>;
1712d1ffb5ddSJoseph Chen		rockchip,resetgroup-node = <1>;
1713d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_VDPU>;
1714d1ffb5ddSJoseph Chen		status = "disabled";
1715d1ffb5ddSJoseph Chen	};
1716d1ffb5ddSJoseph Chen
1717d1ffb5ddSJoseph Chen	vdpu: vdpu@ffb90400 {
1718d1ffb5ddSJoseph Chen		compatible = "rockchip,vpu-decoder-v2";
1719d1ffb5ddSJoseph Chen		reg = <0xffb90400 0x400>;
1720d1ffb5ddSJoseph Chen		interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
1721d1ffb5ddSJoseph Chen		interrupt-names = "irq_dec";
1722d1ffb5ddSJoseph Chen		clocks = <&cru ACLK_JPEG>, <&cru HCLK_JPEG>;
1723d1ffb5ddSJoseph Chen		clock-names = "aclk_vcodec", "hclk_vcodec";
1724d1ffb5ddSJoseph Chen		resets = <&cru SRST_JPEG_A>, <&cru SRST_JPEG_H>;
1725d1ffb5ddSJoseph Chen		reset-names = "shared_video_a", "shared_video_h";
1726d1ffb5ddSJoseph Chen		iommus = <&vpu_mmu>;
1727d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_VDPU>;
1728d1ffb5ddSJoseph Chen		rockchip,srv = <&mpp_srv>;
1729d1ffb5ddSJoseph Chen		rockchip,taskqueue-node = <1>;
1730d1ffb5ddSJoseph Chen		rockchip,resetgroup-node = <1>;
1731d1ffb5ddSJoseph Chen		status = "disabled";
1732d1ffb5ddSJoseph Chen	};
1733d1ffb5ddSJoseph Chen
1734d1ffb5ddSJoseph Chen	vpu_mmu: iommu@ffb90800 {
1735d1ffb5ddSJoseph Chen		compatible = "rockchip,iommu";
1736d1ffb5ddSJoseph Chen		reg = <0xffb90800 0x40>;
1737d1ffb5ddSJoseph Chen		interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
1738d1ffb5ddSJoseph Chen		interrupt-names = "vpu_mmu";
1739d1ffb5ddSJoseph Chen		clock-names = "aclk", "iface";
1740d1ffb5ddSJoseph Chen		clocks = <&cru ACLK_JPEG>, <&cru HCLK_JPEG>;
1741d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_VDPU>;
1742d1ffb5ddSJoseph Chen		#iommu-cells = <0>;
1743d1ffb5ddSJoseph Chen		status = "disabled";
1744d1ffb5ddSJoseph Chen	};
1745d1ffb5ddSJoseph Chen
1746b497c4c1SJoseph Chen	rkvenc: rkvenc@ffbb0000 {
1747b497c4c1SJoseph Chen		compatible = "rockchip,rkv-encoder-v1";
1748b497c4c1SJoseph Chen		reg = <0xffbb0000 0x400>;
1749b497c4c1SJoseph Chen		interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
1750b497c4c1SJoseph Chen		interrupt-names = "irq_enc";
1751b497c4c1SJoseph Chen		clocks = <&cru ACLK_VENC>, <&cru HCLK_VENC>,
1752b497c4c1SJoseph Chen			<&cru CLK_VENC_CORE>;
1753b497c4c1SJoseph Chen		clock-names = "aclk_vcodec", "hclk_vcodec", "clk_core";
1754b497c4c1SJoseph Chen		resets = <&cru SRST_VENC_A>, <&cru SRST_VENC_H>,
1755b497c4c1SJoseph Chen			<&cru SRST_VENC_CORE>;
1756b497c4c1SJoseph Chen		reset-names = "video_a", "video_h", "video_core";
1757d1ffb5ddSJoseph Chen		assigned-clocks = <&cru ACLK_VENC>, <&cru CLK_VENC_CORE>;
1758d1ffb5ddSJoseph Chen		assigned-clock-rates = <297000000>, <594000000>;
1759d1ffb5ddSJoseph Chen		operating-points-v2 = <&rkvenc_opp_table>;
1760b497c4c1SJoseph Chen		iommus = <&rkvenc_mmu>;
1761b497c4c1SJoseph Chen		node-name = "rkvenc";
1762b497c4c1SJoseph Chen		rockchip,srv = <&mpp_srv>;
1763b497c4c1SJoseph Chen		rockchip,taskqueue-node = <2>;
1764b497c4c1SJoseph Chen		rockchip,resetgroup-node = <2>;
176551626bc2SJoseph Chen		power-domains = <&power RV1126_PD_VEPU>;
1766b497c4c1SJoseph Chen		status = "disabled";
1767b497c4c1SJoseph Chen	};
1768b497c4c1SJoseph Chen
1769d1ffb5ddSJoseph Chen	rkvenc_opp_table: rkvenc-opp-table {
1770d1ffb5ddSJoseph Chen		compatible = "operating-points-v2";
1771d1ffb5ddSJoseph Chen
1772d1ffb5ddSJoseph Chen		/* The source clock is CLK_VENC_CORE */
1773d1ffb5ddSJoseph Chen		opp-297000000 {
1774d1ffb5ddSJoseph Chen			opp-hz = /bits/ 64 <297000000>;
1775d1ffb5ddSJoseph Chen			opp-microvolt = <725000 725000 1000000>;
1776d1ffb5ddSJoseph Chen		};
1777d1ffb5ddSJoseph Chen		opp-396000000 {
1778d1ffb5ddSJoseph Chen			opp-hz = /bits/ 64 <396000000>;
1779d1ffb5ddSJoseph Chen			opp-microvolt = <725000 725000 1000000>;
1780d1ffb5ddSJoseph Chen		};
1781d1ffb5ddSJoseph Chen		opp-500000000 {
1782d1ffb5ddSJoseph Chen			opp-hz = /bits/ 64 <500000000>;
1783d1ffb5ddSJoseph Chen			opp-microvolt = <750000 750000 1000000>;
1784d1ffb5ddSJoseph Chen		};
1785d1ffb5ddSJoseph Chen		opp-594000000 {
1786d1ffb5ddSJoseph Chen			opp-hz = /bits/ 64 <594000000>;
1787d1ffb5ddSJoseph Chen			opp-microvolt = <800000 800000 1000000>;
1788d1ffb5ddSJoseph Chen		};
1789d1ffb5ddSJoseph Chen	};
1790d1ffb5ddSJoseph Chen
1791b497c4c1SJoseph Chen	rkvenc_mmu: iommu@ffbb0f00 {
1792b497c4c1SJoseph Chen		compatible = "rockchip,iommu";
1793b497c4c1SJoseph Chen		reg = <0xffbb0f00 0x40>, <0xffbb0f40 0x40>;
1794b497c4c1SJoseph Chen		interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>,
1795b497c4c1SJoseph Chen			<GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
1796b497c4c1SJoseph Chen		interrupt-names = "rkvenc_mmu0", "rkvenc_mmu1";
1797b497c4c1SJoseph Chen		clocks = <&cru ACLK_VENC>, <&cru HCLK_VENC>;
1798b497c4c1SJoseph Chen		clock-names = "aclk", "iface";
1799b497c4c1SJoseph Chen		rockchip,disable-mmu-reset;
1800b497c4c1SJoseph Chen		#iommu-cells = <0>;
180151626bc2SJoseph Chen		power-domains = <&power RV1126_PD_VEPU>;
1802593e1e6dSJoseph Chen		status = "disabled";
1803593e1e6dSJoseph Chen	};
1804593e1e6dSJoseph Chen
1805593e1e6dSJoseph Chen	pvtm@ffc00000 {
1806593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-npu-pvtm";
1807593e1e6dSJoseph Chen		reg = <0xffc00000 0x100>;
1808d1ffb5ddSJoseph Chen		#address-cells = <1>;
1809d1ffb5ddSJoseph Chen		#size-cells = <0>;
1810d1ffb5ddSJoseph Chen
1811d1ffb5ddSJoseph Chen		pvtm@1 {
1812d1ffb5ddSJoseph Chen			reg = <1>;
1813593e1e6dSJoseph Chen			clocks = <&cru CLK_NPUPVTM>, <&cru PCLK_NPUPVTM>;
1814593e1e6dSJoseph Chen			clock-names = "clk", "pclk";
1815593e1e6dSJoseph Chen			resets = <&cru SRST_NPUPVTM>, <&cru SRST_NPUPVTM_P>;
1816d1ffb5ddSJoseph Chen			reset-names = "rts", "rst-p";
1817d1ffb5ddSJoseph Chen		};
1818593e1e6dSJoseph Chen	};
1819593e1e6dSJoseph Chen
1820593e1e6dSJoseph Chen	gmac: ethernet@ffc40000 {
1821593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-gmac", "snps,dwmac-4.20a";
1822593e1e6dSJoseph Chen		reg = <0xffc40000 0x0ffff>;
1823593e1e6dSJoseph Chen		interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
1824593e1e6dSJoseph Chen			     <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
1825593e1e6dSJoseph Chen		interrupt-names = "macirq", "eth_wake_irq";
1826593e1e6dSJoseph Chen		rockchip,grf = <&grf>;
1827593e1e6dSJoseph Chen		clocks = <&cru CLK_GMAC_SRC>, <&cru CLK_GMAC_TX_RX>,
1828593e1e6dSJoseph Chen			 <&cru CLK_GMAC_TX_RX>, <&cru CLK_GMAC_REF>,
1829593e1e6dSJoseph Chen			 <&cru ACLK_GMAC>, <&cru PCLK_GMAC>,
1830d1ffb5ddSJoseph Chen			 <&cru CLK_GMAC_TX_RX>, <&cru CLK_GMAC_PTPREF>;
1831593e1e6dSJoseph Chen		clock-names = "stmmaceth", "mac_clk_rx",
1832593e1e6dSJoseph Chen			      "mac_clk_tx", "clk_mac_refout",
1833593e1e6dSJoseph Chen			      "aclk_mac", "pclk_mac",
1834593e1e6dSJoseph Chen			      "clk_mac_speed", "ptp_ref";
1835b497c4c1SJoseph Chen		resets = <&cru SRST_GMAC_A>;
1836593e1e6dSJoseph Chen		reset-names = "stmmaceth";
1837593e1e6dSJoseph Chen
1838593e1e6dSJoseph Chen		snps,mixed-burst;
1839593e1e6dSJoseph Chen		snps,tso;
1840593e1e6dSJoseph Chen
1841593e1e6dSJoseph Chen		snps,axi-config = <&stmmac_axi_setup>;
1842593e1e6dSJoseph Chen		snps,mtl-rx-config = <&mtl_rx_setup>;
1843593e1e6dSJoseph Chen		snps,mtl-tx-config = <&mtl_tx_setup>;
1844593e1e6dSJoseph Chen		status = "disabled";
1845593e1e6dSJoseph Chen
1846b497c4c1SJoseph Chen		mdio: mdio {
1847b497c4c1SJoseph Chen			compatible = "snps,dwmac-mdio";
1848593e1e6dSJoseph Chen			#address-cells = <0x1>;
1849593e1e6dSJoseph Chen			#size-cells = <0x0>;
1850593e1e6dSJoseph Chen		};
1851593e1e6dSJoseph Chen
1852593e1e6dSJoseph Chen		stmmac_axi_setup: stmmac-axi-config {
1853593e1e6dSJoseph Chen			snps,wr_osr_lmt = <4>;
1854593e1e6dSJoseph Chen			snps,rd_osr_lmt = <8>;
1855593e1e6dSJoseph Chen			snps,blen = <0 0 0 0 16 8 4>;
1856593e1e6dSJoseph Chen		};
1857593e1e6dSJoseph Chen
1858593e1e6dSJoseph Chen		mtl_rx_setup: rx-queues-config {
1859593e1e6dSJoseph Chen			snps,rx-queues-to-use = <1>;
1860593e1e6dSJoseph Chen			queue0 {};
1861593e1e6dSJoseph Chen		};
1862593e1e6dSJoseph Chen
1863593e1e6dSJoseph Chen		mtl_tx_setup: tx-queues-config {
1864593e1e6dSJoseph Chen			snps,tx-queues-to-use = <1>;
1865593e1e6dSJoseph Chen			queue0 {};
1866593e1e6dSJoseph Chen		};
1867593e1e6dSJoseph Chen	};
1868593e1e6dSJoseph Chen
1869593e1e6dSJoseph Chen	emmc: dwmmc@ffc50000 {
1870593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-dw-mshc", "rockchip,rk3288-dw-mshc";
1871593e1e6dSJoseph Chen		reg = <0xffc50000 0x4000>;
1872593e1e6dSJoseph Chen		interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
1873593e1e6dSJoseph Chen		clocks = <&cru HCLK_EMMC>, <&cru CLK_EMMC>,
1874593e1e6dSJoseph Chen			 <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
1875593e1e6dSJoseph Chen		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
1876593e1e6dSJoseph Chen		fifo-depth = <0x100>;
18775e3c2bbaSJason Zhu		max-frequency = <200000000>;
1878d1ffb5ddSJoseph Chen		pinctrl-names = "default";
1879d1ffb5ddSJoseph Chen		pinctrl-0 = <&emmc_clk &emmc_cmd &emmc_bus8>;
1880d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_NVM>;
1881d1ffb5ddSJoseph Chen		rockchip,use-v2-tuning;
1882593e1e6dSJoseph Chen		status = "disabled";
1883593e1e6dSJoseph Chen	};
1884593e1e6dSJoseph Chen
1885593e1e6dSJoseph Chen	sdmmc: dwmmc@ffc60000 {
1886593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-dw-mshc", "rockchip,rk3288-dw-mshc";
1887593e1e6dSJoseph Chen		reg = <0xffc60000 0x4000>;
1888593e1e6dSJoseph Chen		interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
1889593e1e6dSJoseph Chen		clocks = <&cru HCLK_SDMMC>, <&cru CLK_SDMMC>,
1890593e1e6dSJoseph Chen			 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
1891593e1e6dSJoseph Chen		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
189282ad4735SJason Zhu		cd-gpios = <&gpio0 RK_PA3 GPIO_ACTIVE_HIGH>;
1893593e1e6dSJoseph Chen		fifo-depth = <0x100>;
1894d1ffb5ddSJoseph Chen		max-frequency = <200000000>;
18957474a84bSShawn Lin		pinctrl-names = "default", "idle";
1896d1ffb5ddSJoseph Chen		pinctrl-0 = <&sdmmc0_clk &sdmmc0_cmd &sdmmc0_det &sdmmc0_bus4>;
18977474a84bSShawn Lin		pinctrl-1 = <&sdmmc0_idle_pins &sdmmc0_det>;
1898593e1e6dSJoseph Chen		status = "disabled";
1899593e1e6dSJoseph Chen	};
1900593e1e6dSJoseph Chen
1901593e1e6dSJoseph Chen	sdio: dwmmc@ffc70000 {
1902593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-dw-mshc", "rockchip,rk3288-dw-mshc";
1903593e1e6dSJoseph Chen		reg = <0xffc70000 0x4000>;
1904593e1e6dSJoseph Chen		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
1905593e1e6dSJoseph Chen		clocks = <&cru HCLK_SDIO>, <&cru CLK_SDIO>,
1906593e1e6dSJoseph Chen			 <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>;
1907593e1e6dSJoseph Chen		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
1908593e1e6dSJoseph Chen		fifo-depth = <0x100>;
1909d1ffb5ddSJoseph Chen		max-frequency = <200000000>;
1910593e1e6dSJoseph Chen		pinctrl-names = "default";
1911d1ffb5ddSJoseph Chen		pinctrl-0 = <&sdmmc1_clk &sdmmc1_cmd &sdmmc1_bus4>;
1912d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_SDIO>;
1913593e1e6dSJoseph Chen		status = "disabled";
1914593e1e6dSJoseph Chen	};
1915593e1e6dSJoseph Chen
1916593e1e6dSJoseph Chen	nandc: nandc@ffc80000 {
1917593e1e6dSJoseph Chen		compatible = "rockchip,rk-nandc";
19186baa2811SYifeng Zhao		reg = <0xffc80000 0x4000>;
1919593e1e6dSJoseph Chen		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
1920593e1e6dSJoseph Chen		nandc_id = <0>;
1921593e1e6dSJoseph Chen		clocks = <&cru CLK_NANDC>, <&cru HCLK_NANDC>;
1922593e1e6dSJoseph Chen		clock-names = "clk_nandc", "hclk_nandc";
1923d1ffb5ddSJoseph Chen		pinctrl-names = "default";
1924d1ffb5ddSJoseph Chen		pinctrl-0 = <&flash_pins>;
1925d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_NVM>;
1926593e1e6dSJoseph Chen		status = "disabled";
1927593e1e6dSJoseph Chen	};
1928593e1e6dSJoseph Chen
1929593e1e6dSJoseph Chen	sfc: sfc@ffc90000  {
1930593e1e6dSJoseph Chen		compatible = "rockchip,sfc";
1931593e1e6dSJoseph Chen		reg = <0xffc90000 0x4000>;
1932593e1e6dSJoseph Chen		interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
1933593e1e6dSJoseph Chen		clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>;
1934593e1e6dSJoseph Chen		clock-names = "clk_sfc", "hclk_sfc";
1935bc966f92SJon Lin		pinctrl-names = "default";
1936*063ed99dSJon Lin		pinctrl-0 = <&fspi_pins>;
1937593e1e6dSJoseph Chen		assigned-clocks = <&cru SCLK_SFC>;
1938593e1e6dSJoseph Chen		assigned-clock-rates = <80000000>;
1939d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_NVM>;
1940593e1e6dSJoseph Chen		status = "disabled";
1941593e1e6dSJoseph Chen	};
1942593e1e6dSJoseph Chen
1943d1ffb5ddSJoseph Chen	npu: npu@ffbc0000 {
1944d1ffb5ddSJoseph Chen		compatible = "rockchip,npu";
1945d1ffb5ddSJoseph Chen		reg = <0xffbc0000 0x4000>;
1946d1ffb5ddSJoseph Chen		clocks = <&cru ACLK_NPU>, <&cru HCLK_NPU>, <&cru PCLK_PDNPU>, <&cru CLK_CORE_NPU>;
1947d1ffb5ddSJoseph Chen		clock-names = "aclk_npu", "hclk_npu", "pclk_pdnpu", "sclk_npu";
1948d1ffb5ddSJoseph Chen		assigned-clocks = <&cru CLK_CORE_NPU>;
1949d1ffb5ddSJoseph Chen		assigned-clock-rates = <396000000>;
1950d1ffb5ddSJoseph Chen		operating-points-v2 = <&npu_opp_table>;
1951d1ffb5ddSJoseph Chen		interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
1952d1ffb5ddSJoseph Chen		power-domains = <&power RV1126_PD_NPU>;
1953d1ffb5ddSJoseph Chen		status = "disabled";
1954d1ffb5ddSJoseph Chen	};
1955d1ffb5ddSJoseph Chen
1956d1ffb5ddSJoseph Chen	npu_opp_table: npu-opp-table {
1957d1ffb5ddSJoseph Chen		compatible = "operating-points-v2";
1958d1ffb5ddSJoseph Chen
1959d1ffb5ddSJoseph Chen		opp-200000000 {
1960d1ffb5ddSJoseph Chen			opp-hz = /bits/ 64 <200000000>;
1961d1ffb5ddSJoseph Chen			opp-microvolt = <725000 725000 1000000>;
1962d1ffb5ddSJoseph Chen		};
1963d1ffb5ddSJoseph Chen		opp-300000000 {
1964d1ffb5ddSJoseph Chen			opp-hz = /bits/ 64 <300000000>;
1965d1ffb5ddSJoseph Chen			opp-microvolt = <725000 725000 1000000>;
1966d1ffb5ddSJoseph Chen		};
1967d1ffb5ddSJoseph Chen		opp-396000000 {
1968d1ffb5ddSJoseph Chen			opp-hz = /bits/ 64 <396000000>;
1969d1ffb5ddSJoseph Chen			opp-microvolt = <725000 725000 1000000>;
1970d1ffb5ddSJoseph Chen		};
1971d1ffb5ddSJoseph Chen		opp-500000000 {
1972d1ffb5ddSJoseph Chen			opp-hz = /bits/ 64 <500000000>;
1973d1ffb5ddSJoseph Chen			opp-microvolt = <725000 725000 1000000>;
1974d1ffb5ddSJoseph Chen		};
1975d1ffb5ddSJoseph Chen		opp-600000000 {
1976d1ffb5ddSJoseph Chen			opp-hz = /bits/ 64 <600000000>;
1977d1ffb5ddSJoseph Chen			opp-microvolt = <725000 725000 1000000>;
1978d1ffb5ddSJoseph Chen		};
1979d1ffb5ddSJoseph Chen		opp-700000000 {
1980d1ffb5ddSJoseph Chen			opp-hz = /bits/ 64 <700000000>;
1981d1ffb5ddSJoseph Chen			opp-microvolt = <775000 775000 1000000>;
1982d1ffb5ddSJoseph Chen		};
1983d1ffb5ddSJoseph Chen		opp-800000000 {
1984d1ffb5ddSJoseph Chen			opp-hz = /bits/ 64 <800000000>;
1985d1ffb5ddSJoseph Chen			opp-microvolt = <825000 825000 1000000>;
1986d1ffb5ddSJoseph Chen		};
1987d1ffb5ddSJoseph Chen	};
1988d1ffb5ddSJoseph Chen
1989b497c4c1SJoseph Chen	usbdrd: usb0 {
1990b497c4c1SJoseph Chen		compatible = "rockchip,rv1126-dwc3", "rockchip,rk3399-dwc3";
1991b497c4c1SJoseph Chen		#address-cells = <1>;
1992b497c4c1SJoseph Chen		#size-cells = <1>;
1993b497c4c1SJoseph Chen		ranges;
1994d1ffb5ddSJoseph Chen		clocks = <&cru CLK_USBOTG_REF>, <&cru ACLK_USBOTG>,
1995d1ffb5ddSJoseph Chen			 <&cru HCLK_PDUSB>;
1996d1ffb5ddSJoseph Chen		clock-names = "ref_clk", "bus_clk", "hclk";
1997b497c4c1SJoseph Chen		status = "disabled";
1998b497c4c1SJoseph Chen
1999b497c4c1SJoseph Chen		usbdrd_dwc3: dwc3@ffd00000 {
2000b497c4c1SJoseph Chen			compatible = "snps,dwc3";
2001b497c4c1SJoseph Chen			reg = <0xffd00000 0x100000>;
2002b497c4c1SJoseph Chen			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
2003b497c4c1SJoseph Chen			dr_mode = "otg";
2004b497c4c1SJoseph Chen			maximum-speed = "high-speed";
2005b497c4c1SJoseph Chen			phys = <&u2phy_otg>;
2006b497c4c1SJoseph Chen			phy-names = "usb2-phy";
2007b497c4c1SJoseph Chen			phy_type = "utmi_wide";
2008b497c4c1SJoseph Chen			power-domains = <&power RV1126_PD_USB>;
2009b497c4c1SJoseph Chen			resets = <&cru SRST_USBOTG_A>;
2010b497c4c1SJoseph Chen			reset-names = "usb3-otg";
2011b497c4c1SJoseph Chen			snps,dis_enblslpm_quirk;
2012b497c4c1SJoseph Chen			snps,dis-u2-freeclk-exists-quirk;
2013b497c4c1SJoseph Chen			snps,dis_u2_susphy_quirk;
2014b497c4c1SJoseph Chen			snps,dis-del-phy-power-chg-quirk;
2015b497c4c1SJoseph Chen			snps,tx-ipgap-linecheck-dis-quirk;
2016b497c4c1SJoseph Chen			snps,xhci-trb-ent-quirk;
2017b497c4c1SJoseph Chen			status = "disabled";
2018b497c4c1SJoseph Chen		};
2019b497c4c1SJoseph Chen	};
2020b497c4c1SJoseph Chen
2021b497c4c1SJoseph Chen	usb_host0_ehci: usb@ffe00000 {
2022b497c4c1SJoseph Chen		compatible = "generic-ehci";
2023d1ffb5ddSJoseph Chen		reg = <0xffe00000 0x10000>;
2024b497c4c1SJoseph Chen		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
2025b497c4c1SJoseph Chen		clocks = <&cru HCLK_USBHOST>, <&cru HCLK_USBHOST_ARB>,
2026b497c4c1SJoseph Chen			 <&u2phy1>;
2027b497c4c1SJoseph Chen		clock-names = "usbhost", "arbiter", "utmi";
2028b497c4c1SJoseph Chen		phys = <&u2phy_host>;
2029b497c4c1SJoseph Chen		phy-names = "usb";
2030b497c4c1SJoseph Chen		power-domains = <&power RV1126_PD_USB>;
2031b497c4c1SJoseph Chen		status = "disabled";
2032b497c4c1SJoseph Chen	};
2033b497c4c1SJoseph Chen
2034b497c4c1SJoseph Chen	usb_host0_ohci: usb@ffe10000 {
2035b497c4c1SJoseph Chen		compatible = "generic-ohci";
2036d1ffb5ddSJoseph Chen		reg = <0xffe10000 0x10000>;
2037b497c4c1SJoseph Chen		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
2038b497c4c1SJoseph Chen		clocks = <&cru HCLK_USBHOST>, <&cru HCLK_USBHOST_ARB>,
2039b497c4c1SJoseph Chen			 <&u2phy1>;
2040b497c4c1SJoseph Chen		clock-names = "usbhost", "arbiter", "utmi";
2041b497c4c1SJoseph Chen		phys = <&u2phy_host>;
2042b497c4c1SJoseph Chen		phy-names = "usb";
2043b497c4c1SJoseph Chen		power-domains = <&power RV1126_PD_USB>;
2044b497c4c1SJoseph Chen		status = "disabled";
2045b497c4c1SJoseph Chen	};
2046b497c4c1SJoseph Chen
2047593e1e6dSJoseph Chen	pinctrl: pinctrl {
2048593e1e6dSJoseph Chen		compatible = "rockchip,rv1126-pinctrl";
2049593e1e6dSJoseph Chen		rockchip,grf = <&grf>;
2050593e1e6dSJoseph Chen		rockchip,pmu = <&pmugrf>;
2051593e1e6dSJoseph Chen		#address-cells = <1>;
2052593e1e6dSJoseph Chen		#size-cells = <1>;
2053593e1e6dSJoseph Chen		ranges;
2054593e1e6dSJoseph Chen
205551626bc2SJoseph Chen		gpio0: gpio0@ff460000 {
2056593e1e6dSJoseph Chen			compatible = "rockchip,gpio-bank";
2057593e1e6dSJoseph Chen			reg = <0xff460000 0x100>;
2058593e1e6dSJoseph Chen			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
2059d1ffb5ddSJoseph Chen			clocks = <&pmucru PCLK_GPIO0>, <&pmucru DBCLK_GPIO0>;
2060593e1e6dSJoseph Chen
2061593e1e6dSJoseph Chen			gpio-controller;
2062593e1e6dSJoseph Chen			#gpio-cells = <2>;
2063593e1e6dSJoseph Chen
2064593e1e6dSJoseph Chen			interrupt-controller;
2065593e1e6dSJoseph Chen			#interrupt-cells = <2>;
2066593e1e6dSJoseph Chen		};
2067593e1e6dSJoseph Chen
206851626bc2SJoseph Chen		gpio1: gpio1@ff620000 {
2069593e1e6dSJoseph Chen			compatible = "rockchip,gpio-bank";
2070593e1e6dSJoseph Chen			reg = <0xff620000 0x100>;
2071593e1e6dSJoseph Chen			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
2072d1ffb5ddSJoseph Chen			clocks = <&cru PCLK_GPIO1>, <&cru DBCLK_GPIO1>;
2073593e1e6dSJoseph Chen
2074593e1e6dSJoseph Chen			gpio-controller;
2075593e1e6dSJoseph Chen			#gpio-cells = <2>;
2076593e1e6dSJoseph Chen
2077593e1e6dSJoseph Chen			interrupt-controller;
2078593e1e6dSJoseph Chen			#interrupt-cells = <2>;
2079593e1e6dSJoseph Chen		};
2080593e1e6dSJoseph Chen
208151626bc2SJoseph Chen		gpio2: gpio2@ff630000 {
2082593e1e6dSJoseph Chen			compatible = "rockchip,gpio-bank";
2083593e1e6dSJoseph Chen			reg = <0xff630000 0x100>;
2084593e1e6dSJoseph Chen			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
2085d1ffb5ddSJoseph Chen			clocks = <&cru PCLK_GPIO2>, <&cru DBCLK_GPIO2>;
2086593e1e6dSJoseph Chen
2087593e1e6dSJoseph Chen			gpio-controller;
2088593e1e6dSJoseph Chen			#gpio-cells = <2>;
2089593e1e6dSJoseph Chen
2090593e1e6dSJoseph Chen			interrupt-controller;
2091593e1e6dSJoseph Chen			#interrupt-cells = <2>;
2092593e1e6dSJoseph Chen		};
2093593e1e6dSJoseph Chen
209451626bc2SJoseph Chen		gpio3: gpio3@ff640000 {
2095593e1e6dSJoseph Chen			compatible = "rockchip,gpio-bank";
2096593e1e6dSJoseph Chen			reg = <0xff640000 0x100>;
2097593e1e6dSJoseph Chen			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
2098d1ffb5ddSJoseph Chen			clocks = <&cru PCLK_GPIO3>, <&cru DBCLK_GPIO3>;
2099593e1e6dSJoseph Chen
2100593e1e6dSJoseph Chen			gpio-controller;
2101593e1e6dSJoseph Chen			#gpio-cells = <2>;
2102593e1e6dSJoseph Chen
2103593e1e6dSJoseph Chen			interrupt-controller;
2104593e1e6dSJoseph Chen			#interrupt-cells = <2>;
2105593e1e6dSJoseph Chen		};
2106593e1e6dSJoseph Chen
210751626bc2SJoseph Chen		gpio4: gpio4@ff650000 {
2108593e1e6dSJoseph Chen			compatible = "rockchip,gpio-bank";
2109593e1e6dSJoseph Chen			reg = <0xff650000 0x100>;
2110593e1e6dSJoseph Chen			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
2111d1ffb5ddSJoseph Chen			clocks = <&cru PCLK_GPIO4>, <&cru DBCLK_GPIO4>;
2112593e1e6dSJoseph Chen
2113593e1e6dSJoseph Chen			gpio-controller;
2114593e1e6dSJoseph Chen			#gpio-cells = <2>;
2115593e1e6dSJoseph Chen
2116593e1e6dSJoseph Chen			interrupt-controller;
2117593e1e6dSJoseph Chen			#interrupt-cells = <2>;
2118593e1e6dSJoseph Chen		};
2119593e1e6dSJoseph Chen	};
2120593e1e6dSJoseph Chen};
2121593e1e6dSJoseph Chen
2122593e1e6dSJoseph Chen#include "rv1126-pinctrl.dtsi"
2123593e1e6dSJoseph Chen
2124