1*39a230aaSStefan Roese/* 2*39a230aaSStefan Roese * Device Tree Include file for Marvell Armada XP family SoC 3*39a230aaSStefan Roese * 4*39a230aaSStefan Roese * Copyright (C) 2012 Marvell 5*39a230aaSStefan Roese * 6*39a230aaSStefan Roese * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> 7*39a230aaSStefan Roese * 8*39a230aaSStefan Roese * This file is dual-licensed: you can use it either under the terms 9*39a230aaSStefan Roese * of the GPL or the X11 license, at your option. Note that this dual 10*39a230aaSStefan Roese * licensing only applies to this file, and not this project as a 11*39a230aaSStefan Roese * whole. 12*39a230aaSStefan Roese * 13*39a230aaSStefan Roese * a) This file is free software; you can redistribute it and/or 14*39a230aaSStefan Roese * modify it under the terms of the GNU General Public License as 15*39a230aaSStefan Roese * published by the Free Software Foundation; either version 2 of the 16*39a230aaSStefan Roese * License, or (at your option) any later version. 17*39a230aaSStefan Roese * 18*39a230aaSStefan Roese * This file is distributed in the hope that it will be useful 19*39a230aaSStefan Roese * but WITHOUT ANY WARRANTY; without even the implied warranty of 20*39a230aaSStefan Roese * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 21*39a230aaSStefan Roese * GNU General Public License for more details. 22*39a230aaSStefan Roese * 23*39a230aaSStefan Roese * Or, alternatively 24*39a230aaSStefan Roese * 25*39a230aaSStefan Roese * b) Permission is hereby granted, free of charge, to any person 26*39a230aaSStefan Roese * obtaining a copy of this software and associated documentation 27*39a230aaSStefan Roese * files (the "Software"), to deal in the Software without 28*39a230aaSStefan Roese * restriction, including without limitation the rights to use 29*39a230aaSStefan Roese * copy, modify, merge, publish, distribute, sublicense, and/or 30*39a230aaSStefan Roese * sell copies of the Software, and to permit persons to whom the 31*39a230aaSStefan Roese * Software is furnished to do so, subject to the following 32*39a230aaSStefan Roese * conditions: 33*39a230aaSStefan Roese * 34*39a230aaSStefan Roese * The above copyright notice and this permission notice shall be 35*39a230aaSStefan Roese * included in all copies or substantial portions of the Software. 36*39a230aaSStefan Roese * 37*39a230aaSStefan Roese * THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND 38*39a230aaSStefan Roese * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 39*39a230aaSStefan Roese * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 40*39a230aaSStefan Roese * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 41*39a230aaSStefan Roese * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY 42*39a230aaSStefan Roese * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 43*39a230aaSStefan Roese * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 44*39a230aaSStefan Roese * OTHER DEALINGS IN THE SOFTWARE. 45*39a230aaSStefan Roese * 46*39a230aaSStefan Roese * Contains definitions specific to the Armada XP MV78260 SoC that are not 47*39a230aaSStefan Roese * common to all Armada XP SoCs. 48*39a230aaSStefan Roese */ 49*39a230aaSStefan Roese 50*39a230aaSStefan Roese#include "armada-xp.dtsi" 51*39a230aaSStefan Roese 52*39a230aaSStefan Roese/ { 53*39a230aaSStefan Roese model = "Marvell Armada XP MV78260 SoC"; 54*39a230aaSStefan Roese compatible = "marvell,armadaxp-mv78260", "marvell,armadaxp", "marvell,armada-370-xp"; 55*39a230aaSStefan Roese 56*39a230aaSStefan Roese aliases { 57*39a230aaSStefan Roese gpio0 = &gpio0; 58*39a230aaSStefan Roese gpio1 = &gpio1; 59*39a230aaSStefan Roese gpio2 = &gpio2; 60*39a230aaSStefan Roese }; 61*39a230aaSStefan Roese 62*39a230aaSStefan Roese cpus { 63*39a230aaSStefan Roese #address-cells = <1>; 64*39a230aaSStefan Roese #size-cells = <0>; 65*39a230aaSStefan Roese enable-method = "marvell,armada-xp-smp"; 66*39a230aaSStefan Roese 67*39a230aaSStefan Roese cpu@0 { 68*39a230aaSStefan Roese device_type = "cpu"; 69*39a230aaSStefan Roese compatible = "marvell,sheeva-v7"; 70*39a230aaSStefan Roese reg = <0>; 71*39a230aaSStefan Roese clocks = <&cpuclk 0>; 72*39a230aaSStefan Roese clock-latency = <1000000>; 73*39a230aaSStefan Roese }; 74*39a230aaSStefan Roese 75*39a230aaSStefan Roese cpu@1 { 76*39a230aaSStefan Roese device_type = "cpu"; 77*39a230aaSStefan Roese compatible = "marvell,sheeva-v7"; 78*39a230aaSStefan Roese reg = <1>; 79*39a230aaSStefan Roese clocks = <&cpuclk 1>; 80*39a230aaSStefan Roese clock-latency = <1000000>; 81*39a230aaSStefan Roese }; 82*39a230aaSStefan Roese }; 83*39a230aaSStefan Roese 84*39a230aaSStefan Roese soc { 85*39a230aaSStefan Roese /* 86*39a230aaSStefan Roese * MV78260 has 3 PCIe units Gen2.0: Two units can be 87*39a230aaSStefan Roese * configured as x4 or quad x1 lanes. One unit is 88*39a230aaSStefan Roese * x4 only. 89*39a230aaSStefan Roese */ 90*39a230aaSStefan Roese pcie-controller { 91*39a230aaSStefan Roese compatible = "marvell,armada-xp-pcie"; 92*39a230aaSStefan Roese status = "disabled"; 93*39a230aaSStefan Roese device_type = "pci"; 94*39a230aaSStefan Roese 95*39a230aaSStefan Roese #address-cells = <3>; 96*39a230aaSStefan Roese #size-cells = <2>; 97*39a230aaSStefan Roese 98*39a230aaSStefan Roese msi-parent = <&mpic>; 99*39a230aaSStefan Roese bus-range = <0x00 0xff>; 100*39a230aaSStefan Roese 101*39a230aaSStefan Roese ranges = 102*39a230aaSStefan Roese <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000 /* Port 0.0 registers */ 103*39a230aaSStefan Roese 0x82000000 0 0x42000 MBUS_ID(0xf0, 0x01) 0x42000 0 0x00002000 /* Port 2.0 registers */ 104*39a230aaSStefan Roese 0x82000000 0 0x44000 MBUS_ID(0xf0, 0x01) 0x44000 0 0x00002000 /* Port 0.1 registers */ 105*39a230aaSStefan Roese 0x82000000 0 0x48000 MBUS_ID(0xf0, 0x01) 0x48000 0 0x00002000 /* Port 0.2 registers */ 106*39a230aaSStefan Roese 0x82000000 0 0x4c000 MBUS_ID(0xf0, 0x01) 0x4c000 0 0x00002000 /* Port 0.3 registers */ 107*39a230aaSStefan Roese 0x82000000 0 0x80000 MBUS_ID(0xf0, 0x01) 0x80000 0 0x00002000 /* Port 1.0 registers */ 108*39a230aaSStefan Roese 0x82000000 0 0x84000 MBUS_ID(0xf0, 0x01) 0x84000 0 0x00002000 /* Port 1.1 registers */ 109*39a230aaSStefan Roese 0x82000000 0 0x88000 MBUS_ID(0xf0, 0x01) 0x88000 0 0x00002000 /* Port 1.2 registers */ 110*39a230aaSStefan Roese 0x82000000 0 0x8c000 MBUS_ID(0xf0, 0x01) 0x8c000 0 0x00002000 /* Port 1.3 registers */ 111*39a230aaSStefan Roese 0x82000000 0x1 0 MBUS_ID(0x04, 0xe8) 0 1 0 /* Port 0.0 MEM */ 112*39a230aaSStefan Roese 0x81000000 0x1 0 MBUS_ID(0x04, 0xe0) 0 1 0 /* Port 0.0 IO */ 113*39a230aaSStefan Roese 0x82000000 0x2 0 MBUS_ID(0x04, 0xd8) 0 1 0 /* Port 0.1 MEM */ 114*39a230aaSStefan Roese 0x81000000 0x2 0 MBUS_ID(0x04, 0xd0) 0 1 0 /* Port 0.1 IO */ 115*39a230aaSStefan Roese 0x82000000 0x3 0 MBUS_ID(0x04, 0xb8) 0 1 0 /* Port 0.2 MEM */ 116*39a230aaSStefan Roese 0x81000000 0x3 0 MBUS_ID(0x04, 0xb0) 0 1 0 /* Port 0.2 IO */ 117*39a230aaSStefan Roese 0x82000000 0x4 0 MBUS_ID(0x04, 0x78) 0 1 0 /* Port 0.3 MEM */ 118*39a230aaSStefan Roese 0x81000000 0x4 0 MBUS_ID(0x04, 0x70) 0 1 0 /* Port 0.3 IO */ 119*39a230aaSStefan Roese 120*39a230aaSStefan Roese 0x82000000 0x5 0 MBUS_ID(0x08, 0xe8) 0 1 0 /* Port 1.0 MEM */ 121*39a230aaSStefan Roese 0x81000000 0x5 0 MBUS_ID(0x08, 0xe0) 0 1 0 /* Port 1.0 IO */ 122*39a230aaSStefan Roese 0x82000000 0x6 0 MBUS_ID(0x08, 0xd8) 0 1 0 /* Port 1.1 MEM */ 123*39a230aaSStefan Roese 0x81000000 0x6 0 MBUS_ID(0x08, 0xd0) 0 1 0 /* Port 1.1 IO */ 124*39a230aaSStefan Roese 0x82000000 0x7 0 MBUS_ID(0x08, 0xb8) 0 1 0 /* Port 1.2 MEM */ 125*39a230aaSStefan Roese 0x81000000 0x7 0 MBUS_ID(0x08, 0xb0) 0 1 0 /* Port 1.2 IO */ 126*39a230aaSStefan Roese 0x82000000 0x8 0 MBUS_ID(0x08, 0x78) 0 1 0 /* Port 1.3 MEM */ 127*39a230aaSStefan Roese 0x81000000 0x8 0 MBUS_ID(0x08, 0x70) 0 1 0 /* Port 1.3 IO */ 128*39a230aaSStefan Roese 129*39a230aaSStefan Roese 0x82000000 0x9 0 MBUS_ID(0x04, 0xf8) 0 1 0 /* Port 2.0 MEM */ 130*39a230aaSStefan Roese 0x81000000 0x9 0 MBUS_ID(0x04, 0xf0) 0 1 0 /* Port 2.0 IO */>; 131*39a230aaSStefan Roese 132*39a230aaSStefan Roese pcie@1,0 { 133*39a230aaSStefan Roese device_type = "pci"; 134*39a230aaSStefan Roese assigned-addresses = <0x82000800 0 0x40000 0 0x2000>; 135*39a230aaSStefan Roese reg = <0x0800 0 0 0 0>; 136*39a230aaSStefan Roese #address-cells = <3>; 137*39a230aaSStefan Roese #size-cells = <2>; 138*39a230aaSStefan Roese #interrupt-cells = <1>; 139*39a230aaSStefan Roese ranges = <0x82000000 0 0 0x82000000 0x1 0 1 0 140*39a230aaSStefan Roese 0x81000000 0 0 0x81000000 0x1 0 1 0>; 141*39a230aaSStefan Roese interrupt-map-mask = <0 0 0 0>; 142*39a230aaSStefan Roese interrupt-map = <0 0 0 0 &mpic 58>; 143*39a230aaSStefan Roese marvell,pcie-port = <0>; 144*39a230aaSStefan Roese marvell,pcie-lane = <0>; 145*39a230aaSStefan Roese clocks = <&gateclk 5>; 146*39a230aaSStefan Roese status = "disabled"; 147*39a230aaSStefan Roese }; 148*39a230aaSStefan Roese 149*39a230aaSStefan Roese pcie@2,0 { 150*39a230aaSStefan Roese device_type = "pci"; 151*39a230aaSStefan Roese assigned-addresses = <0x82000800 0 0x44000 0 0x2000>; 152*39a230aaSStefan Roese reg = <0x1000 0 0 0 0>; 153*39a230aaSStefan Roese #address-cells = <3>; 154*39a230aaSStefan Roese #size-cells = <2>; 155*39a230aaSStefan Roese #interrupt-cells = <1>; 156*39a230aaSStefan Roese ranges = <0x82000000 0 0 0x82000000 0x2 0 1 0 157*39a230aaSStefan Roese 0x81000000 0 0 0x81000000 0x2 0 1 0>; 158*39a230aaSStefan Roese interrupt-map-mask = <0 0 0 0>; 159*39a230aaSStefan Roese interrupt-map = <0 0 0 0 &mpic 59>; 160*39a230aaSStefan Roese marvell,pcie-port = <0>; 161*39a230aaSStefan Roese marvell,pcie-lane = <1>; 162*39a230aaSStefan Roese clocks = <&gateclk 6>; 163*39a230aaSStefan Roese status = "disabled"; 164*39a230aaSStefan Roese }; 165*39a230aaSStefan Roese 166*39a230aaSStefan Roese pcie@3,0 { 167*39a230aaSStefan Roese device_type = "pci"; 168*39a230aaSStefan Roese assigned-addresses = <0x82000800 0 0x48000 0 0x2000>; 169*39a230aaSStefan Roese reg = <0x1800 0 0 0 0>; 170*39a230aaSStefan Roese #address-cells = <3>; 171*39a230aaSStefan Roese #size-cells = <2>; 172*39a230aaSStefan Roese #interrupt-cells = <1>; 173*39a230aaSStefan Roese ranges = <0x82000000 0 0 0x82000000 0x3 0 1 0 174*39a230aaSStefan Roese 0x81000000 0 0 0x81000000 0x3 0 1 0>; 175*39a230aaSStefan Roese interrupt-map-mask = <0 0 0 0>; 176*39a230aaSStefan Roese interrupt-map = <0 0 0 0 &mpic 60>; 177*39a230aaSStefan Roese marvell,pcie-port = <0>; 178*39a230aaSStefan Roese marvell,pcie-lane = <2>; 179*39a230aaSStefan Roese clocks = <&gateclk 7>; 180*39a230aaSStefan Roese status = "disabled"; 181*39a230aaSStefan Roese }; 182*39a230aaSStefan Roese 183*39a230aaSStefan Roese pcie@4,0 { 184*39a230aaSStefan Roese device_type = "pci"; 185*39a230aaSStefan Roese assigned-addresses = <0x82000800 0 0x4c000 0 0x2000>; 186*39a230aaSStefan Roese reg = <0x2000 0 0 0 0>; 187*39a230aaSStefan Roese #address-cells = <3>; 188*39a230aaSStefan Roese #size-cells = <2>; 189*39a230aaSStefan Roese #interrupt-cells = <1>; 190*39a230aaSStefan Roese ranges = <0x82000000 0 0 0x82000000 0x4 0 1 0 191*39a230aaSStefan Roese 0x81000000 0 0 0x81000000 0x4 0 1 0>; 192*39a230aaSStefan Roese interrupt-map-mask = <0 0 0 0>; 193*39a230aaSStefan Roese interrupt-map = <0 0 0 0 &mpic 61>; 194*39a230aaSStefan Roese marvell,pcie-port = <0>; 195*39a230aaSStefan Roese marvell,pcie-lane = <3>; 196*39a230aaSStefan Roese clocks = <&gateclk 8>; 197*39a230aaSStefan Roese status = "disabled"; 198*39a230aaSStefan Roese }; 199*39a230aaSStefan Roese 200*39a230aaSStefan Roese pcie@5,0 { 201*39a230aaSStefan Roese device_type = "pci"; 202*39a230aaSStefan Roese assigned-addresses = <0x82000800 0 0x80000 0 0x2000>; 203*39a230aaSStefan Roese reg = <0x2800 0 0 0 0>; 204*39a230aaSStefan Roese #address-cells = <3>; 205*39a230aaSStefan Roese #size-cells = <2>; 206*39a230aaSStefan Roese #interrupt-cells = <1>; 207*39a230aaSStefan Roese ranges = <0x82000000 0 0 0x82000000 0x5 0 1 0 208*39a230aaSStefan Roese 0x81000000 0 0 0x81000000 0x5 0 1 0>; 209*39a230aaSStefan Roese interrupt-map-mask = <0 0 0 0>; 210*39a230aaSStefan Roese interrupt-map = <0 0 0 0 &mpic 62>; 211*39a230aaSStefan Roese marvell,pcie-port = <1>; 212*39a230aaSStefan Roese marvell,pcie-lane = <0>; 213*39a230aaSStefan Roese clocks = <&gateclk 9>; 214*39a230aaSStefan Roese status = "disabled"; 215*39a230aaSStefan Roese }; 216*39a230aaSStefan Roese 217*39a230aaSStefan Roese pcie@6,0 { 218*39a230aaSStefan Roese device_type = "pci"; 219*39a230aaSStefan Roese assigned-addresses = <0x82000800 0 0x84000 0 0x2000>; 220*39a230aaSStefan Roese reg = <0x3000 0 0 0 0>; 221*39a230aaSStefan Roese #address-cells = <3>; 222*39a230aaSStefan Roese #size-cells = <2>; 223*39a230aaSStefan Roese #interrupt-cells = <1>; 224*39a230aaSStefan Roese ranges = <0x82000000 0 0 0x82000000 0x6 0 1 0 225*39a230aaSStefan Roese 0x81000000 0 0 0x81000000 0x6 0 1 0>; 226*39a230aaSStefan Roese interrupt-map-mask = <0 0 0 0>; 227*39a230aaSStefan Roese interrupt-map = <0 0 0 0 &mpic 63>; 228*39a230aaSStefan Roese marvell,pcie-port = <1>; 229*39a230aaSStefan Roese marvell,pcie-lane = <1>; 230*39a230aaSStefan Roese clocks = <&gateclk 10>; 231*39a230aaSStefan Roese status = "disabled"; 232*39a230aaSStefan Roese }; 233*39a230aaSStefan Roese 234*39a230aaSStefan Roese pcie@7,0 { 235*39a230aaSStefan Roese device_type = "pci"; 236*39a230aaSStefan Roese assigned-addresses = <0x82000800 0 0x88000 0 0x2000>; 237*39a230aaSStefan Roese reg = <0x3800 0 0 0 0>; 238*39a230aaSStefan Roese #address-cells = <3>; 239*39a230aaSStefan Roese #size-cells = <2>; 240*39a230aaSStefan Roese #interrupt-cells = <1>; 241*39a230aaSStefan Roese ranges = <0x82000000 0 0 0x82000000 0x7 0 1 0 242*39a230aaSStefan Roese 0x81000000 0 0 0x81000000 0x7 0 1 0>; 243*39a230aaSStefan Roese interrupt-map-mask = <0 0 0 0>; 244*39a230aaSStefan Roese interrupt-map = <0 0 0 0 &mpic 64>; 245*39a230aaSStefan Roese marvell,pcie-port = <1>; 246*39a230aaSStefan Roese marvell,pcie-lane = <2>; 247*39a230aaSStefan Roese clocks = <&gateclk 11>; 248*39a230aaSStefan Roese status = "disabled"; 249*39a230aaSStefan Roese }; 250*39a230aaSStefan Roese 251*39a230aaSStefan Roese pcie@8,0 { 252*39a230aaSStefan Roese device_type = "pci"; 253*39a230aaSStefan Roese assigned-addresses = <0x82000800 0 0x8c000 0 0x2000>; 254*39a230aaSStefan Roese reg = <0x4000 0 0 0 0>; 255*39a230aaSStefan Roese #address-cells = <3>; 256*39a230aaSStefan Roese #size-cells = <2>; 257*39a230aaSStefan Roese #interrupt-cells = <1>; 258*39a230aaSStefan Roese ranges = <0x82000000 0 0 0x82000000 0x8 0 1 0 259*39a230aaSStefan Roese 0x81000000 0 0 0x81000000 0x8 0 1 0>; 260*39a230aaSStefan Roese interrupt-map-mask = <0 0 0 0>; 261*39a230aaSStefan Roese interrupt-map = <0 0 0 0 &mpic 65>; 262*39a230aaSStefan Roese marvell,pcie-port = <1>; 263*39a230aaSStefan Roese marvell,pcie-lane = <3>; 264*39a230aaSStefan Roese clocks = <&gateclk 12>; 265*39a230aaSStefan Roese status = "disabled"; 266*39a230aaSStefan Roese }; 267*39a230aaSStefan Roese 268*39a230aaSStefan Roese pcie@9,0 { 269*39a230aaSStefan Roese device_type = "pci"; 270*39a230aaSStefan Roese assigned-addresses = <0x82000800 0 0x42000 0 0x2000>; 271*39a230aaSStefan Roese reg = <0x4800 0 0 0 0>; 272*39a230aaSStefan Roese #address-cells = <3>; 273*39a230aaSStefan Roese #size-cells = <2>; 274*39a230aaSStefan Roese #interrupt-cells = <1>; 275*39a230aaSStefan Roese ranges = <0x82000000 0 0 0x82000000 0x9 0 1 0 276*39a230aaSStefan Roese 0x81000000 0 0 0x81000000 0x9 0 1 0>; 277*39a230aaSStefan Roese interrupt-map-mask = <0 0 0 0>; 278*39a230aaSStefan Roese interrupt-map = <0 0 0 0 &mpic 99>; 279*39a230aaSStefan Roese marvell,pcie-port = <2>; 280*39a230aaSStefan Roese marvell,pcie-lane = <0>; 281*39a230aaSStefan Roese clocks = <&gateclk 26>; 282*39a230aaSStefan Roese status = "disabled"; 283*39a230aaSStefan Roese }; 284*39a230aaSStefan Roese }; 285*39a230aaSStefan Roese 286*39a230aaSStefan Roese internal-regs { 287*39a230aaSStefan Roese gpio0: gpio@18100 { 288*39a230aaSStefan Roese compatible = "marvell,orion-gpio"; 289*39a230aaSStefan Roese reg = <0x18100 0x40>; 290*39a230aaSStefan Roese ngpios = <32>; 291*39a230aaSStefan Roese gpio-controller; 292*39a230aaSStefan Roese #gpio-cells = <2>; 293*39a230aaSStefan Roese interrupt-controller; 294*39a230aaSStefan Roese #interrupt-cells = <2>; 295*39a230aaSStefan Roese interrupts = <82>, <83>, <84>, <85>; 296*39a230aaSStefan Roese }; 297*39a230aaSStefan Roese 298*39a230aaSStefan Roese gpio1: gpio@18140 { 299*39a230aaSStefan Roese compatible = "marvell,orion-gpio"; 300*39a230aaSStefan Roese reg = <0x18140 0x40>; 301*39a230aaSStefan Roese ngpios = <32>; 302*39a230aaSStefan Roese gpio-controller; 303*39a230aaSStefan Roese #gpio-cells = <2>; 304*39a230aaSStefan Roese interrupt-controller; 305*39a230aaSStefan Roese #interrupt-cells = <2>; 306*39a230aaSStefan Roese interrupts = <87>, <88>, <89>, <90>; 307*39a230aaSStefan Roese }; 308*39a230aaSStefan Roese 309*39a230aaSStefan Roese gpio2: gpio@18180 { 310*39a230aaSStefan Roese compatible = "marvell,orion-gpio"; 311*39a230aaSStefan Roese reg = <0x18180 0x40>; 312*39a230aaSStefan Roese ngpios = <3>; 313*39a230aaSStefan Roese gpio-controller; 314*39a230aaSStefan Roese #gpio-cells = <2>; 315*39a230aaSStefan Roese interrupt-controller; 316*39a230aaSStefan Roese #interrupt-cells = <2>; 317*39a230aaSStefan Roese interrupts = <91>; 318*39a230aaSStefan Roese }; 319*39a230aaSStefan Roese 320*39a230aaSStefan Roese eth3: ethernet@34000 { 321*39a230aaSStefan Roese compatible = "marvell,armada-xp-neta"; 322*39a230aaSStefan Roese reg = <0x34000 0x4000>; 323*39a230aaSStefan Roese interrupts = <14>; 324*39a230aaSStefan Roese clocks = <&gateclk 1>; 325*39a230aaSStefan Roese status = "disabled"; 326*39a230aaSStefan Roese }; 327*39a230aaSStefan Roese }; 328*39a230aaSStefan Roese }; 329*39a230aaSStefan Roese}; 330*39a230aaSStefan Roese 331*39a230aaSStefan Roese&pinctrl { 332*39a230aaSStefan Roese compatible = "marvell,mv78260-pinctrl"; 333*39a230aaSStefan Roese}; 334