xref: /rk3399_rockchip-uboot/arch/arm/dts/armada-385.dtsi (revision a69fdc7787bfa2f27eed74c2ee58c28ce932d502)
1*39a230aaSStefan Roese/*
2*39a230aaSStefan Roese * Device Tree Include file for Marvell Armada 385 SoC.
3*39a230aaSStefan Roese *
4*39a230aaSStefan Roese * Copyright (C) 2014 Marvell
5*39a230aaSStefan Roese *
6*39a230aaSStefan Roese * Lior Amsalem <alior@marvell.com>
7*39a230aaSStefan Roese * Gregory CLEMENT <gregory.clement@free-electrons.com>
8*39a230aaSStefan Roese * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
9*39a230aaSStefan Roese *
10*39a230aaSStefan Roese * This file is dual-licensed: you can use it either under the terms
11*39a230aaSStefan Roese * of the GPL or the X11 license, at your option. Note that this dual
12*39a230aaSStefan Roese * licensing only applies to this file, and not this project as a
13*39a230aaSStefan Roese * whole.
14*39a230aaSStefan Roese *
15*39a230aaSStefan Roese *  a) This file is free software; you can redistribute it and/or
16*39a230aaSStefan Roese *     modify it under the terms of the GNU General Public License as
17*39a230aaSStefan Roese *     published by the Free Software Foundation; either version 2 of the
18*39a230aaSStefan Roese *     License, or (at your option) any later version.
19*39a230aaSStefan Roese *
20*39a230aaSStefan Roese *     This file is distributed in the hope that it will be useful
21*39a230aaSStefan Roese *     but WITHOUT ANY WARRANTY; without even the implied warranty of
22*39a230aaSStefan Roese *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
23*39a230aaSStefan Roese *     GNU General Public License for more details.
24*39a230aaSStefan Roese *
25*39a230aaSStefan Roese * Or, alternatively
26*39a230aaSStefan Roese *
27*39a230aaSStefan Roese *  b) Permission is hereby granted, free of charge, to any person
28*39a230aaSStefan Roese *     obtaining a copy of this software and associated documentation
29*39a230aaSStefan Roese *     files (the "Software"), to deal in the Software without
30*39a230aaSStefan Roese *     restriction, including without limitation the rights to use
31*39a230aaSStefan Roese *     copy, modify, merge, publish, distribute, sublicense, and/or
32*39a230aaSStefan Roese *     sell copies of the Software, and to permit persons to whom the
33*39a230aaSStefan Roese *     Software is furnished to do so, subject to the following
34*39a230aaSStefan Roese *     conditions:
35*39a230aaSStefan Roese *
36*39a230aaSStefan Roese *     The above copyright notice and this permission notice shall be
37*39a230aaSStefan Roese *     included in all copies or substantial portions of the Software.
38*39a230aaSStefan Roese *
39*39a230aaSStefan Roese *     THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND
40*39a230aaSStefan Roese *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
41*39a230aaSStefan Roese *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
42*39a230aaSStefan Roese *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
43*39a230aaSStefan Roese *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY
44*39a230aaSStefan Roese *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
45*39a230aaSStefan Roese *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
46*39a230aaSStefan Roese *     OTHER DEALINGS IN THE SOFTWARE.
47*39a230aaSStefan Roese */
48*39a230aaSStefan Roese
49*39a230aaSStefan Roese#include "armada-38x.dtsi"
50*39a230aaSStefan Roese
51*39a230aaSStefan Roese/ {
52*39a230aaSStefan Roese	model = "Marvell Armada 385 family SoC";
53*39a230aaSStefan Roese	compatible = "marvell,armada385", "marvell,armada380";
54*39a230aaSStefan Roese
55*39a230aaSStefan Roese	cpus {
56*39a230aaSStefan Roese		#address-cells = <1>;
57*39a230aaSStefan Roese		#size-cells = <0>;
58*39a230aaSStefan Roese		enable-method = "marvell,armada-380-smp";
59*39a230aaSStefan Roese
60*39a230aaSStefan Roese		cpu@0 {
61*39a230aaSStefan Roese			device_type = "cpu";
62*39a230aaSStefan Roese			compatible = "arm,cortex-a9";
63*39a230aaSStefan Roese			reg = <0>;
64*39a230aaSStefan Roese		};
65*39a230aaSStefan Roese		cpu@1 {
66*39a230aaSStefan Roese			device_type = "cpu";
67*39a230aaSStefan Roese			compatible = "arm,cortex-a9";
68*39a230aaSStefan Roese			reg = <1>;
69*39a230aaSStefan Roese		};
70*39a230aaSStefan Roese	};
71*39a230aaSStefan Roese
72*39a230aaSStefan Roese	soc {
73*39a230aaSStefan Roese		internal-regs {
74*39a230aaSStefan Roese			pinctrl@18000 {
75*39a230aaSStefan Roese				compatible = "marvell,mv88f6820-pinctrl";
76*39a230aaSStefan Roese			};
77*39a230aaSStefan Roese		};
78*39a230aaSStefan Roese
79*39a230aaSStefan Roese		pcie-controller {
80*39a230aaSStefan Roese			compatible = "marvell,armada-370-pcie";
81*39a230aaSStefan Roese			status = "disabled";
82*39a230aaSStefan Roese			device_type = "pci";
83*39a230aaSStefan Roese
84*39a230aaSStefan Roese			#address-cells = <3>;
85*39a230aaSStefan Roese			#size-cells = <2>;
86*39a230aaSStefan Roese
87*39a230aaSStefan Roese			msi-parent = <&mpic>;
88*39a230aaSStefan Roese			bus-range = <0x00 0xff>;
89*39a230aaSStefan Roese
90*39a230aaSStefan Roese			ranges =
91*39a230aaSStefan Roese			       <0x82000000 0 0x80000 MBUS_ID(0xf0, 0x01) 0x80000 0 0x00002000
92*39a230aaSStefan Roese				0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000
93*39a230aaSStefan Roese				0x82000000 0 0x44000 MBUS_ID(0xf0, 0x01) 0x44000 0 0x00002000
94*39a230aaSStefan Roese				0x82000000 0 0x48000 MBUS_ID(0xf0, 0x01) 0x48000 0 0x00002000
95*39a230aaSStefan Roese				0x82000000 0x1 0     MBUS_ID(0x08, 0xe8) 0 1 0 /* Port 0 MEM */
96*39a230aaSStefan Roese				0x81000000 0x1 0     MBUS_ID(0x08, 0xe0) 0 1 0 /* Port 0 IO  */
97*39a230aaSStefan Roese				0x82000000 0x2 0     MBUS_ID(0x04, 0xe8) 0 1 0 /* Port 1 MEM */
98*39a230aaSStefan Roese				0x81000000 0x2 0     MBUS_ID(0x04, 0xe0) 0 1 0 /* Port 1 IO  */
99*39a230aaSStefan Roese				0x82000000 0x3 0     MBUS_ID(0x04, 0xd8) 0 1 0 /* Port 2 MEM */
100*39a230aaSStefan Roese				0x81000000 0x3 0     MBUS_ID(0x04, 0xd0) 0 1 0 /* Port 2 IO  */
101*39a230aaSStefan Roese				0x82000000 0x4 0     MBUS_ID(0x04, 0xb8) 0 1 0 /* Port 3 MEM */
102*39a230aaSStefan Roese				0x81000000 0x4 0     MBUS_ID(0x04, 0xb0) 0 1 0 /* Port 3 IO  */>;
103*39a230aaSStefan Roese
104*39a230aaSStefan Roese			/*
105*39a230aaSStefan Roese			 * This port can be either x4 or x1. When
106*39a230aaSStefan Roese			 * configured in x4 by the bootloader, then
107*39a230aaSStefan Roese			 * pcie@4,0 is not available.
108*39a230aaSStefan Roese			 */
109*39a230aaSStefan Roese			pcie@1,0 {
110*39a230aaSStefan Roese				device_type = "pci";
111*39a230aaSStefan Roese				assigned-addresses = <0x82000800 0 0x80000 0 0x2000>;
112*39a230aaSStefan Roese				reg = <0x0800 0 0 0 0>;
113*39a230aaSStefan Roese				#address-cells = <3>;
114*39a230aaSStefan Roese				#size-cells = <2>;
115*39a230aaSStefan Roese				#interrupt-cells = <1>;
116*39a230aaSStefan Roese				ranges = <0x82000000 0 0 0x82000000 0x1 0 1 0
117*39a230aaSStefan Roese					  0x81000000 0 0 0x81000000 0x1 0 1 0>;
118*39a230aaSStefan Roese				interrupt-map-mask = <0 0 0 0>;
119*39a230aaSStefan Roese				interrupt-map = <0 0 0 0 &gic GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
120*39a230aaSStefan Roese				marvell,pcie-port = <0>;
121*39a230aaSStefan Roese				marvell,pcie-lane = <0>;
122*39a230aaSStefan Roese				clocks = <&gateclk 8>;
123*39a230aaSStefan Roese				status = "disabled";
124*39a230aaSStefan Roese			};
125*39a230aaSStefan Roese
126*39a230aaSStefan Roese			/* x1 port */
127*39a230aaSStefan Roese			pcie@2,0 {
128*39a230aaSStefan Roese				device_type = "pci";
129*39a230aaSStefan Roese				assigned-addresses = <0x82000800 0 0x40000 0 0x2000>;
130*39a230aaSStefan Roese				reg = <0x1000 0 0 0 0>;
131*39a230aaSStefan Roese				#address-cells = <3>;
132*39a230aaSStefan Roese				#size-cells = <2>;
133*39a230aaSStefan Roese				#interrupt-cells = <1>;
134*39a230aaSStefan Roese				ranges = <0x82000000 0 0 0x82000000 0x2 0 1 0
135*39a230aaSStefan Roese					  0x81000000 0 0 0x81000000 0x2 0 1 0>;
136*39a230aaSStefan Roese				interrupt-map-mask = <0 0 0 0>;
137*39a230aaSStefan Roese				interrupt-map = <0 0 0 0 &gic GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
138*39a230aaSStefan Roese				marvell,pcie-port = <1>;
139*39a230aaSStefan Roese				marvell,pcie-lane = <0>;
140*39a230aaSStefan Roese				clocks = <&gateclk 5>;
141*39a230aaSStefan Roese				status = "disabled";
142*39a230aaSStefan Roese			};
143*39a230aaSStefan Roese
144*39a230aaSStefan Roese			/* x1 port */
145*39a230aaSStefan Roese			pcie@3,0 {
146*39a230aaSStefan Roese				device_type = "pci";
147*39a230aaSStefan Roese				assigned-addresses = <0x82000800 0 0x44000 0 0x2000>;
148*39a230aaSStefan Roese				reg = <0x1800 0 0 0 0>;
149*39a230aaSStefan Roese				#address-cells = <3>;
150*39a230aaSStefan Roese				#size-cells = <2>;
151*39a230aaSStefan Roese				#interrupt-cells = <1>;
152*39a230aaSStefan Roese				ranges = <0x82000000 0 0 0x82000000 0x3 0 1 0
153*39a230aaSStefan Roese					  0x81000000 0 0 0x81000000 0x3 0 1 0>;
154*39a230aaSStefan Roese				interrupt-map-mask = <0 0 0 0>;
155*39a230aaSStefan Roese				interrupt-map = <0 0 0 0 &gic GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
156*39a230aaSStefan Roese				marvell,pcie-port = <2>;
157*39a230aaSStefan Roese				marvell,pcie-lane = <0>;
158*39a230aaSStefan Roese				clocks = <&gateclk 6>;
159*39a230aaSStefan Roese				status = "disabled";
160*39a230aaSStefan Roese			};
161*39a230aaSStefan Roese
162*39a230aaSStefan Roese			/*
163*39a230aaSStefan Roese			 * x1 port only available when pcie@1,0 is
164*39a230aaSStefan Roese			 * configured as a x1 port
165*39a230aaSStefan Roese			 */
166*39a230aaSStefan Roese			pcie@4,0 {
167*39a230aaSStefan Roese				device_type = "pci";
168*39a230aaSStefan Roese				assigned-addresses = <0x82000800 0 0x48000 0 0x2000>;
169*39a230aaSStefan Roese				reg = <0x2000 0 0 0 0>;
170*39a230aaSStefan Roese				#address-cells = <3>;
171*39a230aaSStefan Roese				#size-cells = <2>;
172*39a230aaSStefan Roese				#interrupt-cells = <1>;
173*39a230aaSStefan Roese				ranges = <0x82000000 0 0 0x82000000 0x4 0 1 0
174*39a230aaSStefan Roese					  0x81000000 0 0 0x81000000 0x4 0 1 0>;
175*39a230aaSStefan Roese				interrupt-map-mask = <0 0 0 0>;
176*39a230aaSStefan Roese				interrupt-map = <0 0 0 0 &gic GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
177*39a230aaSStefan Roese				marvell,pcie-port = <3>;
178*39a230aaSStefan Roese				marvell,pcie-lane = <0>;
179*39a230aaSStefan Roese				clocks = <&gateclk 7>;
180*39a230aaSStefan Roese				status = "disabled";
181*39a230aaSStefan Roese			};
182*39a230aaSStefan Roese		};
183*39a230aaSStefan Roese	};
184*39a230aaSStefan Roese};
185