xref: /rk3399_rockchip-uboot/arch/arm/cpu/pxa/cache.c (revision 3a649407a49b041ceb826d55b5919dc8297f8965)
19cfc0598SVasily Khoruzhick /*
29cfc0598SVasily Khoruzhick  * (C) Copyright 2016 Vasily Khoruzhick <anarsoul@gmail.com>
39cfc0598SVasily Khoruzhick  *
49cfc0598SVasily Khoruzhick  * SPDX-License-Identifier:	GPL-2.0+
59cfc0598SVasily Khoruzhick  */
69cfc0598SVasily Khoruzhick 
79cfc0598SVasily Khoruzhick #include <linux/types.h>
89cfc0598SVasily Khoruzhick #include <common.h>
99cfc0598SVasily Khoruzhick 
109cfc0598SVasily Khoruzhick #ifndef CONFIG_SYS_DCACHE_OFF
invalidate_dcache_all(void)119cfc0598SVasily Khoruzhick void invalidate_dcache_all(void)
129cfc0598SVasily Khoruzhick {
139cfc0598SVasily Khoruzhick 	/* Flush/Invalidate I cache */
149cfc0598SVasily Khoruzhick 	asm volatile("mcr p15, 0, %0, c7, c5, 0\n" : : "r"(0));
159cfc0598SVasily Khoruzhick 	/* Flush/Invalidate D cache */
169cfc0598SVasily Khoruzhick 	asm volatile("mcr p15, 0, %0, c7, c6, 0\n" : : "r"(0));
179cfc0598SVasily Khoruzhick }
189cfc0598SVasily Khoruzhick 
flush_dcache_all(void)199cfc0598SVasily Khoruzhick void flush_dcache_all(void)
209cfc0598SVasily Khoruzhick {
219cfc0598SVasily Khoruzhick 	return invalidate_dcache_all();
229cfc0598SVasily Khoruzhick }
239cfc0598SVasily Khoruzhick 
invalidate_dcache_range(unsigned long start,unsigned long stop)249cfc0598SVasily Khoruzhick void invalidate_dcache_range(unsigned long start, unsigned long stop)
259cfc0598SVasily Khoruzhick {
269cfc0598SVasily Khoruzhick 	start &= ~(CONFIG_SYS_CACHELINE_SIZE - 1);
279cfc0598SVasily Khoruzhick 	stop &= ~(CONFIG_SYS_CACHELINE_SIZE - 1);
289cfc0598SVasily Khoruzhick 
299cfc0598SVasily Khoruzhick 	while (start <= stop) {
309cfc0598SVasily Khoruzhick 		asm volatile("mcr p15, 0, %0, c7, c6, 1\n" : : "r"(start));
319cfc0598SVasily Khoruzhick 		start += CONFIG_SYS_CACHELINE_SIZE;
329cfc0598SVasily Khoruzhick 	}
339cfc0598SVasily Khoruzhick }
349cfc0598SVasily Khoruzhick 
flush_dcache_range(unsigned long start,unsigned long stop)359cfc0598SVasily Khoruzhick void flush_dcache_range(unsigned long start, unsigned long stop)
369cfc0598SVasily Khoruzhick {
379cfc0598SVasily Khoruzhick 	return invalidate_dcache_range(start, stop);
389cfc0598SVasily Khoruzhick }
399cfc0598SVasily Khoruzhick #else /* #ifndef CONFIG_SYS_DCACHE_OFF */
invalidate_dcache_all(void)409cfc0598SVasily Khoruzhick void invalidate_dcache_all(void)
419cfc0598SVasily Khoruzhick {
429cfc0598SVasily Khoruzhick }
439cfc0598SVasily Khoruzhick 
flush_dcache_all(void)449cfc0598SVasily Khoruzhick void flush_dcache_all(void)
459cfc0598SVasily Khoruzhick {
469cfc0598SVasily Khoruzhick }
479cfc0598SVasily Khoruzhick #endif /* #ifndef CONFIG_SYS_DCACHE_OFF */
489cfc0598SVasily Khoruzhick 
499cfc0598SVasily Khoruzhick /*
509cfc0598SVasily Khoruzhick  * Stub implementations for l2 cache operations
519cfc0598SVasily Khoruzhick  */
529cfc0598SVasily Khoruzhick 
l2_cache_disable(void)539cfc0598SVasily Khoruzhick __weak void l2_cache_disable(void) {}
549cfc0598SVasily Khoruzhick 
55*3a649407STom Rini #if CONFIG_IS_ENABLED(SYS_THUMB_BUILD)
invalidate_l2_cache(void)569cfc0598SVasily Khoruzhick __weak void invalidate_l2_cache(void) {}
579cfc0598SVasily Khoruzhick #endif
58