xref: /rk3399_rockchip-uboot/arch/arm/cpu/armv8/zynqmp/spl.c (revision 1a4f6af8bfd44c8ae6e87a81ff125eed47042cc5)
1e6a9ed04SMichal Simek /*
2e6a9ed04SMichal Simek  * Copyright 2015 - 2016 Xilinx, Inc.
3e6a9ed04SMichal Simek  *
4e6a9ed04SMichal Simek  * Michal Simek <michal.simek@xilinx.com>
5e6a9ed04SMichal Simek  *
6e6a9ed04SMichal Simek  * SPDX-License-Identifier:	GPL-2.0+
7e6a9ed04SMichal Simek  */
8e6a9ed04SMichal Simek 
9e6a9ed04SMichal Simek #include <common.h>
10e6a9ed04SMichal Simek #include <debug_uart.h>
11e6a9ed04SMichal Simek #include <spl.h>
12e6a9ed04SMichal Simek 
13e6a9ed04SMichal Simek #include <asm/io.h>
14e6a9ed04SMichal Simek #include <asm/spl.h>
15e6a9ed04SMichal Simek #include <asm/arch/hardware.h>
16e6a9ed04SMichal Simek #include <asm/arch/sys_proto.h>
17e6a9ed04SMichal Simek 
board_init_f(ulong dummy)18e6a9ed04SMichal Simek void board_init_f(ulong dummy)
19e6a9ed04SMichal Simek {
2055de0929SMichal Simek 	board_early_init_f();
21e6a9ed04SMichal Simek 	board_early_init_r();
22e6a9ed04SMichal Simek 
23e6a9ed04SMichal Simek #ifdef CONFIG_DEBUG_UART
24e6a9ed04SMichal Simek 	/* Uart debug for sure */
25e6a9ed04SMichal Simek 	debug_uart_init();
26e6a9ed04SMichal Simek 	puts("Debug uart enabled\n"); /* or printch() */
27e6a9ed04SMichal Simek #endif
28e6a9ed04SMichal Simek 	/* Delay is required for clocks to be propagated */
29e6a9ed04SMichal Simek 	udelay(1000000);
30e6a9ed04SMichal Simek 
31e6a9ed04SMichal Simek 	/* Clear the BSS */
32e6a9ed04SMichal Simek 	memset(__bss_start, 0, __bss_end - __bss_start);
33e6a9ed04SMichal Simek 
34e6a9ed04SMichal Simek 	/* No need to call timer init - it is empty for ZynqMP */
35e6a9ed04SMichal Simek 	board_init_r(NULL, 0);
36e6a9ed04SMichal Simek }
37e6a9ed04SMichal Simek 
ps_mode_reset(ulong mode)3848255f52SMichal Simek static void ps_mode_reset(ulong mode)
3948255f52SMichal Simek {
4048255f52SMichal Simek 	writel(mode << ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_EN_SHIFT,
4148255f52SMichal Simek 	       &crlapb_base->boot_pin_ctrl);
4248255f52SMichal Simek 	udelay(5);
4348255f52SMichal Simek 	writel(mode << ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_VAL_SHIFT |
4448255f52SMichal Simek 	       mode << ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_EN_SHIFT,
4548255f52SMichal Simek 	       &crlapb_base->boot_pin_ctrl);
4648255f52SMichal Simek }
4748255f52SMichal Simek 
4848255f52SMichal Simek /*
4948255f52SMichal Simek  * Set default PS_MODE1 which is used for USB ULPI phy reset
5048255f52SMichal Simek  * Also other resets can be connected to this certain pin
5148255f52SMichal Simek  */
5248255f52SMichal Simek #ifndef MODE_RESET
5348255f52SMichal Simek # define MODE_RESET	PS_MODE1
5448255f52SMichal Simek #endif
5548255f52SMichal Simek 
56e6a9ed04SMichal Simek #ifdef CONFIG_SPL_BOARD_INIT
spl_board_init(void)57e6a9ed04SMichal Simek void spl_board_init(void)
58e6a9ed04SMichal Simek {
59e6a9ed04SMichal Simek 	preloader_console_init();
6048255f52SMichal Simek 	ps_mode_reset(MODE_RESET);
61e6a9ed04SMichal Simek 	board_init();
62e6a9ed04SMichal Simek }
63e6a9ed04SMichal Simek #endif
64e6a9ed04SMichal Simek 
spl_boot_device(void)65e6a9ed04SMichal Simek u32 spl_boot_device(void)
66e6a9ed04SMichal Simek {
67e6a9ed04SMichal Simek 	u32 reg = 0;
68e6a9ed04SMichal Simek 	u8 bootmode;
69e6a9ed04SMichal Simek 
707f491d7bSMichal Simek #if defined(CONFIG_SPL_ZYNQMP_ALT_BOOTMODE_ENABLED)
717f491d7bSMichal Simek 	/* Change default boot mode at run-time */
7247359a03SMichal Simek 	writel(CONFIG_SPL_ZYNQMP_ALT_BOOTMODE << BOOT_MODE_ALT_SHIFT,
737f491d7bSMichal Simek 	       &crlapb_base->boot_mode);
747f491d7bSMichal Simek #endif
757f491d7bSMichal Simek 
76e6a9ed04SMichal Simek 	reg = readl(&crlapb_base->boot_mode);
7747359a03SMichal Simek 	if (reg >> BOOT_MODE_ALT_SHIFT)
7847359a03SMichal Simek 		reg >>= BOOT_MODE_ALT_SHIFT;
7947359a03SMichal Simek 
80e6a9ed04SMichal Simek 	bootmode = reg & BOOT_MODES_MASK;
81e6a9ed04SMichal Simek 
82e6a9ed04SMichal Simek 	switch (bootmode) {
83e6a9ed04SMichal Simek 	case JTAG_MODE:
84e6a9ed04SMichal Simek 		return BOOT_DEVICE_RAM;
85e6a9ed04SMichal Simek #ifdef CONFIG_SPL_MMC_SUPPORT
86e6a9ed04SMichal Simek 	case SD_MODE1:
87b0259c84SMichal Simek 	case SD1_LSHFT_MODE: /* not working on silicon v1 */
88e3fdf5d0SJean-Francois Dagenais /* if both controllers enabled, then these two are the second controller */
89e3fdf5d0SJean-Francois Dagenais #if defined(CONFIG_ZYNQ_SDHCI0) && defined(CONFIG_ZYNQ_SDHCI1)
90e3fdf5d0SJean-Francois Dagenais 		return BOOT_DEVICE_MMC2;
91e3fdf5d0SJean-Francois Dagenais /* else, fall through, the one SDHCI controller that is enabled is number 1 */
92e3fdf5d0SJean-Francois Dagenais #endif
93e3fdf5d0SJean-Francois Dagenais 	case SD_MODE:
94e3fdf5d0SJean-Francois Dagenais 	case EMMC_MODE:
95e6a9ed04SMichal Simek 		return BOOT_DEVICE_MMC1;
96e6a9ed04SMichal Simek #endif
97*09b32b41SAndrew F. Davis #ifdef CONFIG_SPL_DFU
98d58fc12eSMichal Simek 	case USB_MODE:
99d58fc12eSMichal Simek 		return BOOT_DEVICE_DFU;
100d58fc12eSMichal Simek #endif
1012661081cSMichal Simek #ifdef CONFIG_SPL_SATA_SUPPORT
1022661081cSMichal Simek 	case SW_SATA_MODE:
1032661081cSMichal Simek 		return BOOT_DEVICE_SATA;
1042661081cSMichal Simek #endif
105e6a9ed04SMichal Simek 	default:
106e6a9ed04SMichal Simek 		printf("Invalid Boot Mode:0x%x\n", bootmode);
107e6a9ed04SMichal Simek 		break;
108e6a9ed04SMichal Simek 	}
109e6a9ed04SMichal Simek 
110e6a9ed04SMichal Simek 	return 0;
111e6a9ed04SMichal Simek }
112e6a9ed04SMichal Simek 
spl_boot_mode(const u32 boot_device)1132b1cdafaSMarek Vasut u32 spl_boot_mode(const u32 boot_device)
114e6a9ed04SMichal Simek {
1158bf62ae7SJean-Francois Dagenais 	switch (boot_device) {
116e6a9ed04SMichal Simek 	case BOOT_DEVICE_RAM:
117e6a9ed04SMichal Simek 		return 0;
118e6a9ed04SMichal Simek 	case BOOT_DEVICE_MMC1:
119e3fdf5d0SJean-Francois Dagenais 	case BOOT_DEVICE_MMC2:
120e6a9ed04SMichal Simek 		return MMCSD_MODE_FS;
121e6a9ed04SMichal Simek 	default:
122e6a9ed04SMichal Simek 		puts("spl: error: unsupported device\n");
123e6a9ed04SMichal Simek 		hang();
124e6a9ed04SMichal Simek 	}
125e6a9ed04SMichal Simek }
126e6a9ed04SMichal Simek 
psu_init(void)127e6a9ed04SMichal Simek __weak void psu_init(void)
128e6a9ed04SMichal Simek {
129e6a9ed04SMichal Simek 	 /*
130e6a9ed04SMichal Simek 	  * This function is overridden by the one in
131e6a9ed04SMichal Simek 	  * board/xilinx/zynqmp/(platform)/psu_init_gpl.c, if it exists.
132e6a9ed04SMichal Simek 	  */
133e6a9ed04SMichal Simek }
134e6a9ed04SMichal Simek 
135e6a9ed04SMichal Simek #ifdef CONFIG_SPL_OS_BOOT
spl_start_uboot(void)136e6a9ed04SMichal Simek int spl_start_uboot(void)
137e6a9ed04SMichal Simek {
138509d4b95SMichal Simek 	handoff_setup();
139509d4b95SMichal Simek 
140e6a9ed04SMichal Simek 	return 0;
141e6a9ed04SMichal Simek }
142e6a9ed04SMichal Simek #endif
143e6a9ed04SMichal Simek 
144e6a9ed04SMichal Simek #ifdef CONFIG_SPL_LOAD_FIT
board_fit_config_name_match(const char * name)145e6a9ed04SMichal Simek int board_fit_config_name_match(const char *name)
146e6a9ed04SMichal Simek {
147e6a9ed04SMichal Simek 	/* Just empty function now - can't decide what to choose */
148e6a9ed04SMichal Simek 	debug("%s: %s\n", __func__, name);
149e6a9ed04SMichal Simek 
150e6a9ed04SMichal Simek 	return 0;
151e6a9ed04SMichal Simek }
152e6a9ed04SMichal Simek #endif
153