xref: /rk3399_rockchip-uboot/arch/arm/cpu/armv8/fsl-layerscape/doc/README.soc (revision 380e86f361e4e2aef83295972863654fde157560)
1ddd8a080SPrabhakar KushwahaSoC overview
2ddd8a080SPrabhakar Kushwaha
3ddd8a080SPrabhakar Kushwaha	1. LS1043A
4ddd8a080SPrabhakar Kushwaha	2. LS2080A
5b7f2bbffSPrabhakar Kushwaha	3. LS1012A
6b528b937SMingkai Hu	4. LS1046A
79ae836cdSPriyanka Jain	5. LS2088A
8*e809e747SPriyanka Jain	6. LS2081A
9ddd8a080SPrabhakar Kushwaha
10ddd8a080SPrabhakar KushwahaLS1043A
11ddd8a080SPrabhakar Kushwaha---------
12ddd8a080SPrabhakar KushwahaThe LS1043A integrated multicore processor combines four ARM Cortex-A53
13ddd8a080SPrabhakar Kushwahaprocessor cores with datapath acceleration optimized for L2/3 packet
14ddd8a080SPrabhakar Kushwahaprocessing, single pass security offload and robust traffic management
15ddd8a080SPrabhakar Kushwahaand quality of service.
16ddd8a080SPrabhakar Kushwaha
17ddd8a080SPrabhakar KushwahaThe LS1043A SoC includes the following function and features:
18ddd8a080SPrabhakar Kushwaha - Four 64-bit ARM Cortex-A53 CPUs
19ddd8a080SPrabhakar Kushwaha - 1 MB unified L2 Cache
20ddd8a080SPrabhakar Kushwaha - One 32-bit DDR3L/DDR4 SDRAM memory controllers with ECC and interleaving
21ddd8a080SPrabhakar Kushwaha   support
22ddd8a080SPrabhakar Kushwaha - Data Path Acceleration Architecture (DPAA) incorporating acceleration the
23ddd8a080SPrabhakar Kushwaha   the following functions:
24ddd8a080SPrabhakar Kushwaha   - Packet parsing, classification, and distribution (FMan)
25ddd8a080SPrabhakar Kushwaha   - Queue management for scheduling, packet sequencing, and congestion
26ddd8a080SPrabhakar Kushwaha     management (QMan)
27ddd8a080SPrabhakar Kushwaha   - Hardware buffer management for buffer allocation and de-allocation (BMan)
28ddd8a080SPrabhakar Kushwaha   - Cryptography acceleration (SEC)
29ddd8a080SPrabhakar Kushwaha - Ethernet interfaces by FMan
30ddd8a080SPrabhakar Kushwaha   - Up to 1 x XFI supporting 10G interface
31ddd8a080SPrabhakar Kushwaha   - Up to 1 x QSGMII
32ddd8a080SPrabhakar Kushwaha   - Up to 4 x SGMII supporting 1000Mbps
33ddd8a080SPrabhakar Kushwaha   - Up to 2 x SGMII supporting 2500Mbps
34ddd8a080SPrabhakar Kushwaha   - Up to 2 x RGMII supporting 1000Mbps
35ddd8a080SPrabhakar Kushwaha - High-speed peripheral interfaces
36ddd8a080SPrabhakar Kushwaha   - Three PCIe 2.0 controllers, one supporting x4 operation
37ddd8a080SPrabhakar Kushwaha   - One serial ATA (SATA 3.0) controllers
38ddd8a080SPrabhakar Kushwaha - Additional peripheral interfaces
39ddd8a080SPrabhakar Kushwaha   - Three high-speed USB 3.0 controllers with integrated PHY
40ddd8a080SPrabhakar Kushwaha   - Enhanced secure digital host controller (eSDXC/eMMC)
41ddd8a080SPrabhakar Kushwaha   - Quad Serial Peripheral Interface (QSPI) Controller
42ddd8a080SPrabhakar Kushwaha   - Serial peripheral interface (SPI) controller
43ddd8a080SPrabhakar Kushwaha   - Four I2C controllers
44ddd8a080SPrabhakar Kushwaha   - Two DUARTs
45ddd8a080SPrabhakar Kushwaha   - Integrated flash controller supporting NAND and NOR flash
46ddd8a080SPrabhakar Kushwaha - QorIQ platform's trust architecture 2.1
47ddd8a080SPrabhakar Kushwaha
48ddd8a080SPrabhakar KushwahaLS2080A
49ddd8a080SPrabhakar Kushwaha--------
50ddd8a080SPrabhakar KushwahaThe LS2080A integrated multicore processor combines eight ARM Cortex-A57
51ddd8a080SPrabhakar Kushwahaprocessor cores with high-performance data path acceleration logic and network
52ddd8a080SPrabhakar Kushwahaand peripheral bus interfaces required for networking, telecom/datacom,
53ddd8a080SPrabhakar Kushwahawireless infrastructure, and mil/aerospace applications.
54ddd8a080SPrabhakar Kushwaha
55ddd8a080SPrabhakar KushwahaThe LS2080A SoC includes the following function and features:
56ddd8a080SPrabhakar Kushwaha
57ddd8a080SPrabhakar Kushwaha - Eight 64-bit ARM Cortex-A57 CPUs
58ddd8a080SPrabhakar Kushwaha - 1 MB platform cache with ECC
59ddd8a080SPrabhakar Kushwaha - Two 64-bit DDR4 SDRAM memory controllers with ECC and interleaving support
60ddd8a080SPrabhakar Kushwaha - One secondary 32-bit DDR4 SDRAM memory controller, intended for use by
61ddd8a080SPrabhakar Kushwaha  the AIOP
62ddd8a080SPrabhakar Kushwaha - Data path acceleration architecture (DPAA2) incorporating acceleration for
63ddd8a080SPrabhakar Kushwaha the following functions:
64ddd8a080SPrabhakar Kushwaha   - Packet parsing, classification, and distribution (WRIOP)
65ddd8a080SPrabhakar Kushwaha   - Queue and Hardware buffer management for scheduling, packet sequencing, and
66ddd8a080SPrabhakar Kushwaha     congestion management, buffer allocation and de-allocation (QBMan)
67ddd8a080SPrabhakar Kushwaha   - Cryptography acceleration (SEC) at up to 10 Gbps
68ddd8a080SPrabhakar Kushwaha   - RegEx pattern matching acceleration (PME) at up to 10 Gbps
69ddd8a080SPrabhakar Kushwaha   - Decompression/compression acceleration (DCE) at up to 20 Gbps
70ddd8a080SPrabhakar Kushwaha   - Accelerated I/O processing (AIOP) at up to 20 Gbps
71ddd8a080SPrabhakar Kushwaha   - QDMA engine
72ddd8a080SPrabhakar Kushwaha - 16 SerDes lanes at up to 10.3125 GHz
73ddd8a080SPrabhakar Kushwaha - Ethernet interfaces
74ddd8a080SPrabhakar Kushwaha   - Up to eight 10 Gbps Ethernet MACs
75ddd8a080SPrabhakar Kushwaha   - Up to eight 1 / 2.5 Gbps Ethernet MACs
76ddd8a080SPrabhakar Kushwaha - High-speed peripheral interfaces
77ddd8a080SPrabhakar Kushwaha   - Four PCIe 3.0 controllers, one supporting SR-IOV
78ddd8a080SPrabhakar Kushwaha - Additional peripheral interfaces
79ddd8a080SPrabhakar Kushwaha   - Two serial ATA (SATA 3.0) controllers
80ddd8a080SPrabhakar Kushwaha   - Two high-speed USB 3.0 controllers with integrated PHY
81ddd8a080SPrabhakar Kushwaha   - Enhanced secure digital host controller (eSDXC/eMMC)
82ddd8a080SPrabhakar Kushwaha   - Serial peripheral interface (SPI) controller
83ddd8a080SPrabhakar Kushwaha   - Quad Serial Peripheral Interface (QSPI) Controller
84ddd8a080SPrabhakar Kushwaha   - Four I2C controllers
85ddd8a080SPrabhakar Kushwaha   - Two DUARTs
86ddd8a080SPrabhakar Kushwaha   - Integrated flash controller (IFC 2.0) supporting NAND and NOR flash
87ddd8a080SPrabhakar Kushwaha - Support for hardware virtualization and partitioning enforcement
88ddd8a080SPrabhakar Kushwaha - QorIQ platform's trust architecture 3.0
89ddd8a080SPrabhakar Kushwaha - Service processor (SP) provides pre-boot initialization and secure-boot
90ddd8a080SPrabhakar Kushwaha  capabilities
91b7f2bbffSPrabhakar Kushwaha
92b7f2bbffSPrabhakar KushwahaLS1012A
93b7f2bbffSPrabhakar Kushwaha--------
94b7f2bbffSPrabhakar KushwahaThe LS1012A features an advanced 64-bit ARM v8 Cortex-
95b7f2bbffSPrabhakar KushwahaA53 processor, with 32 KB of parity protected L1-I cache,
96b7f2bbffSPrabhakar Kushwaha32 KB of ECC protected L1-D cache, as well as 256 KB of
97b7f2bbffSPrabhakar KushwahaECC protected L2 cache.
98b7f2bbffSPrabhakar Kushwaha
99b7f2bbffSPrabhakar KushwahaThe LS1012A SoC includes the following function and features:
100b7f2bbffSPrabhakar Kushwaha - One 64-bit ARM v8 Cortex-A53 core with the following capabilities:
101b7f2bbffSPrabhakar Kushwaha - ARM v8 cryptography extensions
102b7f2bbffSPrabhakar Kushwaha - One 16-bit DDR3L SDRAM memory controller, Up to 1.0 GT/s, Supports
103b7f2bbffSPrabhakar Kushwaha    16-/8-bit operation (no ECC support)
104b7f2bbffSPrabhakar Kushwaha - ARM core-link CCI-400 cache coherent interconnect
105b7f2bbffSPrabhakar Kushwaha - Packet Forwarding Engine (PFE)
106b7f2bbffSPrabhakar Kushwaha - Cryptography acceleration (SEC)
107b7f2bbffSPrabhakar Kushwaha - Ethernet interfaces supported by PFE:
108b7f2bbffSPrabhakar Kushwaha - One Configurable x3 SerDes:
109b7f2bbffSPrabhakar Kushwaha    Two Serdes PLLs supported for usage by any SerDes data lane
110b7f2bbffSPrabhakar Kushwaha    Support for up to 6 GBaud operation
111b7f2bbffSPrabhakar Kushwaha - High-speed peripheral interfaces:
112b7f2bbffSPrabhakar Kushwaha     - One PCI Express Gen2 controller, supporting x1 operation
113b7f2bbffSPrabhakar Kushwaha     - One serial ATA (SATA Gen 3.0) controller
114b7f2bbffSPrabhakar Kushwaha     - One USB 3.0/2.0 controller with integrated PHY
115b7f2bbffSPrabhakar Kushwaha     - One USB 2.0 controller with ULPI interface. .
116b7f2bbffSPrabhakar Kushwaha - Additional peripheral interfaces:
117b7f2bbffSPrabhakar Kushwaha    - One quad serial peripheral interface (QuadSPI) controller
118b7f2bbffSPrabhakar Kushwaha    - One serial peripheral interface (SPI) controller
119b7f2bbffSPrabhakar Kushwaha    - Two enhanced secure digital host controllers
120b7f2bbffSPrabhakar Kushwaha    - Two I2C controllers
121b7f2bbffSPrabhakar Kushwaha    - One 16550 compliant DUART (two UART interfaces)
122b7f2bbffSPrabhakar Kushwaha    - Two general purpose IOs (GPIO)
123b7f2bbffSPrabhakar Kushwaha    - Two FlexTimers
124b7f2bbffSPrabhakar Kushwaha    - Five synchronous audio interfaces (SAI)
125b7f2bbffSPrabhakar Kushwaha    - Pre-boot loader (PBL) provides pre-boot initialization and RCW loading
126b7f2bbffSPrabhakar Kushwaha    - Single-source clocking solution enabling generation of core, platform,
127b7f2bbffSPrabhakar Kushwaha    DDR, SerDes, and USB clocks from a single external crystal and internal
128b7f2bbffSPrabhakar Kushwaha    crystaloscillator
129b7f2bbffSPrabhakar Kushwaha    - Thermal monitor unit (TMU) with +/- 3C accuracy
130b7f2bbffSPrabhakar Kushwaha    - Two WatchDog timers
131b7f2bbffSPrabhakar Kushwaha    - ARM generic timer
132b7f2bbffSPrabhakar Kushwaha - QorIQ platform's trust architecture 2.1
133b528b937SMingkai Hu
134b528b937SMingkai HuLS1046A
135b528b937SMingkai Hu--------
136b528b937SMingkai HuThe LS1046A integrated multicore processor combines four ARM Cortex-A72
137b528b937SMingkai Huprocessor cores with datapath acceleration optimized for L2/3 packet
138b528b937SMingkai Huprocessing, single pass security offload and robust traffic management
139b528b937SMingkai Huand quality of service.
140b528b937SMingkai Hu
141b528b937SMingkai HuThe LS1046A SoC includes the following function and features:
142b528b937SMingkai Hu - Four 64-bit ARM Cortex-A72 CPUs
143b528b937SMingkai Hu - 2 MB unified L2 Cache
144b528b937SMingkai Hu - One 64-bit DDR4 SDRAM memory controllers with ECC and interleaving
145b528b937SMingkai Hu   support
146b528b937SMingkai Hu - Data Path Acceleration Architecture (DPAA) incorporating acceleration the
147b528b937SMingkai Hu   the following functions:
148b528b937SMingkai Hu   - Packet parsing, classification, and distribution (FMan)
149b528b937SMingkai Hu   - Queue management for scheduling, packet sequencing, and congestion
150b528b937SMingkai Hu     management (QMan)
151b528b937SMingkai Hu   - Hardware buffer management for buffer allocation and de-allocation (BMan)
152b528b937SMingkai Hu   - Cryptography acceleration (SEC)
153b528b937SMingkai Hu - Two Configurable x4 SerDes
154b528b937SMingkai Hu   - Two PLLs per four-lane SerDes
155b528b937SMingkai Hu   - Support for 10G operation
156b528b937SMingkai Hu - Ethernet interfaces by FMan
157b528b937SMingkai Hu   - Up to 2 x XFI supporting 10G interface (MAC 9, 10)
158b528b937SMingkai Hu   - Up to 1 x QSGMII (MAC 5, 6, 10, 1)
159b528b937SMingkai Hu   - Up to 4 x SGMII supporting 1000Mbps (MAC 5, 6, 9, 10)
160b528b937SMingkai Hu   - Up to 3 x SGMII supporting 2500Mbps (MAC 5, 9, 10)
161b528b937SMingkai Hu   - Up to 2 x RGMII supporting 1000Mbps (MAC 3, 4)
162b528b937SMingkai Hu - High-speed peripheral interfaces
163b528b937SMingkai Hu   - Three PCIe 3.0 controllers, one supporting x4 operation
164b528b937SMingkai Hu   - One serial ATA (SATA 3.0) controllers
165b528b937SMingkai Hu - Additional peripheral interfaces
166b528b937SMingkai Hu   - Three high-speed USB 3.0 controllers with integrated PHY
167b528b937SMingkai Hu   - Enhanced secure digital host controller (eSDXC/eMMC)
168b528b937SMingkai Hu   - Quad Serial Peripheral Interface (QSPI) Controller
169b528b937SMingkai Hu   - Serial peripheral interface (SPI) controller
170b528b937SMingkai Hu   - Four I2C controllers
171b528b937SMingkai Hu   - Two DUARTs
172b528b937SMingkai Hu   - Integrated flash controller (IFC) supporting NAND and NOR flash
173b528b937SMingkai Hu - QorIQ platform's trust architecture 2.1
1749ae836cdSPriyanka Jain
1759ae836cdSPriyanka JainLS2088A
1769ae836cdSPriyanka Jain--------
1779ae836cdSPriyanka JainThe LS2088A integrated multicore processor combines eight ARM Cortex-A72
1789ae836cdSPriyanka Jainprocessor cores with high-performance data path acceleration logic and network
1799ae836cdSPriyanka Jainand peripheral bus interfaces required for networking, telecom/datacom,
1809ae836cdSPriyanka Jainwireless infrastructure, and mil/aerospace applications.
1819ae836cdSPriyanka Jain
1829ae836cdSPriyanka JainThe LS2088A SoC includes the following function and features:
1839ae836cdSPriyanka Jain
1849ae836cdSPriyanka Jain - Eight 64-bit ARM Cortex-A72 CPUs
1859ae836cdSPriyanka Jain - 1 MB platform cache with ECC
1869ae836cdSPriyanka Jain - Two 64-bit DDR4 SDRAM memory controllers with ECC and interleaving support
1879ae836cdSPriyanka Jain - One secondary 32-bit DDR4 SDRAM memory controller, intended for use by
1889ae836cdSPriyanka Jain   the AIOP
1899ae836cdSPriyanka Jain - Data path acceleration architecture (DPAA2) incorporating acceleration for
1909ae836cdSPriyanka Jain   the following functions:
1919ae836cdSPriyanka Jain   - Packet parsing, classification, and distribution (WRIOP)
1929ae836cdSPriyanka Jain   - Queue and Hardware buffer management for scheduling, packet sequencing, and
1939ae836cdSPriyanka Jain     congestion management, buffer allocation and de-allocation (QBMan)
1949ae836cdSPriyanka Jain   - Cryptography acceleration (SEC) at up to 10 Gbps
1959ae836cdSPriyanka Jain   - RegEx pattern matching acceleration (PME) at up to 10 Gbps
1969ae836cdSPriyanka Jain   - Decompression/compression acceleration (DCE) at up to 20 Gbps
1979ae836cdSPriyanka Jain   - Accelerated I/O processing (AIOP) at up to 20 Gbps
1989ae836cdSPriyanka Jain   - QDMA engine
1999ae836cdSPriyanka Jain - 16 SerDes lanes at up to 10.3125 GHz
2009ae836cdSPriyanka Jain - Ethernet interfaces
2019ae836cdSPriyanka Jain   - Up to eight 10 Gbps Ethernet MACs
2029ae836cdSPriyanka Jain   - Up to eight 1 / 2.5 Gbps Ethernet MACs
2039ae836cdSPriyanka Jain - High-speed peripheral interfaces
2049ae836cdSPriyanka Jain   - Four PCIe 3.0 controllers, one supporting SR-IOV
2059ae836cdSPriyanka Jain - Additional peripheral interfaces
2069ae836cdSPriyanka Jain   - Two serial ATA (SATA 3.0) controllers
2079ae836cdSPriyanka Jain   - Two high-speed USB 3.0 controllers with integrated PHY
2089ae836cdSPriyanka Jain   - Enhanced secure digital host controller (eSDXC/eMMC)
2099ae836cdSPriyanka Jain   - Serial peripheral interface (SPI) controller
2109ae836cdSPriyanka Jain   - Quad Serial Peripheral Interface (QSPI) Controller
2119ae836cdSPriyanka Jain   - Four I2C controllers
2129ae836cdSPriyanka Jain   - Two DUARTs
2139ae836cdSPriyanka Jain   - Integrated flash controller (IFC 2.0) supporting NAND and NOR flash
2149ae836cdSPriyanka Jain - Support for hardware virtualization and partitioning enforcement
2159ae836cdSPriyanka Jain - QorIQ platform's trust architecture 3.0
2169ae836cdSPriyanka Jain - Service processor (SP) provides pre-boot initialization and secure-boot
2179ae836cdSPriyanka Jain capabilities
2189ae836cdSPriyanka Jain
2199ae836cdSPriyanka JainLS2088A SoC has 3 more similar SoC personalities
2209ae836cdSPriyanka Jain1)LS2048A, few difference w.r.t. LS2088A:
2219ae836cdSPriyanka Jain       a) Four 64-bit ARM v8 Cortex-A72 CPUs
2229ae836cdSPriyanka Jain
2239ae836cdSPriyanka Jain2)LS2084A, few difference w.r.t. LS2088A:
2249ae836cdSPriyanka Jain       a) No AIOP
2259ae836cdSPriyanka Jain       b) No 32-bit DDR3 SDRAM memory
2269ae836cdSPriyanka Jain       c) 5 * 1/10G + 5 *1G WRIOP
2279ae836cdSPriyanka Jain       d) No L2 switch
2289ae836cdSPriyanka Jain
2299ae836cdSPriyanka Jain3)LS2044A, few difference w.r.t. LS2084A:
2309ae836cdSPriyanka Jain       a) Four 64-bit ARM v8 Cortex-A72 CPUs
231*e809e747SPriyanka Jain
232*e809e747SPriyanka JainLS2081A
233*e809e747SPriyanka Jain--------
234*e809e747SPriyanka JainLS2081A is 40-pin derivative of LS2084A.
235*e809e747SPriyanka JainSo feature-wise it is same as LS2084A.
236*e809e747SPriyanka JainRefer to LS2084A(LS2088A) section above for details.
237*e809e747SPriyanka Jain
238*e809e747SPriyanka JainIt has one more similar SoC personality
239*e809e747SPriyanka Jain1)LS2041A, few difference w.r.t. LS2081A:
240*e809e747SPriyanka Jain       a) Four 64-bit ARM v8 Cortex-A72 CPUs
241